1eaa728eeSbellard /* 210774999SBlue Swirl * x86 segmentation related helpers: 310774999SBlue Swirl * TSS, interrupts, system calls, jumps and call/task gates, descriptors 4eaa728eeSbellard * 5eaa728eeSbellard * Copyright (c) 2003 Fabrice Bellard 6eaa728eeSbellard * 7eaa728eeSbellard * This library is free software; you can redistribute it and/or 8eaa728eeSbellard * modify it under the terms of the GNU Lesser General Public 9eaa728eeSbellard * License as published by the Free Software Foundation; either 10d9ff33adSChetan Pant * version 2.1 of the License, or (at your option) any later version. 11eaa728eeSbellard * 12eaa728eeSbellard * This library is distributed in the hope that it will be useful, 13eaa728eeSbellard * but WITHOUT ANY WARRANTY; without even the implied warranty of 14eaa728eeSbellard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15eaa728eeSbellard * Lesser General Public License for more details. 16eaa728eeSbellard * 17eaa728eeSbellard * You should have received a copy of the GNU Lesser General Public 188167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19eaa728eeSbellard */ 2083dae095SPaolo Bonzini 21b6a0aa05SPeter Maydell #include "qemu/osdep.h" 223e457172SBlue Swirl #include "cpu.h" 231de7afc9SPaolo Bonzini #include "qemu/log.h" 242ef6175aSRichard Henderson #include "exec/helper-proto.h" 2563c91552SPaolo Bonzini #include "exec/exec-all.h" 26f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 27508127e2SPaolo Bonzini #include "exec/log.h" 28ed69e831SClaudio Fontana #include "helper-tcg.h" 2930493a03SClaudio Fontana #include "seg_helper.h" 308a201bd4SPaolo Bonzini 3150fcc7cbSGareth Webb int get_pg_mode(CPUX86State *env) 3250fcc7cbSGareth Webb { 3350fcc7cbSGareth Webb int pg_mode = 0; 3450fcc7cbSGareth Webb if (!(env->cr[0] & CR0_PG_MASK)) { 3550fcc7cbSGareth Webb return 0; 3650fcc7cbSGareth Webb } 3750fcc7cbSGareth Webb if (env->cr[0] & CR0_WP_MASK) { 3850fcc7cbSGareth Webb pg_mode |= PG_MODE_WP; 3950fcc7cbSGareth Webb } 4050fcc7cbSGareth Webb if (env->cr[4] & CR4_PAE_MASK) { 4150fcc7cbSGareth Webb pg_mode |= PG_MODE_PAE; 4250fcc7cbSGareth Webb if (env->efer & MSR_EFER_NXE) { 4350fcc7cbSGareth Webb pg_mode |= PG_MODE_NXE; 4450fcc7cbSGareth Webb } 4550fcc7cbSGareth Webb } 4650fcc7cbSGareth Webb if (env->cr[4] & CR4_PSE_MASK) { 4750fcc7cbSGareth Webb pg_mode |= PG_MODE_PSE; 4850fcc7cbSGareth Webb } 4950fcc7cbSGareth Webb if (env->cr[4] & CR4_SMEP_MASK) { 5050fcc7cbSGareth Webb pg_mode |= PG_MODE_SMEP; 5150fcc7cbSGareth Webb } 5250fcc7cbSGareth Webb if (env->hflags & HF_LMA_MASK) { 5350fcc7cbSGareth Webb pg_mode |= PG_MODE_LMA; 5450fcc7cbSGareth Webb if (env->cr[4] & CR4_PKE_MASK) { 5550fcc7cbSGareth Webb pg_mode |= PG_MODE_PKE; 5650fcc7cbSGareth Webb } 5750fcc7cbSGareth Webb if (env->cr[4] & CR4_PKS_MASK) { 5850fcc7cbSGareth Webb pg_mode |= PG_MODE_PKS; 5950fcc7cbSGareth Webb } 6050fcc7cbSGareth Webb if (env->cr[4] & CR4_LA57_MASK) { 6150fcc7cbSGareth Webb pg_mode |= PG_MODE_LA57; 6250fcc7cbSGareth Webb } 6350fcc7cbSGareth Webb } 6450fcc7cbSGareth Webb return pg_mode; 6550fcc7cbSGareth Webb } 6650fcc7cbSGareth Webb 67eaa728eeSbellard /* return non zero if error */ 68100ec099SPavel Dovgalyuk static inline int load_segment_ra(CPUX86State *env, uint32_t *e1_ptr, 69100ec099SPavel Dovgalyuk uint32_t *e2_ptr, int selector, 70100ec099SPavel Dovgalyuk uintptr_t retaddr) 71eaa728eeSbellard { 72eaa728eeSbellard SegmentCache *dt; 73eaa728eeSbellard int index; 74eaa728eeSbellard target_ulong ptr; 75eaa728eeSbellard 7620054ef0SBlue Swirl if (selector & 0x4) { 77eaa728eeSbellard dt = &env->ldt; 7820054ef0SBlue Swirl } else { 79eaa728eeSbellard dt = &env->gdt; 8020054ef0SBlue Swirl } 81eaa728eeSbellard index = selector & ~7; 8220054ef0SBlue Swirl if ((index + 7) > dt->limit) { 83eaa728eeSbellard return -1; 8420054ef0SBlue Swirl } 85eaa728eeSbellard ptr = dt->base + index; 86100ec099SPavel Dovgalyuk *e1_ptr = cpu_ldl_kernel_ra(env, ptr, retaddr); 87100ec099SPavel Dovgalyuk *e2_ptr = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 88eaa728eeSbellard return 0; 89eaa728eeSbellard } 90eaa728eeSbellard 91100ec099SPavel Dovgalyuk static inline int load_segment(CPUX86State *env, uint32_t *e1_ptr, 92100ec099SPavel Dovgalyuk uint32_t *e2_ptr, int selector) 93100ec099SPavel Dovgalyuk { 94100ec099SPavel Dovgalyuk return load_segment_ra(env, e1_ptr, e2_ptr, selector, 0); 95100ec099SPavel Dovgalyuk } 96100ec099SPavel Dovgalyuk 97eaa728eeSbellard static inline unsigned int get_seg_limit(uint32_t e1, uint32_t e2) 98eaa728eeSbellard { 99eaa728eeSbellard unsigned int limit; 10020054ef0SBlue Swirl 101eaa728eeSbellard limit = (e1 & 0xffff) | (e2 & 0x000f0000); 10220054ef0SBlue Swirl if (e2 & DESC_G_MASK) { 103eaa728eeSbellard limit = (limit << 12) | 0xfff; 10420054ef0SBlue Swirl } 105eaa728eeSbellard return limit; 106eaa728eeSbellard } 107eaa728eeSbellard 108eaa728eeSbellard static inline uint32_t get_seg_base(uint32_t e1, uint32_t e2) 109eaa728eeSbellard { 11020054ef0SBlue Swirl return (e1 >> 16) | ((e2 & 0xff) << 16) | (e2 & 0xff000000); 111eaa728eeSbellard } 112eaa728eeSbellard 11320054ef0SBlue Swirl static inline void load_seg_cache_raw_dt(SegmentCache *sc, uint32_t e1, 11420054ef0SBlue Swirl uint32_t e2) 115eaa728eeSbellard { 116eaa728eeSbellard sc->base = get_seg_base(e1, e2); 117eaa728eeSbellard sc->limit = get_seg_limit(e1, e2); 118eaa728eeSbellard sc->flags = e2; 119eaa728eeSbellard } 120eaa728eeSbellard 121eaa728eeSbellard /* init the segment cache in vm86 mode. */ 1222999a0b2SBlue Swirl static inline void load_seg_vm(CPUX86State *env, int seg, int selector) 123eaa728eeSbellard { 124eaa728eeSbellard selector &= 0xffff; 125b98dbc90SPaolo Bonzini 126b98dbc90SPaolo Bonzini cpu_x86_load_seg_cache(env, seg, selector, (selector << 4), 0xffff, 127b98dbc90SPaolo Bonzini DESC_P_MASK | DESC_S_MASK | DESC_W_MASK | 128b98dbc90SPaolo Bonzini DESC_A_MASK | (3 << DESC_DPL_SHIFT)); 129eaa728eeSbellard } 130eaa728eeSbellard 1312999a0b2SBlue Swirl static inline void get_ss_esp_from_tss(CPUX86State *env, uint32_t *ss_ptr, 132100ec099SPavel Dovgalyuk uint32_t *esp_ptr, int dpl, 133100ec099SPavel Dovgalyuk uintptr_t retaddr) 134eaa728eeSbellard { 1356aa9e42fSRichard Henderson X86CPU *cpu = env_archcpu(env); 136eaa728eeSbellard int type, index, shift; 137eaa728eeSbellard 138eaa728eeSbellard #if 0 139eaa728eeSbellard { 140eaa728eeSbellard int i; 141eaa728eeSbellard printf("TR: base=%p limit=%x\n", env->tr.base, env->tr.limit); 142eaa728eeSbellard for (i = 0; i < env->tr.limit; i++) { 143eaa728eeSbellard printf("%02x ", env->tr.base[i]); 14420054ef0SBlue Swirl if ((i & 7) == 7) { 14520054ef0SBlue Swirl printf("\n"); 14620054ef0SBlue Swirl } 147eaa728eeSbellard } 148eaa728eeSbellard printf("\n"); 149eaa728eeSbellard } 150eaa728eeSbellard #endif 151eaa728eeSbellard 15220054ef0SBlue Swirl if (!(env->tr.flags & DESC_P_MASK)) { 153a47dddd7SAndreas Färber cpu_abort(CPU(cpu), "invalid tss"); 15420054ef0SBlue Swirl } 155eaa728eeSbellard type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf; 15620054ef0SBlue Swirl if ((type & 7) != 1) { 157a47dddd7SAndreas Färber cpu_abort(CPU(cpu), "invalid tss type"); 15820054ef0SBlue Swirl } 159eaa728eeSbellard shift = type >> 3; 160eaa728eeSbellard index = (dpl * 4 + 2) << shift; 16120054ef0SBlue Swirl if (index + (4 << shift) - 1 > env->tr.limit) { 162100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, env->tr.selector & 0xfffc, retaddr); 16320054ef0SBlue Swirl } 164eaa728eeSbellard if (shift == 0) { 165100ec099SPavel Dovgalyuk *esp_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index, retaddr); 166100ec099SPavel Dovgalyuk *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 2, retaddr); 167eaa728eeSbellard } else { 168100ec099SPavel Dovgalyuk *esp_ptr = cpu_ldl_kernel_ra(env, env->tr.base + index, retaddr); 169100ec099SPavel Dovgalyuk *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 4, retaddr); 170eaa728eeSbellard } 171eaa728eeSbellard } 172eaa728eeSbellard 173c117e5b1SPhilippe Mathieu-Daudé static void tss_load_seg(CPUX86State *env, X86Seg seg_reg, int selector, 174c117e5b1SPhilippe Mathieu-Daudé int cpl, uintptr_t retaddr) 175eaa728eeSbellard { 176eaa728eeSbellard uint32_t e1, e2; 177d3b54918SPaolo Bonzini int rpl, dpl; 178eaa728eeSbellard 179eaa728eeSbellard if ((selector & 0xfffc) != 0) { 180100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, retaddr) != 0) { 181100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 18220054ef0SBlue Swirl } 18320054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 184100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 18520054ef0SBlue Swirl } 186eaa728eeSbellard rpl = selector & 3; 187eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 188eaa728eeSbellard if (seg_reg == R_CS) { 18920054ef0SBlue Swirl if (!(e2 & DESC_CS_MASK)) { 190100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 19120054ef0SBlue Swirl } 19220054ef0SBlue Swirl if (dpl != rpl) { 193100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 19420054ef0SBlue Swirl } 195eaa728eeSbellard } else if (seg_reg == R_SS) { 196eaa728eeSbellard /* SS must be writable data */ 19720054ef0SBlue Swirl if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) { 198100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 19920054ef0SBlue Swirl } 20020054ef0SBlue Swirl if (dpl != cpl || dpl != rpl) { 201100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 20220054ef0SBlue Swirl } 203eaa728eeSbellard } else { 204eaa728eeSbellard /* not readable code */ 20520054ef0SBlue Swirl if ((e2 & DESC_CS_MASK) && !(e2 & DESC_R_MASK)) { 206100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 20720054ef0SBlue Swirl } 208eaa728eeSbellard /* if data or non conforming code, checks the rights */ 209eaa728eeSbellard if (((e2 >> DESC_TYPE_SHIFT) & 0xf) < 12) { 21020054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 211100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 212eaa728eeSbellard } 213eaa728eeSbellard } 21420054ef0SBlue Swirl } 21520054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 216100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, retaddr); 21720054ef0SBlue Swirl } 218eaa728eeSbellard cpu_x86_load_seg_cache(env, seg_reg, selector, 219eaa728eeSbellard get_seg_base(e1, e2), 220eaa728eeSbellard get_seg_limit(e1, e2), 221eaa728eeSbellard e2); 222eaa728eeSbellard } else { 22320054ef0SBlue Swirl if (seg_reg == R_SS || seg_reg == R_CS) { 224100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 225eaa728eeSbellard } 226eaa728eeSbellard } 22720054ef0SBlue Swirl } 228eaa728eeSbellard 229a9089859SPaolo Bonzini static void tss_set_busy(CPUX86State *env, int tss_selector, bool value, 230a9089859SPaolo Bonzini uintptr_t retaddr) 231a9089859SPaolo Bonzini { 232c35b2fb1SPaolo Bonzini target_ulong ptr = env->gdt.base + (tss_selector & ~7); 233a9089859SPaolo Bonzini uint32_t e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 234a9089859SPaolo Bonzini 235a9089859SPaolo Bonzini if (value) { 236a9089859SPaolo Bonzini e2 |= DESC_TSS_BUSY_MASK; 237a9089859SPaolo Bonzini } else { 238a9089859SPaolo Bonzini e2 &= ~DESC_TSS_BUSY_MASK; 239a9089859SPaolo Bonzini } 240a9089859SPaolo Bonzini 241a9089859SPaolo Bonzini cpu_stl_kernel_ra(env, ptr + 4, e2, retaddr); 242a9089859SPaolo Bonzini } 243a9089859SPaolo Bonzini 244eaa728eeSbellard #define SWITCH_TSS_JMP 0 245eaa728eeSbellard #define SWITCH_TSS_IRET 1 246eaa728eeSbellard #define SWITCH_TSS_CALL 2 247eaa728eeSbellard 24849958057SPaolo Bonzini /* return 0 if switching to a 16-bit selector */ 24949958057SPaolo Bonzini static int switch_tss_ra(CPUX86State *env, int tss_selector, 250eaa728eeSbellard uint32_t e1, uint32_t e2, int source, 251100ec099SPavel Dovgalyuk uint32_t next_eip, uintptr_t retaddr) 252eaa728eeSbellard { 253eaa728eeSbellard int tss_limit, tss_limit_max, type, old_tss_limit_max, old_type, v1, v2, i; 254eaa728eeSbellard target_ulong tss_base; 255eaa728eeSbellard uint32_t new_regs[8], new_segs[6]; 256eaa728eeSbellard uint32_t new_eflags, new_eip, new_cr3, new_ldt, new_trap; 257eaa728eeSbellard uint32_t old_eflags, eflags_mask; 258eaa728eeSbellard SegmentCache *dt; 259eaa728eeSbellard int index; 260eaa728eeSbellard target_ulong ptr; 261eaa728eeSbellard 262eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 26320054ef0SBlue Swirl LOG_PCALL("switch_tss: sel=0x%04x type=%d src=%d\n", tss_selector, type, 26420054ef0SBlue Swirl source); 265eaa728eeSbellard 266eaa728eeSbellard /* if task gate, we read the TSS segment and we load it */ 267eaa728eeSbellard if (type == 5) { 26820054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 269100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr); 27020054ef0SBlue Swirl } 271eaa728eeSbellard tss_selector = e1 >> 16; 27220054ef0SBlue Swirl if (tss_selector & 4) { 273100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr); 27420054ef0SBlue Swirl } 275100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, tss_selector, retaddr) != 0) { 276100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr); 277eaa728eeSbellard } 27820054ef0SBlue Swirl if (e2 & DESC_S_MASK) { 279100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr); 28020054ef0SBlue Swirl } 28120054ef0SBlue Swirl type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 28220054ef0SBlue Swirl if ((type & 7) != 1) { 283100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr); 28420054ef0SBlue Swirl } 28520054ef0SBlue Swirl } 286eaa728eeSbellard 28720054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 288100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr); 28920054ef0SBlue Swirl } 290eaa728eeSbellard 29120054ef0SBlue Swirl if (type & 8) { 292eaa728eeSbellard tss_limit_max = 103; 29320054ef0SBlue Swirl } else { 294eaa728eeSbellard tss_limit_max = 43; 29520054ef0SBlue Swirl } 296eaa728eeSbellard tss_limit = get_seg_limit(e1, e2); 297eaa728eeSbellard tss_base = get_seg_base(e1, e2); 298eaa728eeSbellard if ((tss_selector & 4) != 0 || 29920054ef0SBlue Swirl tss_limit < tss_limit_max) { 300100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr); 30120054ef0SBlue Swirl } 302eaa728eeSbellard old_type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf; 30320054ef0SBlue Swirl if (old_type & 8) { 304eaa728eeSbellard old_tss_limit_max = 103; 30520054ef0SBlue Swirl } else { 306eaa728eeSbellard old_tss_limit_max = 43; 30720054ef0SBlue Swirl } 308eaa728eeSbellard 309eaa728eeSbellard /* read all the registers from the new TSS */ 310eaa728eeSbellard if (type & 8) { 311eaa728eeSbellard /* 32 bit */ 312100ec099SPavel Dovgalyuk new_cr3 = cpu_ldl_kernel_ra(env, tss_base + 0x1c, retaddr); 313100ec099SPavel Dovgalyuk new_eip = cpu_ldl_kernel_ra(env, tss_base + 0x20, retaddr); 314100ec099SPavel Dovgalyuk new_eflags = cpu_ldl_kernel_ra(env, tss_base + 0x24, retaddr); 31520054ef0SBlue Swirl for (i = 0; i < 8; i++) { 316100ec099SPavel Dovgalyuk new_regs[i] = cpu_ldl_kernel_ra(env, tss_base + (0x28 + i * 4), 317100ec099SPavel Dovgalyuk retaddr); 31820054ef0SBlue Swirl } 31920054ef0SBlue Swirl for (i = 0; i < 6; i++) { 320100ec099SPavel Dovgalyuk new_segs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x48 + i * 4), 321100ec099SPavel Dovgalyuk retaddr); 32220054ef0SBlue Swirl } 323100ec099SPavel Dovgalyuk new_ldt = cpu_lduw_kernel_ra(env, tss_base + 0x60, retaddr); 324100ec099SPavel Dovgalyuk new_trap = cpu_ldl_kernel_ra(env, tss_base + 0x64, retaddr); 325eaa728eeSbellard } else { 326eaa728eeSbellard /* 16 bit */ 327eaa728eeSbellard new_cr3 = 0; 328100ec099SPavel Dovgalyuk new_eip = cpu_lduw_kernel_ra(env, tss_base + 0x0e, retaddr); 329100ec099SPavel Dovgalyuk new_eflags = cpu_lduw_kernel_ra(env, tss_base + 0x10, retaddr); 33020054ef0SBlue Swirl for (i = 0; i < 8; i++) { 331a5505f6bSPaolo Bonzini new_regs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x12 + i * 2), retaddr); 33220054ef0SBlue Swirl } 33320054ef0SBlue Swirl for (i = 0; i < 4; i++) { 33428f6aa11SPaolo Bonzini new_segs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x22 + i * 2), 335100ec099SPavel Dovgalyuk retaddr); 33620054ef0SBlue Swirl } 337100ec099SPavel Dovgalyuk new_ldt = cpu_lduw_kernel_ra(env, tss_base + 0x2a, retaddr); 338eaa728eeSbellard new_segs[R_FS] = 0; 339eaa728eeSbellard new_segs[R_GS] = 0; 340eaa728eeSbellard new_trap = 0; 341eaa728eeSbellard } 3424581cbcdSBlue Swirl /* XXX: avoid a compiler warning, see 3434581cbcdSBlue Swirl http://support.amd.com/us/Processor_TechDocs/24593.pdf 3444581cbcdSBlue Swirl chapters 12.2.5 and 13.2.4 on how to implement TSS Trap bit */ 3454581cbcdSBlue Swirl (void)new_trap; 346eaa728eeSbellard 347eaa728eeSbellard /* NOTE: we must avoid memory exceptions during the task switch, 348eaa728eeSbellard so we make dummy accesses before */ 349eaa728eeSbellard /* XXX: it can still fail in some cases, so a bigger hack is 350eaa728eeSbellard necessary to valid the TLB after having done the accesses */ 351eaa728eeSbellard 352100ec099SPavel Dovgalyuk v1 = cpu_ldub_kernel_ra(env, env->tr.base, retaddr); 353100ec099SPavel Dovgalyuk v2 = cpu_ldub_kernel_ra(env, env->tr.base + old_tss_limit_max, retaddr); 354100ec099SPavel Dovgalyuk cpu_stb_kernel_ra(env, env->tr.base, v1, retaddr); 355100ec099SPavel Dovgalyuk cpu_stb_kernel_ra(env, env->tr.base + old_tss_limit_max, v2, retaddr); 356eaa728eeSbellard 357eaa728eeSbellard /* clear busy bit (it is restartable) */ 358eaa728eeSbellard if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_IRET) { 359a9089859SPaolo Bonzini tss_set_busy(env, env->tr.selector, 0, retaddr); 360eaa728eeSbellard } 361997ff0d9SBlue Swirl old_eflags = cpu_compute_eflags(env); 36220054ef0SBlue Swirl if (source == SWITCH_TSS_IRET) { 363eaa728eeSbellard old_eflags &= ~NT_MASK; 36420054ef0SBlue Swirl } 365eaa728eeSbellard 366eaa728eeSbellard /* save the current state in the old TSS */ 3671b627f38SPaolo Bonzini if (old_type & 8) { 368eaa728eeSbellard /* 32 bit */ 369100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + 0x20, next_eip, retaddr); 370100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + 0x24, old_eflags, retaddr); 371100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 0 * 4), env->regs[R_EAX], retaddr); 372100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 1 * 4), env->regs[R_ECX], retaddr); 373100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 2 * 4), env->regs[R_EDX], retaddr); 374100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 3 * 4), env->regs[R_EBX], retaddr); 375100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 4 * 4), env->regs[R_ESP], retaddr); 376100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 5 * 4), env->regs[R_EBP], retaddr); 377100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 6 * 4), env->regs[R_ESI], retaddr); 378100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 7 * 4), env->regs[R_EDI], retaddr); 37920054ef0SBlue Swirl for (i = 0; i < 6; i++) { 380100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x48 + i * 4), 381100ec099SPavel Dovgalyuk env->segs[i].selector, retaddr); 38220054ef0SBlue Swirl } 383eaa728eeSbellard } else { 384eaa728eeSbellard /* 16 bit */ 385100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + 0x0e, next_eip, retaddr); 386100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + 0x10, old_eflags, retaddr); 387100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 0 * 2), env->regs[R_EAX], retaddr); 388100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 1 * 2), env->regs[R_ECX], retaddr); 389100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 2 * 2), env->regs[R_EDX], retaddr); 390100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 3 * 2), env->regs[R_EBX], retaddr); 391100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 4 * 2), env->regs[R_ESP], retaddr); 392100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 5 * 2), env->regs[R_EBP], retaddr); 393100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 6 * 2), env->regs[R_ESI], retaddr); 394100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 7 * 2), env->regs[R_EDI], retaddr); 39520054ef0SBlue Swirl for (i = 0; i < 4; i++) { 39628f6aa11SPaolo Bonzini cpu_stw_kernel_ra(env, env->tr.base + (0x22 + i * 2), 397100ec099SPavel Dovgalyuk env->segs[i].selector, retaddr); 398eaa728eeSbellard } 39920054ef0SBlue Swirl } 400eaa728eeSbellard 401eaa728eeSbellard /* now if an exception occurs, it will occurs in the next task 402eaa728eeSbellard context */ 403eaa728eeSbellard 404eaa728eeSbellard if (source == SWITCH_TSS_CALL) { 405100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, tss_base, env->tr.selector, retaddr); 406eaa728eeSbellard new_eflags |= NT_MASK; 407eaa728eeSbellard } 408eaa728eeSbellard 409eaa728eeSbellard /* set busy bit */ 410eaa728eeSbellard if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_CALL) { 411a9089859SPaolo Bonzini tss_set_busy(env, tss_selector, 1, retaddr); 412eaa728eeSbellard } 413eaa728eeSbellard 414eaa728eeSbellard /* set the new CPU state */ 415eaa728eeSbellard /* from this point, any exception which occurs can give problems */ 416eaa728eeSbellard env->cr[0] |= CR0_TS_MASK; 417eaa728eeSbellard env->hflags |= HF_TS_MASK; 418eaa728eeSbellard env->tr.selector = tss_selector; 419eaa728eeSbellard env->tr.base = tss_base; 420eaa728eeSbellard env->tr.limit = tss_limit; 421eaa728eeSbellard env->tr.flags = e2 & ~DESC_TSS_BUSY_MASK; 422eaa728eeSbellard 423eaa728eeSbellard if ((type & 8) && (env->cr[0] & CR0_PG_MASK)) { 424eaa728eeSbellard cpu_x86_update_cr3(env, new_cr3); 425eaa728eeSbellard } 426eaa728eeSbellard 427eaa728eeSbellard /* load all registers without an exception, then reload them with 428eaa728eeSbellard possible exception */ 429eaa728eeSbellard env->eip = new_eip; 430eaa728eeSbellard eflags_mask = TF_MASK | AC_MASK | ID_MASK | 431eaa728eeSbellard IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | NT_MASK; 432a5505f6bSPaolo Bonzini if (type & 8) { 433997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, eflags_mask); 434a5505f6bSPaolo Bonzini for (i = 0; i < 8; i++) { 435a5505f6bSPaolo Bonzini env->regs[i] = new_regs[i]; 436a5505f6bSPaolo Bonzini } 437a5505f6bSPaolo Bonzini } else { 438a5505f6bSPaolo Bonzini cpu_load_eflags(env, new_eflags, eflags_mask & 0xffff); 439a5505f6bSPaolo Bonzini for (i = 0; i < 8; i++) { 440a5505f6bSPaolo Bonzini env->regs[i] = (env->regs[i] & 0xffff0000) | new_regs[i]; 441a5505f6bSPaolo Bonzini } 442a5505f6bSPaolo Bonzini } 443eaa728eeSbellard if (new_eflags & VM_MASK) { 44420054ef0SBlue Swirl for (i = 0; i < 6; i++) { 4452999a0b2SBlue Swirl load_seg_vm(env, i, new_segs[i]); 44620054ef0SBlue Swirl } 447eaa728eeSbellard } else { 448eaa728eeSbellard /* first just selectors as the rest may trigger exceptions */ 44920054ef0SBlue Swirl for (i = 0; i < 6; i++) { 450eaa728eeSbellard cpu_x86_load_seg_cache(env, i, new_segs[i], 0, 0, 0); 451eaa728eeSbellard } 45220054ef0SBlue Swirl } 453eaa728eeSbellard 454eaa728eeSbellard env->ldt.selector = new_ldt & ~4; 455eaa728eeSbellard env->ldt.base = 0; 456eaa728eeSbellard env->ldt.limit = 0; 457eaa728eeSbellard env->ldt.flags = 0; 458eaa728eeSbellard 459eaa728eeSbellard /* load the LDT */ 46020054ef0SBlue Swirl if (new_ldt & 4) { 461100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 46220054ef0SBlue Swirl } 463eaa728eeSbellard 464eaa728eeSbellard if ((new_ldt & 0xfffc) != 0) { 465eaa728eeSbellard dt = &env->gdt; 466eaa728eeSbellard index = new_ldt & ~7; 46720054ef0SBlue Swirl if ((index + 7) > dt->limit) { 468100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 46920054ef0SBlue Swirl } 470eaa728eeSbellard ptr = dt->base + index; 471100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, retaddr); 472100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 47320054ef0SBlue Swirl if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) { 474100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 47520054ef0SBlue Swirl } 47620054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 477100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 47820054ef0SBlue Swirl } 479eaa728eeSbellard load_seg_cache_raw_dt(&env->ldt, e1, e2); 480eaa728eeSbellard } 481eaa728eeSbellard 482eaa728eeSbellard /* load the segments */ 483eaa728eeSbellard if (!(new_eflags & VM_MASK)) { 484d3b54918SPaolo Bonzini int cpl = new_segs[R_CS] & 3; 485100ec099SPavel Dovgalyuk tss_load_seg(env, R_CS, new_segs[R_CS], cpl, retaddr); 486100ec099SPavel Dovgalyuk tss_load_seg(env, R_SS, new_segs[R_SS], cpl, retaddr); 487100ec099SPavel Dovgalyuk tss_load_seg(env, R_ES, new_segs[R_ES], cpl, retaddr); 488100ec099SPavel Dovgalyuk tss_load_seg(env, R_DS, new_segs[R_DS], cpl, retaddr); 489100ec099SPavel Dovgalyuk tss_load_seg(env, R_FS, new_segs[R_FS], cpl, retaddr); 490100ec099SPavel Dovgalyuk tss_load_seg(env, R_GS, new_segs[R_GS], cpl, retaddr); 491eaa728eeSbellard } 492eaa728eeSbellard 493a78d0eabSliguang /* check that env->eip is in the CS segment limits */ 494eaa728eeSbellard if (new_eip > env->segs[R_CS].limit) { 495eaa728eeSbellard /* XXX: different exception if CALL? */ 496100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr); 497eaa728eeSbellard } 49801df040bSaliguori 49901df040bSaliguori #ifndef CONFIG_USER_ONLY 50001df040bSaliguori /* reset local breakpoints */ 501428065ceSliguang if (env->dr[7] & DR7_LOCAL_BP_MASK) { 50293d00d0fSRichard Henderson cpu_x86_update_dr7(env, env->dr[7] & ~DR7_LOCAL_BP_MASK); 50301df040bSaliguori } 50401df040bSaliguori #endif 50549958057SPaolo Bonzini return type >> 3; 506eaa728eeSbellard } 507eaa728eeSbellard 50849958057SPaolo Bonzini static int switch_tss(CPUX86State *env, int tss_selector, 509100ec099SPavel Dovgalyuk uint32_t e1, uint32_t e2, int source, 510100ec099SPavel Dovgalyuk uint32_t next_eip) 511100ec099SPavel Dovgalyuk { 51249958057SPaolo Bonzini return switch_tss_ra(env, tss_selector, e1, e2, source, next_eip, 0); 513100ec099SPavel Dovgalyuk } 514100ec099SPavel Dovgalyuk 515eaa728eeSbellard static inline unsigned int get_sp_mask(unsigned int e2) 516eaa728eeSbellard { 5170aca0605SAndrew Oates #ifdef TARGET_X86_64 5180aca0605SAndrew Oates if (e2 & DESC_L_MASK) { 5190aca0605SAndrew Oates return 0; 5200aca0605SAndrew Oates } else 5210aca0605SAndrew Oates #endif 52220054ef0SBlue Swirl if (e2 & DESC_B_MASK) { 523eaa728eeSbellard return 0xffffffff; 52420054ef0SBlue Swirl } else { 525eaa728eeSbellard return 0xffff; 526eaa728eeSbellard } 52720054ef0SBlue Swirl } 528eaa728eeSbellard 52969cb498cSPaolo Bonzini static int exception_is_fault(int intno) 53069cb498cSPaolo Bonzini { 53169cb498cSPaolo Bonzini switch (intno) { 53269cb498cSPaolo Bonzini /* 53369cb498cSPaolo Bonzini * #DB can be both fault- and trap-like, but it never sets RF=1 53469cb498cSPaolo Bonzini * in the RFLAGS value pushed on the stack. 53569cb498cSPaolo Bonzini */ 53669cb498cSPaolo Bonzini case EXCP01_DB: 53769cb498cSPaolo Bonzini case EXCP03_INT3: 53869cb498cSPaolo Bonzini case EXCP04_INTO: 53969cb498cSPaolo Bonzini case EXCP08_DBLE: 54069cb498cSPaolo Bonzini case EXCP12_MCHK: 54169cb498cSPaolo Bonzini return 0; 54269cb498cSPaolo Bonzini } 54369cb498cSPaolo Bonzini /* Everything else including reserved exception is a fault. */ 54469cb498cSPaolo Bonzini return 1; 54569cb498cSPaolo Bonzini } 54669cb498cSPaolo Bonzini 54730493a03SClaudio Fontana int exception_has_error_code(int intno) 5482ed51f5bSaliguori { 5492ed51f5bSaliguori switch (intno) { 5502ed51f5bSaliguori case 8: 5512ed51f5bSaliguori case 10: 5522ed51f5bSaliguori case 11: 5532ed51f5bSaliguori case 12: 5542ed51f5bSaliguori case 13: 5552ed51f5bSaliguori case 14: 5562ed51f5bSaliguori case 17: 5572ed51f5bSaliguori return 1; 5582ed51f5bSaliguori } 5592ed51f5bSaliguori return 0; 5602ed51f5bSaliguori } 5612ed51f5bSaliguori 562eaa728eeSbellard #ifdef TARGET_X86_64 563eaa728eeSbellard #define SET_ESP(val, sp_mask) \ 564eaa728eeSbellard do { \ 56520054ef0SBlue Swirl if ((sp_mask) == 0xffff) { \ 56608b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~0xffff) | \ 56708b3ded6Sliguang ((val) & 0xffff); \ 56820054ef0SBlue Swirl } else if ((sp_mask) == 0xffffffffLL) { \ 56908b3ded6Sliguang env->regs[R_ESP] = (uint32_t)(val); \ 57020054ef0SBlue Swirl } else { \ 57108b3ded6Sliguang env->regs[R_ESP] = (val); \ 57220054ef0SBlue Swirl } \ 573eaa728eeSbellard } while (0) 574eaa728eeSbellard #else 57520054ef0SBlue Swirl #define SET_ESP(val, sp_mask) \ 57620054ef0SBlue Swirl do { \ 57708b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~(sp_mask)) | \ 57808b3ded6Sliguang ((val) & (sp_mask)); \ 57920054ef0SBlue Swirl } while (0) 580eaa728eeSbellard #endif 581eaa728eeSbellard 582eaa728eeSbellard /* XXX: add a is_user flag to have proper security support */ 583100ec099SPavel Dovgalyuk #define PUSHW_RA(ssp, sp, sp_mask, val, ra) \ 584eaa728eeSbellard { \ 585eaa728eeSbellard sp -= 2; \ 586100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, (ssp) + (sp & (sp_mask)), (val), ra); \ 587eaa728eeSbellard } 588eaa728eeSbellard 589100ec099SPavel Dovgalyuk #define PUSHL_RA(ssp, sp, sp_mask, val, ra) \ 590eaa728eeSbellard { \ 591eaa728eeSbellard sp -= 4; \ 592*a7cf4949SRichard Henderson cpu_stl_kernel_ra(env, (ssp) + (sp & (sp_mask)), (val), ra); \ 593eaa728eeSbellard } 594eaa728eeSbellard 595100ec099SPavel Dovgalyuk #define POPW_RA(ssp, sp, sp_mask, val, ra) \ 596eaa728eeSbellard { \ 597100ec099SPavel Dovgalyuk val = cpu_lduw_kernel_ra(env, (ssp) + (sp & (sp_mask)), ra); \ 598eaa728eeSbellard sp += 2; \ 599eaa728eeSbellard } 600eaa728eeSbellard 601100ec099SPavel Dovgalyuk #define POPL_RA(ssp, sp, sp_mask, val, ra) \ 602eaa728eeSbellard { \ 603*a7cf4949SRichard Henderson val = (uint32_t)cpu_ldl_kernel_ra(env, (ssp) + (sp & (sp_mask)), ra); \ 604eaa728eeSbellard sp += 4; \ 605eaa728eeSbellard } 606eaa728eeSbellard 607100ec099SPavel Dovgalyuk #define PUSHW(ssp, sp, sp_mask, val) PUSHW_RA(ssp, sp, sp_mask, val, 0) 608100ec099SPavel Dovgalyuk #define PUSHL(ssp, sp, sp_mask, val) PUSHL_RA(ssp, sp, sp_mask, val, 0) 609100ec099SPavel Dovgalyuk #define POPW(ssp, sp, sp_mask, val) POPW_RA(ssp, sp, sp_mask, val, 0) 610100ec099SPavel Dovgalyuk #define POPL(ssp, sp, sp_mask, val) POPL_RA(ssp, sp, sp_mask, val, 0) 611100ec099SPavel Dovgalyuk 612eaa728eeSbellard /* protected mode interrupt */ 6132999a0b2SBlue Swirl static void do_interrupt_protected(CPUX86State *env, int intno, int is_int, 6142999a0b2SBlue Swirl int error_code, unsigned int next_eip, 6152999a0b2SBlue Swirl int is_hw) 616eaa728eeSbellard { 617eaa728eeSbellard SegmentCache *dt; 618eaa728eeSbellard target_ulong ptr, ssp; 619eaa728eeSbellard int type, dpl, selector, ss_dpl, cpl; 620eaa728eeSbellard int has_error_code, new_stack, shift; 6211c918ebaSblueswir1 uint32_t e1, e2, offset, ss = 0, esp, ss_e1 = 0, ss_e2 = 0; 62269cb498cSPaolo Bonzini uint32_t old_eip, sp_mask, eflags; 62387446327SKevin O'Connor int vm86 = env->eflags & VM_MASK; 62469cb498cSPaolo Bonzini bool set_rf; 625eaa728eeSbellard 626eaa728eeSbellard has_error_code = 0; 62720054ef0SBlue Swirl if (!is_int && !is_hw) { 62820054ef0SBlue Swirl has_error_code = exception_has_error_code(intno); 62920054ef0SBlue Swirl } 63020054ef0SBlue Swirl if (is_int) { 631eaa728eeSbellard old_eip = next_eip; 63269cb498cSPaolo Bonzini set_rf = false; 63320054ef0SBlue Swirl } else { 634eaa728eeSbellard old_eip = env->eip; 63569cb498cSPaolo Bonzini set_rf = exception_is_fault(intno); 63620054ef0SBlue Swirl } 637eaa728eeSbellard 638eaa728eeSbellard dt = &env->idt; 63920054ef0SBlue Swirl if (intno * 8 + 7 > dt->limit) { 64077b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 64120054ef0SBlue Swirl } 642eaa728eeSbellard ptr = dt->base + intno * 8; 643329e607dSBlue Swirl e1 = cpu_ldl_kernel(env, ptr); 644329e607dSBlue Swirl e2 = cpu_ldl_kernel(env, ptr + 4); 645eaa728eeSbellard /* check gate type */ 646eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 647eaa728eeSbellard switch (type) { 648eaa728eeSbellard case 5: /* task gate */ 6493df1a3d0SPeter Maydell case 6: /* 286 interrupt gate */ 6503df1a3d0SPeter Maydell case 7: /* 286 trap gate */ 6513df1a3d0SPeter Maydell case 14: /* 386 interrupt gate */ 6523df1a3d0SPeter Maydell case 15: /* 386 trap gate */ 6533df1a3d0SPeter Maydell break; 6543df1a3d0SPeter Maydell default: 6553df1a3d0SPeter Maydell raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 6563df1a3d0SPeter Maydell break; 6573df1a3d0SPeter Maydell } 6583df1a3d0SPeter Maydell dpl = (e2 >> DESC_DPL_SHIFT) & 3; 6593df1a3d0SPeter Maydell cpl = env->hflags & HF_CPL_MASK; 6603df1a3d0SPeter Maydell /* check privilege if software int */ 6613df1a3d0SPeter Maydell if (is_int && dpl < cpl) { 6623df1a3d0SPeter Maydell raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 6633df1a3d0SPeter Maydell } 6643df1a3d0SPeter Maydell 6653df1a3d0SPeter Maydell if (type == 5) { 6663df1a3d0SPeter Maydell /* task gate */ 667eaa728eeSbellard /* must do that check here to return the correct error code */ 66820054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 66977b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2); 67020054ef0SBlue Swirl } 67149958057SPaolo Bonzini shift = switch_tss(env, intno * 8, e1, e2, SWITCH_TSS_CALL, old_eip); 672eaa728eeSbellard if (has_error_code) { 673eaa728eeSbellard uint32_t mask; 67420054ef0SBlue Swirl 675eaa728eeSbellard /* push the error code */ 67620054ef0SBlue Swirl if (env->segs[R_SS].flags & DESC_B_MASK) { 677eaa728eeSbellard mask = 0xffffffff; 67820054ef0SBlue Swirl } else { 679eaa728eeSbellard mask = 0xffff; 68020054ef0SBlue Swirl } 68108b3ded6Sliguang esp = (env->regs[R_ESP] - (2 << shift)) & mask; 682eaa728eeSbellard ssp = env->segs[R_SS].base + esp; 68320054ef0SBlue Swirl if (shift) { 684329e607dSBlue Swirl cpu_stl_kernel(env, ssp, error_code); 68520054ef0SBlue Swirl } else { 686329e607dSBlue Swirl cpu_stw_kernel(env, ssp, error_code); 68720054ef0SBlue Swirl } 688eaa728eeSbellard SET_ESP(esp, mask); 689eaa728eeSbellard } 690eaa728eeSbellard return; 691eaa728eeSbellard } 6923df1a3d0SPeter Maydell 6933df1a3d0SPeter Maydell /* Otherwise, trap or interrupt gate */ 6943df1a3d0SPeter Maydell 695eaa728eeSbellard /* check valid bit */ 69620054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 69777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2); 69820054ef0SBlue Swirl } 699eaa728eeSbellard selector = e1 >> 16; 700eaa728eeSbellard offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff); 70120054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 70277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, 0); 70320054ef0SBlue Swirl } 7042999a0b2SBlue Swirl if (load_segment(env, &e1, &e2, selector) != 0) { 70577b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 70620054ef0SBlue Swirl } 70720054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) { 70877b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 70920054ef0SBlue Swirl } 710eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 71120054ef0SBlue Swirl if (dpl > cpl) { 71277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 71320054ef0SBlue Swirl } 71420054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 71577b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc); 71620054ef0SBlue Swirl } 7171110bfe6SPaolo Bonzini if (e2 & DESC_C_MASK) { 7181110bfe6SPaolo Bonzini dpl = cpl; 7191110bfe6SPaolo Bonzini } 7201110bfe6SPaolo Bonzini if (dpl < cpl) { 721eaa728eeSbellard /* to inner privilege */ 722100ec099SPavel Dovgalyuk get_ss_esp_from_tss(env, &ss, &esp, dpl, 0); 72320054ef0SBlue Swirl if ((ss & 0xfffc) == 0) { 72477b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 72520054ef0SBlue Swirl } 72620054ef0SBlue Swirl if ((ss & 3) != dpl) { 72777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 72820054ef0SBlue Swirl } 7292999a0b2SBlue Swirl if (load_segment(env, &ss_e1, &ss_e2, ss) != 0) { 73077b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 73120054ef0SBlue Swirl } 732eaa728eeSbellard ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3; 73320054ef0SBlue Swirl if (ss_dpl != dpl) { 73477b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 73520054ef0SBlue Swirl } 736eaa728eeSbellard if (!(ss_e2 & DESC_S_MASK) || 737eaa728eeSbellard (ss_e2 & DESC_CS_MASK) || 73820054ef0SBlue Swirl !(ss_e2 & DESC_W_MASK)) { 73977b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 74020054ef0SBlue Swirl } 74120054ef0SBlue Swirl if (!(ss_e2 & DESC_P_MASK)) { 74277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 74320054ef0SBlue Swirl } 744eaa728eeSbellard new_stack = 1; 745eaa728eeSbellard sp_mask = get_sp_mask(ss_e2); 746eaa728eeSbellard ssp = get_seg_base(ss_e1, ss_e2); 7471110bfe6SPaolo Bonzini } else { 748eaa728eeSbellard /* to same privilege */ 74987446327SKevin O'Connor if (vm86) { 75077b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 75120054ef0SBlue Swirl } 752eaa728eeSbellard new_stack = 0; 753eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 754eaa728eeSbellard ssp = env->segs[R_SS].base; 75508b3ded6Sliguang esp = env->regs[R_ESP]; 756eaa728eeSbellard } 757eaa728eeSbellard 758eaa728eeSbellard shift = type >> 3; 759eaa728eeSbellard 760eaa728eeSbellard #if 0 761eaa728eeSbellard /* XXX: check that enough room is available */ 762eaa728eeSbellard push_size = 6 + (new_stack << 2) + (has_error_code << 1); 76387446327SKevin O'Connor if (vm86) { 764eaa728eeSbellard push_size += 8; 76520054ef0SBlue Swirl } 766eaa728eeSbellard push_size <<= shift; 767eaa728eeSbellard #endif 76869cb498cSPaolo Bonzini eflags = cpu_compute_eflags(env); 76969cb498cSPaolo Bonzini /* 77069cb498cSPaolo Bonzini * AMD states that code breakpoint #DBs clear RF=0, Intel leaves it 77169cb498cSPaolo Bonzini * as is. AMD behavior could be implemented in check_hw_breakpoints(). 77269cb498cSPaolo Bonzini */ 77369cb498cSPaolo Bonzini if (set_rf) { 77469cb498cSPaolo Bonzini eflags |= RF_MASK; 77569cb498cSPaolo Bonzini } 77669cb498cSPaolo Bonzini 777eaa728eeSbellard if (shift == 1) { 778eaa728eeSbellard if (new_stack) { 77987446327SKevin O'Connor if (vm86) { 780eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_GS].selector); 781eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_FS].selector); 782eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_DS].selector); 783eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_ES].selector); 784eaa728eeSbellard } 785eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_SS].selector); 78608b3ded6Sliguang PUSHL(ssp, esp, sp_mask, env->regs[R_ESP]); 787eaa728eeSbellard } 78869cb498cSPaolo Bonzini PUSHL(ssp, esp, sp_mask, eflags); 789eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_CS].selector); 790eaa728eeSbellard PUSHL(ssp, esp, sp_mask, old_eip); 791eaa728eeSbellard if (has_error_code) { 792eaa728eeSbellard PUSHL(ssp, esp, sp_mask, error_code); 793eaa728eeSbellard } 794eaa728eeSbellard } else { 795eaa728eeSbellard if (new_stack) { 79687446327SKevin O'Connor if (vm86) { 797eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_GS].selector); 798eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_FS].selector); 799eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_DS].selector); 800eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_ES].selector); 801eaa728eeSbellard } 802eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_SS].selector); 80308b3ded6Sliguang PUSHW(ssp, esp, sp_mask, env->regs[R_ESP]); 804eaa728eeSbellard } 80569cb498cSPaolo Bonzini PUSHW(ssp, esp, sp_mask, eflags); 806eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_CS].selector); 807eaa728eeSbellard PUSHW(ssp, esp, sp_mask, old_eip); 808eaa728eeSbellard if (has_error_code) { 809eaa728eeSbellard PUSHW(ssp, esp, sp_mask, error_code); 810eaa728eeSbellard } 811eaa728eeSbellard } 812eaa728eeSbellard 813fd460606SKevin O'Connor /* interrupt gate clear IF mask */ 814fd460606SKevin O'Connor if ((type & 1) == 0) { 815fd460606SKevin O'Connor env->eflags &= ~IF_MASK; 816fd460606SKevin O'Connor } 817fd460606SKevin O'Connor env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK); 818fd460606SKevin O'Connor 819eaa728eeSbellard if (new_stack) { 82087446327SKevin O'Connor if (vm86) { 821eaa728eeSbellard cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0, 0); 822eaa728eeSbellard cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0, 0); 823eaa728eeSbellard cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0, 0); 824eaa728eeSbellard cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0, 0); 825eaa728eeSbellard } 826eaa728eeSbellard ss = (ss & ~3) | dpl; 827eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, ss, 828eaa728eeSbellard ssp, get_seg_limit(ss_e1, ss_e2), ss_e2); 829eaa728eeSbellard } 830eaa728eeSbellard SET_ESP(esp, sp_mask); 831eaa728eeSbellard 832eaa728eeSbellard selector = (selector & ~3) | dpl; 833eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector, 834eaa728eeSbellard get_seg_base(e1, e2), 835eaa728eeSbellard get_seg_limit(e1, e2), 836eaa728eeSbellard e2); 837eaa728eeSbellard env->eip = offset; 838eaa728eeSbellard } 839eaa728eeSbellard 840eaa728eeSbellard #ifdef TARGET_X86_64 841eaa728eeSbellard 842100ec099SPavel Dovgalyuk #define PUSHQ_RA(sp, val, ra) \ 843eaa728eeSbellard { \ 844eaa728eeSbellard sp -= 8; \ 845100ec099SPavel Dovgalyuk cpu_stq_kernel_ra(env, sp, (val), ra); \ 846eaa728eeSbellard } 847eaa728eeSbellard 848100ec099SPavel Dovgalyuk #define POPQ_RA(sp, val, ra) \ 849eaa728eeSbellard { \ 850100ec099SPavel Dovgalyuk val = cpu_ldq_kernel_ra(env, sp, ra); \ 851eaa728eeSbellard sp += 8; \ 852eaa728eeSbellard } 853eaa728eeSbellard 854100ec099SPavel Dovgalyuk #define PUSHQ(sp, val) PUSHQ_RA(sp, val, 0) 855100ec099SPavel Dovgalyuk #define POPQ(sp, val) POPQ_RA(sp, val, 0) 856100ec099SPavel Dovgalyuk 8572999a0b2SBlue Swirl static inline target_ulong get_rsp_from_tss(CPUX86State *env, int level) 858eaa728eeSbellard { 8596aa9e42fSRichard Henderson X86CPU *cpu = env_archcpu(env); 86050fcc7cbSGareth Webb int index, pg_mode; 86150fcc7cbSGareth Webb target_ulong rsp; 86250fcc7cbSGareth Webb int32_t sext; 863eaa728eeSbellard 864eaa728eeSbellard #if 0 865eaa728eeSbellard printf("TR: base=" TARGET_FMT_lx " limit=%x\n", 866eaa728eeSbellard env->tr.base, env->tr.limit); 867eaa728eeSbellard #endif 868eaa728eeSbellard 86920054ef0SBlue Swirl if (!(env->tr.flags & DESC_P_MASK)) { 870a47dddd7SAndreas Färber cpu_abort(CPU(cpu), "invalid tss"); 87120054ef0SBlue Swirl } 872eaa728eeSbellard index = 8 * level + 4; 87320054ef0SBlue Swirl if ((index + 7) > env->tr.limit) { 87477b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, env->tr.selector & 0xfffc); 87520054ef0SBlue Swirl } 87650fcc7cbSGareth Webb 87750fcc7cbSGareth Webb rsp = cpu_ldq_kernel(env, env->tr.base + index); 87850fcc7cbSGareth Webb 87950fcc7cbSGareth Webb /* test virtual address sign extension */ 88050fcc7cbSGareth Webb pg_mode = get_pg_mode(env); 88150fcc7cbSGareth Webb sext = (int64_t)rsp >> (pg_mode & PG_MODE_LA57 ? 56 : 47); 88250fcc7cbSGareth Webb if (sext != 0 && sext != -1) { 88350fcc7cbSGareth Webb raise_exception_err(env, EXCP0C_STACK, 0); 88450fcc7cbSGareth Webb } 88550fcc7cbSGareth Webb 88650fcc7cbSGareth Webb return rsp; 887eaa728eeSbellard } 888eaa728eeSbellard 889eaa728eeSbellard /* 64 bit interrupt */ 8902999a0b2SBlue Swirl static void do_interrupt64(CPUX86State *env, int intno, int is_int, 8912999a0b2SBlue Swirl int error_code, target_ulong next_eip, int is_hw) 892eaa728eeSbellard { 893eaa728eeSbellard SegmentCache *dt; 894eaa728eeSbellard target_ulong ptr; 895eaa728eeSbellard int type, dpl, selector, cpl, ist; 896eaa728eeSbellard int has_error_code, new_stack; 89769cb498cSPaolo Bonzini uint32_t e1, e2, e3, ss, eflags; 898eaa728eeSbellard target_ulong old_eip, esp, offset; 89969cb498cSPaolo Bonzini bool set_rf; 900eaa728eeSbellard 901eaa728eeSbellard has_error_code = 0; 90220054ef0SBlue Swirl if (!is_int && !is_hw) { 90320054ef0SBlue Swirl has_error_code = exception_has_error_code(intno); 90420054ef0SBlue Swirl } 90520054ef0SBlue Swirl if (is_int) { 906eaa728eeSbellard old_eip = next_eip; 90769cb498cSPaolo Bonzini set_rf = false; 90820054ef0SBlue Swirl } else { 909eaa728eeSbellard old_eip = env->eip; 91069cb498cSPaolo Bonzini set_rf = exception_is_fault(intno); 91120054ef0SBlue Swirl } 912eaa728eeSbellard 913eaa728eeSbellard dt = &env->idt; 91420054ef0SBlue Swirl if (intno * 16 + 15 > dt->limit) { 915b585edcaSJoe Richey raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 91620054ef0SBlue Swirl } 917eaa728eeSbellard ptr = dt->base + intno * 16; 918329e607dSBlue Swirl e1 = cpu_ldl_kernel(env, ptr); 919329e607dSBlue Swirl e2 = cpu_ldl_kernel(env, ptr + 4); 920329e607dSBlue Swirl e3 = cpu_ldl_kernel(env, ptr + 8); 921eaa728eeSbellard /* check gate type */ 922eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 923eaa728eeSbellard switch (type) { 924eaa728eeSbellard case 14: /* 386 interrupt gate */ 925eaa728eeSbellard case 15: /* 386 trap gate */ 926eaa728eeSbellard break; 927eaa728eeSbellard default: 928b585edcaSJoe Richey raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 929eaa728eeSbellard break; 930eaa728eeSbellard } 931eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 932eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 9331235fc06Sths /* check privilege if software int */ 93420054ef0SBlue Swirl if (is_int && dpl < cpl) { 935b585edcaSJoe Richey raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 93620054ef0SBlue Swirl } 937eaa728eeSbellard /* check valid bit */ 93820054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 939b585edcaSJoe Richey raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2); 94020054ef0SBlue Swirl } 941eaa728eeSbellard selector = e1 >> 16; 942eaa728eeSbellard offset = ((target_ulong)e3 << 32) | (e2 & 0xffff0000) | (e1 & 0x0000ffff); 943eaa728eeSbellard ist = e2 & 7; 94420054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 94577b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, 0); 94620054ef0SBlue Swirl } 947eaa728eeSbellard 9482999a0b2SBlue Swirl if (load_segment(env, &e1, &e2, selector) != 0) { 94977b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 95020054ef0SBlue Swirl } 95120054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) { 95277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 95320054ef0SBlue Swirl } 954eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 95520054ef0SBlue Swirl if (dpl > cpl) { 95677b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 95720054ef0SBlue Swirl } 95820054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 95977b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc); 96020054ef0SBlue Swirl } 96120054ef0SBlue Swirl if (!(e2 & DESC_L_MASK) || (e2 & DESC_B_MASK)) { 96277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 96320054ef0SBlue Swirl } 9641110bfe6SPaolo Bonzini if (e2 & DESC_C_MASK) { 9651110bfe6SPaolo Bonzini dpl = cpl; 9661110bfe6SPaolo Bonzini } 9671110bfe6SPaolo Bonzini if (dpl < cpl || ist != 0) { 968eaa728eeSbellard /* to inner privilege */ 969eaa728eeSbellard new_stack = 1; 970ae67dc72SPaolo Bonzini esp = get_rsp_from_tss(env, ist != 0 ? ist + 3 : dpl); 971ae67dc72SPaolo Bonzini ss = 0; 9721110bfe6SPaolo Bonzini } else { 973eaa728eeSbellard /* to same privilege */ 97420054ef0SBlue Swirl if (env->eflags & VM_MASK) { 97577b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 97620054ef0SBlue Swirl } 977eaa728eeSbellard new_stack = 0; 97808b3ded6Sliguang esp = env->regs[R_ESP]; 979e95e9b88SWu Xiang } 980ae67dc72SPaolo Bonzini esp &= ~0xfLL; /* align stack */ 981eaa728eeSbellard 98269cb498cSPaolo Bonzini /* See do_interrupt_protected. */ 98369cb498cSPaolo Bonzini eflags = cpu_compute_eflags(env); 98469cb498cSPaolo Bonzini if (set_rf) { 98569cb498cSPaolo Bonzini eflags |= RF_MASK; 98669cb498cSPaolo Bonzini } 98769cb498cSPaolo Bonzini 988eaa728eeSbellard PUSHQ(esp, env->segs[R_SS].selector); 98908b3ded6Sliguang PUSHQ(esp, env->regs[R_ESP]); 99069cb498cSPaolo Bonzini PUSHQ(esp, eflags); 991eaa728eeSbellard PUSHQ(esp, env->segs[R_CS].selector); 992eaa728eeSbellard PUSHQ(esp, old_eip); 993eaa728eeSbellard if (has_error_code) { 994eaa728eeSbellard PUSHQ(esp, error_code); 995eaa728eeSbellard } 996eaa728eeSbellard 997fd460606SKevin O'Connor /* interrupt gate clear IF mask */ 998fd460606SKevin O'Connor if ((type & 1) == 0) { 999fd460606SKevin O'Connor env->eflags &= ~IF_MASK; 1000fd460606SKevin O'Connor } 1001fd460606SKevin O'Connor env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK); 1002fd460606SKevin O'Connor 1003eaa728eeSbellard if (new_stack) { 1004eaa728eeSbellard ss = 0 | dpl; 1005e95e9b88SWu Xiang cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, dpl << DESC_DPL_SHIFT); 1006eaa728eeSbellard } 100708b3ded6Sliguang env->regs[R_ESP] = esp; 1008eaa728eeSbellard 1009eaa728eeSbellard selector = (selector & ~3) | dpl; 1010eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector, 1011eaa728eeSbellard get_seg_base(e1, e2), 1012eaa728eeSbellard get_seg_limit(e1, e2), 1013eaa728eeSbellard e2); 1014eaa728eeSbellard env->eip = offset; 1015eaa728eeSbellard } 101663fd8ef0SPaolo Bonzini #endif /* TARGET_X86_64 */ 1017eaa728eeSbellard 10182999a0b2SBlue Swirl void helper_sysret(CPUX86State *env, int dflag) 1019eaa728eeSbellard { 1020eaa728eeSbellard int cpl, selector; 1021eaa728eeSbellard 1022eaa728eeSbellard if (!(env->efer & MSR_EFER_SCE)) { 1023100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP06_ILLOP, 0, GETPC()); 1024eaa728eeSbellard } 1025eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1026eaa728eeSbellard if (!(env->cr[0] & CR0_PE_MASK) || cpl != 0) { 1027100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 1028eaa728eeSbellard } 1029eaa728eeSbellard selector = (env->star >> 48) & 0xffff; 103063fd8ef0SPaolo Bonzini #ifdef TARGET_X86_64 1031eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 1032fd460606SKevin O'Connor cpu_load_eflags(env, (uint32_t)(env->regs[11]), TF_MASK | AC_MASK 1033fd460606SKevin O'Connor | ID_MASK | IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | 1034fd460606SKevin O'Connor NT_MASK); 1035eaa728eeSbellard if (dflag == 2) { 1036eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (selector + 16) | 3, 1037eaa728eeSbellard 0, 0xffffffff, 1038eaa728eeSbellard DESC_G_MASK | DESC_P_MASK | 1039eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1040eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 1041eaa728eeSbellard DESC_L_MASK); 1042a4165610Sliguang env->eip = env->regs[R_ECX]; 1043eaa728eeSbellard } else { 1044eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector | 3, 1045eaa728eeSbellard 0, 0xffffffff, 1046eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 1047eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1048eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 1049a4165610Sliguang env->eip = (uint32_t)env->regs[R_ECX]; 1050eaa728eeSbellard } 1051ac576229SBill Paul cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3, 1052eaa728eeSbellard 0, 0xffffffff, 1053eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 1054eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1055eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 105663fd8ef0SPaolo Bonzini } else 105763fd8ef0SPaolo Bonzini #endif 105863fd8ef0SPaolo Bonzini { 1059fd460606SKevin O'Connor env->eflags |= IF_MASK; 1060eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector | 3, 1061eaa728eeSbellard 0, 0xffffffff, 1062eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 1063eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1064eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 1065a4165610Sliguang env->eip = (uint32_t)env->regs[R_ECX]; 1066ac576229SBill Paul cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3, 1067eaa728eeSbellard 0, 0xffffffff, 1068eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 1069eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 1070eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 1071eaa728eeSbellard } 1072eaa728eeSbellard } 1073eaa728eeSbellard 1074eaa728eeSbellard /* real mode interrupt */ 10752999a0b2SBlue Swirl static void do_interrupt_real(CPUX86State *env, int intno, int is_int, 10762999a0b2SBlue Swirl int error_code, unsigned int next_eip) 1077eaa728eeSbellard { 1078eaa728eeSbellard SegmentCache *dt; 1079eaa728eeSbellard target_ulong ptr, ssp; 1080eaa728eeSbellard int selector; 1081eaa728eeSbellard uint32_t offset, esp; 1082eaa728eeSbellard uint32_t old_cs, old_eip; 1083eaa728eeSbellard 1084eaa728eeSbellard /* real mode (simpler!) */ 1085eaa728eeSbellard dt = &env->idt; 108620054ef0SBlue Swirl if (intno * 4 + 3 > dt->limit) { 108777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 108820054ef0SBlue Swirl } 1089eaa728eeSbellard ptr = dt->base + intno * 4; 1090329e607dSBlue Swirl offset = cpu_lduw_kernel(env, ptr); 1091329e607dSBlue Swirl selector = cpu_lduw_kernel(env, ptr + 2); 109208b3ded6Sliguang esp = env->regs[R_ESP]; 1093eaa728eeSbellard ssp = env->segs[R_SS].base; 109420054ef0SBlue Swirl if (is_int) { 1095eaa728eeSbellard old_eip = next_eip; 109620054ef0SBlue Swirl } else { 1097eaa728eeSbellard old_eip = env->eip; 109820054ef0SBlue Swirl } 1099eaa728eeSbellard old_cs = env->segs[R_CS].selector; 1100eaa728eeSbellard /* XXX: use SS segment size? */ 1101997ff0d9SBlue Swirl PUSHW(ssp, esp, 0xffff, cpu_compute_eflags(env)); 1102eaa728eeSbellard PUSHW(ssp, esp, 0xffff, old_cs); 1103eaa728eeSbellard PUSHW(ssp, esp, 0xffff, old_eip); 1104eaa728eeSbellard 1105eaa728eeSbellard /* update processor state */ 110608b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~0xffff) | (esp & 0xffff); 1107eaa728eeSbellard env->eip = offset; 1108eaa728eeSbellard env->segs[R_CS].selector = selector; 1109eaa728eeSbellard env->segs[R_CS].base = (selector << 4); 1110eaa728eeSbellard env->eflags &= ~(IF_MASK | TF_MASK | AC_MASK | RF_MASK); 1111eaa728eeSbellard } 1112eaa728eeSbellard 1113eaa728eeSbellard /* 1114eaa728eeSbellard * Begin execution of an interruption. is_int is TRUE if coming from 1115a78d0eabSliguang * the int instruction. next_eip is the env->eip value AFTER the interrupt 1116eaa728eeSbellard * instruction. It is only relevant if is_int is TRUE. 1117eaa728eeSbellard */ 111830493a03SClaudio Fontana void do_interrupt_all(X86CPU *cpu, int intno, int is_int, 11192999a0b2SBlue Swirl int error_code, target_ulong next_eip, int is_hw) 1120eaa728eeSbellard { 1121ca4c810aSAndreas Färber CPUX86State *env = &cpu->env; 1122ca4c810aSAndreas Färber 11238fec2b8cSaliguori if (qemu_loglevel_mask(CPU_LOG_INT)) { 1124eaa728eeSbellard if ((env->cr[0] & CR0_PE_MASK)) { 1125eaa728eeSbellard static int count; 112620054ef0SBlue Swirl 112720054ef0SBlue Swirl qemu_log("%6d: v=%02x e=%04x i=%d cpl=%d IP=%04x:" TARGET_FMT_lx 112820054ef0SBlue Swirl " pc=" TARGET_FMT_lx " SP=%04x:" TARGET_FMT_lx, 1129eaa728eeSbellard count, intno, error_code, is_int, 1130eaa728eeSbellard env->hflags & HF_CPL_MASK, 1131a78d0eabSliguang env->segs[R_CS].selector, env->eip, 1132a78d0eabSliguang (int)env->segs[R_CS].base + env->eip, 113308b3ded6Sliguang env->segs[R_SS].selector, env->regs[R_ESP]); 1134eaa728eeSbellard if (intno == 0x0e) { 113593fcfe39Saliguori qemu_log(" CR2=" TARGET_FMT_lx, env->cr[2]); 1136eaa728eeSbellard } else { 11374b34e3adSliguang qemu_log(" env->regs[R_EAX]=" TARGET_FMT_lx, env->regs[R_EAX]); 1138eaa728eeSbellard } 113993fcfe39Saliguori qemu_log("\n"); 1140a0762859SAndreas Färber log_cpu_state(CPU(cpu), CPU_DUMP_CCOP); 1141eaa728eeSbellard #if 0 1142eaa728eeSbellard { 1143eaa728eeSbellard int i; 11449bd5494eSAdam Lackorzynski target_ulong ptr; 114520054ef0SBlue Swirl 114693fcfe39Saliguori qemu_log(" code="); 1147eaa728eeSbellard ptr = env->segs[R_CS].base + env->eip; 1148eaa728eeSbellard for (i = 0; i < 16; i++) { 114993fcfe39Saliguori qemu_log(" %02x", ldub(ptr + i)); 1150eaa728eeSbellard } 115193fcfe39Saliguori qemu_log("\n"); 1152eaa728eeSbellard } 1153eaa728eeSbellard #endif 1154eaa728eeSbellard count++; 1155eaa728eeSbellard } 1156eaa728eeSbellard } 1157eaa728eeSbellard if (env->cr[0] & CR0_PE_MASK) { 115800ea18d1Saliguori #if !defined(CONFIG_USER_ONLY) 1159f8dc4c64SPaolo Bonzini if (env->hflags & HF_GUEST_MASK) { 11602999a0b2SBlue Swirl handle_even_inj(env, intno, is_int, error_code, is_hw, 0); 116120054ef0SBlue Swirl } 116200ea18d1Saliguori #endif 1163eb38c52cSblueswir1 #ifdef TARGET_X86_64 1164eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 11652999a0b2SBlue Swirl do_interrupt64(env, intno, is_int, error_code, next_eip, is_hw); 1166eaa728eeSbellard } else 1167eaa728eeSbellard #endif 1168eaa728eeSbellard { 11692999a0b2SBlue Swirl do_interrupt_protected(env, intno, is_int, error_code, next_eip, 11702999a0b2SBlue Swirl is_hw); 1171eaa728eeSbellard } 1172eaa728eeSbellard } else { 117300ea18d1Saliguori #if !defined(CONFIG_USER_ONLY) 1174f8dc4c64SPaolo Bonzini if (env->hflags & HF_GUEST_MASK) { 11752999a0b2SBlue Swirl handle_even_inj(env, intno, is_int, error_code, is_hw, 1); 117620054ef0SBlue Swirl } 117700ea18d1Saliguori #endif 11782999a0b2SBlue Swirl do_interrupt_real(env, intno, is_int, error_code, next_eip); 1179eaa728eeSbellard } 11802ed51f5bSaliguori 118100ea18d1Saliguori #if !defined(CONFIG_USER_ONLY) 1182f8dc4c64SPaolo Bonzini if (env->hflags & HF_GUEST_MASK) { 1183fdfba1a2SEdgar E. Iglesias CPUState *cs = CPU(cpu); 1184b216aa6cSPaolo Bonzini uint32_t event_inj = x86_ldl_phys(cs, env->vm_vmcb + 118520054ef0SBlue Swirl offsetof(struct vmcb, 118620054ef0SBlue Swirl control.event_inj)); 118720054ef0SBlue Swirl 1188b216aa6cSPaolo Bonzini x86_stl_phys(cs, 1189ab1da857SEdgar E. Iglesias env->vm_vmcb + offsetof(struct vmcb, control.event_inj), 119020054ef0SBlue Swirl event_inj & ~SVM_EVTINJ_VALID); 11912ed51f5bSaliguori } 119200ea18d1Saliguori #endif 1193eaa728eeSbellard } 1194eaa728eeSbellard 11952999a0b2SBlue Swirl void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw) 1196e694d4e2SBlue Swirl { 11976aa9e42fSRichard Henderson do_interrupt_all(env_archcpu(env), intno, 0, 0, 0, is_hw); 1198e694d4e2SBlue Swirl } 1199e694d4e2SBlue Swirl 12002999a0b2SBlue Swirl void helper_lldt(CPUX86State *env, int selector) 1201eaa728eeSbellard { 1202eaa728eeSbellard SegmentCache *dt; 1203eaa728eeSbellard uint32_t e1, e2; 1204eaa728eeSbellard int index, entry_limit; 1205eaa728eeSbellard target_ulong ptr; 1206eaa728eeSbellard 1207eaa728eeSbellard selector &= 0xffff; 1208eaa728eeSbellard if ((selector & 0xfffc) == 0) { 1209eaa728eeSbellard /* XXX: NULL selector case: invalid LDT */ 1210eaa728eeSbellard env->ldt.base = 0; 1211eaa728eeSbellard env->ldt.limit = 0; 1212eaa728eeSbellard } else { 121320054ef0SBlue Swirl if (selector & 0x4) { 1214100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 121520054ef0SBlue Swirl } 1216eaa728eeSbellard dt = &env->gdt; 1217eaa728eeSbellard index = selector & ~7; 1218eaa728eeSbellard #ifdef TARGET_X86_64 121920054ef0SBlue Swirl if (env->hflags & HF_LMA_MASK) { 1220eaa728eeSbellard entry_limit = 15; 122120054ef0SBlue Swirl } else 1222eaa728eeSbellard #endif 122320054ef0SBlue Swirl { 1224eaa728eeSbellard entry_limit = 7; 122520054ef0SBlue Swirl } 122620054ef0SBlue Swirl if ((index + entry_limit) > dt->limit) { 1227100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 122820054ef0SBlue Swirl } 1229eaa728eeSbellard ptr = dt->base + index; 1230100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, GETPC()); 1231100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC()); 123220054ef0SBlue Swirl if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) { 1233100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 123420054ef0SBlue Swirl } 123520054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1236100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 123720054ef0SBlue Swirl } 1238eaa728eeSbellard #ifdef TARGET_X86_64 1239eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 1240eaa728eeSbellard uint32_t e3; 124120054ef0SBlue Swirl 1242100ec099SPavel Dovgalyuk e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC()); 1243eaa728eeSbellard load_seg_cache_raw_dt(&env->ldt, e1, e2); 1244eaa728eeSbellard env->ldt.base |= (target_ulong)e3 << 32; 1245eaa728eeSbellard } else 1246eaa728eeSbellard #endif 1247eaa728eeSbellard { 1248eaa728eeSbellard load_seg_cache_raw_dt(&env->ldt, e1, e2); 1249eaa728eeSbellard } 1250eaa728eeSbellard } 1251eaa728eeSbellard env->ldt.selector = selector; 1252eaa728eeSbellard } 1253eaa728eeSbellard 12542999a0b2SBlue Swirl void helper_ltr(CPUX86State *env, int selector) 1255eaa728eeSbellard { 1256eaa728eeSbellard SegmentCache *dt; 1257eaa728eeSbellard uint32_t e1, e2; 1258eaa728eeSbellard int index, type, entry_limit; 1259eaa728eeSbellard target_ulong ptr; 1260eaa728eeSbellard 1261eaa728eeSbellard selector &= 0xffff; 1262eaa728eeSbellard if ((selector & 0xfffc) == 0) { 1263eaa728eeSbellard /* NULL selector case: invalid TR */ 1264eaa728eeSbellard env->tr.base = 0; 1265eaa728eeSbellard env->tr.limit = 0; 1266eaa728eeSbellard env->tr.flags = 0; 1267eaa728eeSbellard } else { 126820054ef0SBlue Swirl if (selector & 0x4) { 1269100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 127020054ef0SBlue Swirl } 1271eaa728eeSbellard dt = &env->gdt; 1272eaa728eeSbellard index = selector & ~7; 1273eaa728eeSbellard #ifdef TARGET_X86_64 127420054ef0SBlue Swirl if (env->hflags & HF_LMA_MASK) { 1275eaa728eeSbellard entry_limit = 15; 127620054ef0SBlue Swirl } else 1277eaa728eeSbellard #endif 127820054ef0SBlue Swirl { 1279eaa728eeSbellard entry_limit = 7; 128020054ef0SBlue Swirl } 128120054ef0SBlue Swirl if ((index + entry_limit) > dt->limit) { 1282100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 128320054ef0SBlue Swirl } 1284eaa728eeSbellard ptr = dt->base + index; 1285100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, GETPC()); 1286100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC()); 1287eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 1288eaa728eeSbellard if ((e2 & DESC_S_MASK) || 128920054ef0SBlue Swirl (type != 1 && type != 9)) { 1290100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 129120054ef0SBlue Swirl } 129220054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1293100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 129420054ef0SBlue Swirl } 1295eaa728eeSbellard #ifdef TARGET_X86_64 1296eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 1297eaa728eeSbellard uint32_t e3, e4; 129820054ef0SBlue Swirl 1299100ec099SPavel Dovgalyuk e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC()); 1300100ec099SPavel Dovgalyuk e4 = cpu_ldl_kernel_ra(env, ptr + 12, GETPC()); 130120054ef0SBlue Swirl if ((e4 >> DESC_TYPE_SHIFT) & 0xf) { 1302100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 130320054ef0SBlue Swirl } 1304eaa728eeSbellard load_seg_cache_raw_dt(&env->tr, e1, e2); 1305eaa728eeSbellard env->tr.base |= (target_ulong)e3 << 32; 1306eaa728eeSbellard } else 1307eaa728eeSbellard #endif 1308eaa728eeSbellard { 1309eaa728eeSbellard load_seg_cache_raw_dt(&env->tr, e1, e2); 1310eaa728eeSbellard } 1311eaa728eeSbellard e2 |= DESC_TSS_BUSY_MASK; 1312100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC()); 1313eaa728eeSbellard } 1314eaa728eeSbellard env->tr.selector = selector; 1315eaa728eeSbellard } 1316eaa728eeSbellard 1317eaa728eeSbellard /* only works if protected mode and not VM86. seg_reg must be != R_CS */ 13182999a0b2SBlue Swirl void helper_load_seg(CPUX86State *env, int seg_reg, int selector) 1319eaa728eeSbellard { 1320eaa728eeSbellard uint32_t e1, e2; 1321eaa728eeSbellard int cpl, dpl, rpl; 1322eaa728eeSbellard SegmentCache *dt; 1323eaa728eeSbellard int index; 1324eaa728eeSbellard target_ulong ptr; 1325eaa728eeSbellard 1326eaa728eeSbellard selector &= 0xffff; 1327eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1328eaa728eeSbellard if ((selector & 0xfffc) == 0) { 1329eaa728eeSbellard /* null selector case */ 1330eaa728eeSbellard if (seg_reg == R_SS 1331eaa728eeSbellard #ifdef TARGET_X86_64 1332eaa728eeSbellard && (!(env->hflags & HF_CS64_MASK) || cpl == 3) 1333eaa728eeSbellard #endif 133420054ef0SBlue Swirl ) { 1335100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 133620054ef0SBlue Swirl } 1337eaa728eeSbellard cpu_x86_load_seg_cache(env, seg_reg, selector, 0, 0, 0); 1338eaa728eeSbellard } else { 1339eaa728eeSbellard 134020054ef0SBlue Swirl if (selector & 0x4) { 1341eaa728eeSbellard dt = &env->ldt; 134220054ef0SBlue Swirl } else { 1343eaa728eeSbellard dt = &env->gdt; 134420054ef0SBlue Swirl } 1345eaa728eeSbellard index = selector & ~7; 134620054ef0SBlue Swirl if ((index + 7) > dt->limit) { 1347100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 134820054ef0SBlue Swirl } 1349eaa728eeSbellard ptr = dt->base + index; 1350100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, GETPC()); 1351100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC()); 1352eaa728eeSbellard 135320054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 1354100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 135520054ef0SBlue Swirl } 1356eaa728eeSbellard rpl = selector & 3; 1357eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1358eaa728eeSbellard if (seg_reg == R_SS) { 1359eaa728eeSbellard /* must be writable segment */ 136020054ef0SBlue Swirl if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) { 1361100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 136220054ef0SBlue Swirl } 136320054ef0SBlue Swirl if (rpl != cpl || dpl != cpl) { 1364100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 136520054ef0SBlue Swirl } 1366eaa728eeSbellard } else { 1367eaa728eeSbellard /* must be readable segment */ 136820054ef0SBlue Swirl if ((e2 & (DESC_CS_MASK | DESC_R_MASK)) == DESC_CS_MASK) { 1369100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 137020054ef0SBlue Swirl } 1371eaa728eeSbellard 1372eaa728eeSbellard if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) { 1373eaa728eeSbellard /* if not conforming code, test rights */ 137420054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1375100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 1376eaa728eeSbellard } 1377eaa728eeSbellard } 137820054ef0SBlue Swirl } 1379eaa728eeSbellard 1380eaa728eeSbellard if (!(e2 & DESC_P_MASK)) { 138120054ef0SBlue Swirl if (seg_reg == R_SS) { 1382100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0C_STACK, selector & 0xfffc, GETPC()); 138320054ef0SBlue Swirl } else { 1384100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 1385eaa728eeSbellard } 138620054ef0SBlue Swirl } 1387eaa728eeSbellard 1388eaa728eeSbellard /* set the access bit if not already set */ 1389eaa728eeSbellard if (!(e2 & DESC_A_MASK)) { 1390eaa728eeSbellard e2 |= DESC_A_MASK; 1391100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC()); 1392eaa728eeSbellard } 1393eaa728eeSbellard 1394eaa728eeSbellard cpu_x86_load_seg_cache(env, seg_reg, selector, 1395eaa728eeSbellard get_seg_base(e1, e2), 1396eaa728eeSbellard get_seg_limit(e1, e2), 1397eaa728eeSbellard e2); 1398eaa728eeSbellard #if 0 139993fcfe39Saliguori qemu_log("load_seg: sel=0x%04x base=0x%08lx limit=0x%08lx flags=%08x\n", 1400eaa728eeSbellard selector, (unsigned long)sc->base, sc->limit, sc->flags); 1401eaa728eeSbellard #endif 1402eaa728eeSbellard } 1403eaa728eeSbellard } 1404eaa728eeSbellard 1405eaa728eeSbellard /* protected mode jump */ 14062999a0b2SBlue Swirl void helper_ljmp_protected(CPUX86State *env, int new_cs, target_ulong new_eip, 1407100ec099SPavel Dovgalyuk target_ulong next_eip) 1408eaa728eeSbellard { 1409eaa728eeSbellard int gate_cs, type; 1410eaa728eeSbellard uint32_t e1, e2, cpl, dpl, rpl, limit; 1411eaa728eeSbellard 141220054ef0SBlue Swirl if ((new_cs & 0xfffc) == 0) { 1413100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 141420054ef0SBlue Swirl } 1415100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) { 1416100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 141720054ef0SBlue Swirl } 1418eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1419eaa728eeSbellard if (e2 & DESC_S_MASK) { 142020054ef0SBlue Swirl if (!(e2 & DESC_CS_MASK)) { 1421100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 142220054ef0SBlue Swirl } 1423eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1424eaa728eeSbellard if (e2 & DESC_C_MASK) { 1425eaa728eeSbellard /* conforming code segment */ 142620054ef0SBlue Swirl if (dpl > cpl) { 1427100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 142820054ef0SBlue Swirl } 1429eaa728eeSbellard } else { 1430eaa728eeSbellard /* non conforming code segment */ 1431eaa728eeSbellard rpl = new_cs & 3; 143220054ef0SBlue Swirl if (rpl > cpl) { 1433100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1434eaa728eeSbellard } 143520054ef0SBlue Swirl if (dpl != cpl) { 1436100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 143720054ef0SBlue Swirl } 143820054ef0SBlue Swirl } 143920054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1440100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 144120054ef0SBlue Swirl } 1442eaa728eeSbellard limit = get_seg_limit(e1, e2); 1443eaa728eeSbellard if (new_eip > limit && 1444db7196dbSAndrew Oates (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) { 1445db7196dbSAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 144620054ef0SBlue Swirl } 1447eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl, 1448eaa728eeSbellard get_seg_base(e1, e2), limit, e2); 1449a78d0eabSliguang env->eip = new_eip; 1450eaa728eeSbellard } else { 1451eaa728eeSbellard /* jump to call or task gate */ 1452eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1453eaa728eeSbellard rpl = new_cs & 3; 1454eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1455eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 14560aca0605SAndrew Oates 14570aca0605SAndrew Oates #ifdef TARGET_X86_64 14580aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 14590aca0605SAndrew Oates if (type != 12) { 14600aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 14610aca0605SAndrew Oates } 14620aca0605SAndrew Oates } 14630aca0605SAndrew Oates #endif 1464eaa728eeSbellard switch (type) { 1465eaa728eeSbellard case 1: /* 286 TSS */ 1466eaa728eeSbellard case 9: /* 386 TSS */ 1467eaa728eeSbellard case 5: /* task gate */ 146820054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1469100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 147020054ef0SBlue Swirl } 1471100ec099SPavel Dovgalyuk switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_JMP, next_eip, GETPC()); 1472eaa728eeSbellard break; 1473eaa728eeSbellard case 4: /* 286 call gate */ 1474eaa728eeSbellard case 12: /* 386 call gate */ 147520054ef0SBlue Swirl if ((dpl < cpl) || (dpl < rpl)) { 1476100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 147720054ef0SBlue Swirl } 147820054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1479100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 148020054ef0SBlue Swirl } 1481eaa728eeSbellard gate_cs = e1 >> 16; 1482eaa728eeSbellard new_eip = (e1 & 0xffff); 148320054ef0SBlue Swirl if (type == 12) { 1484eaa728eeSbellard new_eip |= (e2 & 0xffff0000); 148520054ef0SBlue Swirl } 14860aca0605SAndrew Oates 14870aca0605SAndrew Oates #ifdef TARGET_X86_64 14880aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 14890aca0605SAndrew Oates /* load the upper 8 bytes of the 64-bit call gate */ 14900aca0605SAndrew Oates if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) { 14910aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 14920aca0605SAndrew Oates GETPC()); 14930aca0605SAndrew Oates } 14940aca0605SAndrew Oates type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 14950aca0605SAndrew Oates if (type != 0) { 14960aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 14970aca0605SAndrew Oates GETPC()); 14980aca0605SAndrew Oates } 14990aca0605SAndrew Oates new_eip |= ((target_ulong)e1) << 32; 15000aca0605SAndrew Oates } 15010aca0605SAndrew Oates #endif 15020aca0605SAndrew Oates 1503100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, gate_cs, GETPC()) != 0) { 1504100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 150520054ef0SBlue Swirl } 1506eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1507eaa728eeSbellard /* must be code segment */ 1508eaa728eeSbellard if (((e2 & (DESC_S_MASK | DESC_CS_MASK)) != 150920054ef0SBlue Swirl (DESC_S_MASK | DESC_CS_MASK))) { 1510100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 151120054ef0SBlue Swirl } 1512eaa728eeSbellard if (((e2 & DESC_C_MASK) && (dpl > cpl)) || 151320054ef0SBlue Swirl (!(e2 & DESC_C_MASK) && (dpl != cpl))) { 1514100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 151520054ef0SBlue Swirl } 15160aca0605SAndrew Oates #ifdef TARGET_X86_64 15170aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 15180aca0605SAndrew Oates if (!(e2 & DESC_L_MASK)) { 15190aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 15200aca0605SAndrew Oates } 15210aca0605SAndrew Oates if (e2 & DESC_B_MASK) { 15220aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 15230aca0605SAndrew Oates } 15240aca0605SAndrew Oates } 15250aca0605SAndrew Oates #endif 152620054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1527100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 152820054ef0SBlue Swirl } 1529eaa728eeSbellard limit = get_seg_limit(e1, e2); 15300aca0605SAndrew Oates if (new_eip > limit && 15310aca0605SAndrew Oates (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) { 1532100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 153320054ef0SBlue Swirl } 1534eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (gate_cs & 0xfffc) | cpl, 1535eaa728eeSbellard get_seg_base(e1, e2), limit, e2); 1536a78d0eabSliguang env->eip = new_eip; 1537eaa728eeSbellard break; 1538eaa728eeSbellard default: 1539100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1540eaa728eeSbellard break; 1541eaa728eeSbellard } 1542eaa728eeSbellard } 1543eaa728eeSbellard } 1544eaa728eeSbellard 1545eaa728eeSbellard /* real mode call */ 15468c03ab9fSRichard Henderson void helper_lcall_real(CPUX86State *env, uint32_t new_cs, uint32_t new_eip, 15478c03ab9fSRichard Henderson int shift, uint32_t next_eip) 1548eaa728eeSbellard { 1549eaa728eeSbellard uint32_t esp, esp_mask; 1550eaa728eeSbellard target_ulong ssp; 1551eaa728eeSbellard 155208b3ded6Sliguang esp = env->regs[R_ESP]; 1553eaa728eeSbellard esp_mask = get_sp_mask(env->segs[R_SS].flags); 1554eaa728eeSbellard ssp = env->segs[R_SS].base; 1555eaa728eeSbellard if (shift) { 1556100ec099SPavel Dovgalyuk PUSHL_RA(ssp, esp, esp_mask, env->segs[R_CS].selector, GETPC()); 1557100ec099SPavel Dovgalyuk PUSHL_RA(ssp, esp, esp_mask, next_eip, GETPC()); 1558eaa728eeSbellard } else { 1559100ec099SPavel Dovgalyuk PUSHW_RA(ssp, esp, esp_mask, env->segs[R_CS].selector, GETPC()); 1560100ec099SPavel Dovgalyuk PUSHW_RA(ssp, esp, esp_mask, next_eip, GETPC()); 1561eaa728eeSbellard } 1562eaa728eeSbellard 1563eaa728eeSbellard SET_ESP(esp, esp_mask); 1564eaa728eeSbellard env->eip = new_eip; 1565eaa728eeSbellard env->segs[R_CS].selector = new_cs; 1566eaa728eeSbellard env->segs[R_CS].base = (new_cs << 4); 1567eaa728eeSbellard } 1568eaa728eeSbellard 1569eaa728eeSbellard /* protected mode call */ 15702999a0b2SBlue Swirl void helper_lcall_protected(CPUX86State *env, int new_cs, target_ulong new_eip, 1571100ec099SPavel Dovgalyuk int shift, target_ulong next_eip) 1572eaa728eeSbellard { 1573eaa728eeSbellard int new_stack, i; 15740aca0605SAndrew Oates uint32_t e1, e2, cpl, dpl, rpl, selector, param_count; 15750aca0605SAndrew Oates uint32_t ss = 0, ss_e1 = 0, ss_e2 = 0, type, ss_dpl, sp_mask; 1576eaa728eeSbellard uint32_t val, limit, old_sp_mask; 15770aca0605SAndrew Oates target_ulong ssp, old_ssp, offset, sp; 1578eaa728eeSbellard 15790aca0605SAndrew Oates LOG_PCALL("lcall %04x:" TARGET_FMT_lx " s=%d\n", new_cs, new_eip, shift); 15806aa9e42fSRichard Henderson LOG_PCALL_STATE(env_cpu(env)); 158120054ef0SBlue Swirl if ((new_cs & 0xfffc) == 0) { 1582100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 158320054ef0SBlue Swirl } 1584100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) { 1585100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 158620054ef0SBlue Swirl } 1587eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1588d12d51d5Saliguori LOG_PCALL("desc=%08x:%08x\n", e1, e2); 1589eaa728eeSbellard if (e2 & DESC_S_MASK) { 159020054ef0SBlue Swirl if (!(e2 & DESC_CS_MASK)) { 1591100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 159220054ef0SBlue Swirl } 1593eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1594eaa728eeSbellard if (e2 & DESC_C_MASK) { 1595eaa728eeSbellard /* conforming code segment */ 159620054ef0SBlue Swirl if (dpl > cpl) { 1597100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 159820054ef0SBlue Swirl } 1599eaa728eeSbellard } else { 1600eaa728eeSbellard /* non conforming code segment */ 1601eaa728eeSbellard rpl = new_cs & 3; 160220054ef0SBlue Swirl if (rpl > cpl) { 1603100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1604eaa728eeSbellard } 160520054ef0SBlue Swirl if (dpl != cpl) { 1606100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 160720054ef0SBlue Swirl } 160820054ef0SBlue Swirl } 160920054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1610100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 161120054ef0SBlue Swirl } 1612eaa728eeSbellard 1613eaa728eeSbellard #ifdef TARGET_X86_64 1614eaa728eeSbellard /* XXX: check 16/32 bit cases in long mode */ 1615eaa728eeSbellard if (shift == 2) { 1616eaa728eeSbellard target_ulong rsp; 161720054ef0SBlue Swirl 1618eaa728eeSbellard /* 64 bit case */ 161908b3ded6Sliguang rsp = env->regs[R_ESP]; 1620100ec099SPavel Dovgalyuk PUSHQ_RA(rsp, env->segs[R_CS].selector, GETPC()); 1621100ec099SPavel Dovgalyuk PUSHQ_RA(rsp, next_eip, GETPC()); 1622eaa728eeSbellard /* from this point, not restartable */ 162308b3ded6Sliguang env->regs[R_ESP] = rsp; 1624eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl, 1625eaa728eeSbellard get_seg_base(e1, e2), 1626eaa728eeSbellard get_seg_limit(e1, e2), e2); 1627a78d0eabSliguang env->eip = new_eip; 1628eaa728eeSbellard } else 1629eaa728eeSbellard #endif 1630eaa728eeSbellard { 163108b3ded6Sliguang sp = env->regs[R_ESP]; 1632eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 1633eaa728eeSbellard ssp = env->segs[R_SS].base; 1634eaa728eeSbellard if (shift) { 1635100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1636100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1637eaa728eeSbellard } else { 1638100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1639100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1640eaa728eeSbellard } 1641eaa728eeSbellard 1642eaa728eeSbellard limit = get_seg_limit(e1, e2); 164320054ef0SBlue Swirl if (new_eip > limit) { 1644100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 164520054ef0SBlue Swirl } 1646eaa728eeSbellard /* from this point, not restartable */ 1647eaa728eeSbellard SET_ESP(sp, sp_mask); 1648eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl, 1649eaa728eeSbellard get_seg_base(e1, e2), limit, e2); 1650a78d0eabSliguang env->eip = new_eip; 1651eaa728eeSbellard } 1652eaa728eeSbellard } else { 1653eaa728eeSbellard /* check gate type */ 1654eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 1655eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1656eaa728eeSbellard rpl = new_cs & 3; 16570aca0605SAndrew Oates 16580aca0605SAndrew Oates #ifdef TARGET_X86_64 16590aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 16600aca0605SAndrew Oates if (type != 12) { 16610aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 16620aca0605SAndrew Oates } 16630aca0605SAndrew Oates } 16640aca0605SAndrew Oates #endif 16650aca0605SAndrew Oates 1666eaa728eeSbellard switch (type) { 1667eaa728eeSbellard case 1: /* available 286 TSS */ 1668eaa728eeSbellard case 9: /* available 386 TSS */ 1669eaa728eeSbellard case 5: /* task gate */ 167020054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1671100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 167220054ef0SBlue Swirl } 1673100ec099SPavel Dovgalyuk switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_CALL, next_eip, GETPC()); 1674eaa728eeSbellard return; 1675eaa728eeSbellard case 4: /* 286 call gate */ 1676eaa728eeSbellard case 12: /* 386 call gate */ 1677eaa728eeSbellard break; 1678eaa728eeSbellard default: 1679100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1680eaa728eeSbellard break; 1681eaa728eeSbellard } 1682eaa728eeSbellard shift = type >> 3; 1683eaa728eeSbellard 168420054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1685100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 168620054ef0SBlue Swirl } 1687eaa728eeSbellard /* check valid bit */ 168820054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1689100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 169020054ef0SBlue Swirl } 1691eaa728eeSbellard selector = e1 >> 16; 1692eaa728eeSbellard param_count = e2 & 0x1f; 16930aca0605SAndrew Oates offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff); 16940aca0605SAndrew Oates #ifdef TARGET_X86_64 16950aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 16960aca0605SAndrew Oates /* load the upper 8 bytes of the 64-bit call gate */ 16970aca0605SAndrew Oates if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) { 16980aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 16990aca0605SAndrew Oates GETPC()); 17000aca0605SAndrew Oates } 17010aca0605SAndrew Oates type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 17020aca0605SAndrew Oates if (type != 0) { 17030aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 17040aca0605SAndrew Oates GETPC()); 17050aca0605SAndrew Oates } 17060aca0605SAndrew Oates offset |= ((target_ulong)e1) << 32; 17070aca0605SAndrew Oates } 17080aca0605SAndrew Oates #endif 170920054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 1710100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 171120054ef0SBlue Swirl } 1712eaa728eeSbellard 1713100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 1714100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 171520054ef0SBlue Swirl } 171620054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) { 1717100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 171820054ef0SBlue Swirl } 1719eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 172020054ef0SBlue Swirl if (dpl > cpl) { 1721100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 172220054ef0SBlue Swirl } 17230aca0605SAndrew Oates #ifdef TARGET_X86_64 17240aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 17250aca0605SAndrew Oates if (!(e2 & DESC_L_MASK)) { 17260aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 17270aca0605SAndrew Oates } 17280aca0605SAndrew Oates if (e2 & DESC_B_MASK) { 17290aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 17300aca0605SAndrew Oates } 17310aca0605SAndrew Oates shift++; 17320aca0605SAndrew Oates } 17330aca0605SAndrew Oates #endif 173420054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1735100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 173620054ef0SBlue Swirl } 1737eaa728eeSbellard 1738eaa728eeSbellard if (!(e2 & DESC_C_MASK) && dpl < cpl) { 1739eaa728eeSbellard /* to inner privilege */ 17400aca0605SAndrew Oates #ifdef TARGET_X86_64 17410aca0605SAndrew Oates if (shift == 2) { 17420aca0605SAndrew Oates sp = get_rsp_from_tss(env, dpl); 17430aca0605SAndrew Oates ss = dpl; /* SS = NULL selector with RPL = new CPL */ 17440aca0605SAndrew Oates new_stack = 1; 17450aca0605SAndrew Oates sp_mask = 0; 17460aca0605SAndrew Oates ssp = 0; /* SS base is always zero in IA-32e mode */ 17470aca0605SAndrew Oates LOG_PCALL("new ss:rsp=%04x:%016llx env->regs[R_ESP]=" 17480aca0605SAndrew Oates TARGET_FMT_lx "\n", ss, sp, env->regs[R_ESP]); 17490aca0605SAndrew Oates } else 17500aca0605SAndrew Oates #endif 17510aca0605SAndrew Oates { 17520aca0605SAndrew Oates uint32_t sp32; 17530aca0605SAndrew Oates get_ss_esp_from_tss(env, &ss, &sp32, dpl, GETPC()); 175490a2541bSliguang LOG_PCALL("new ss:esp=%04x:%08x param_count=%d env->regs[R_ESP]=" 17550aca0605SAndrew Oates TARGET_FMT_lx "\n", ss, sp32, param_count, 175690a2541bSliguang env->regs[R_ESP]); 17570aca0605SAndrew Oates sp = sp32; 175820054ef0SBlue Swirl if ((ss & 0xfffc) == 0) { 1759100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 176020054ef0SBlue Swirl } 176120054ef0SBlue Swirl if ((ss & 3) != dpl) { 1762100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 176320054ef0SBlue Swirl } 1764100ec099SPavel Dovgalyuk if (load_segment_ra(env, &ss_e1, &ss_e2, ss, GETPC()) != 0) { 1765100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 176620054ef0SBlue Swirl } 1767eaa728eeSbellard ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3; 176820054ef0SBlue Swirl if (ss_dpl != dpl) { 1769100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 177020054ef0SBlue Swirl } 1771eaa728eeSbellard if (!(ss_e2 & DESC_S_MASK) || 1772eaa728eeSbellard (ss_e2 & DESC_CS_MASK) || 177320054ef0SBlue Swirl !(ss_e2 & DESC_W_MASK)) { 1774100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 177520054ef0SBlue Swirl } 177620054ef0SBlue Swirl if (!(ss_e2 & DESC_P_MASK)) { 1777100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 177820054ef0SBlue Swirl } 1779eaa728eeSbellard 17800aca0605SAndrew Oates sp_mask = get_sp_mask(ss_e2); 17810aca0605SAndrew Oates ssp = get_seg_base(ss_e1, ss_e2); 17820aca0605SAndrew Oates } 17830aca0605SAndrew Oates 178420054ef0SBlue Swirl /* push_size = ((param_count * 2) + 8) << shift; */ 1785eaa728eeSbellard 1786eaa728eeSbellard old_sp_mask = get_sp_mask(env->segs[R_SS].flags); 1787eaa728eeSbellard old_ssp = env->segs[R_SS].base; 17880aca0605SAndrew Oates #ifdef TARGET_X86_64 17890aca0605SAndrew Oates if (shift == 2) { 17900aca0605SAndrew Oates /* XXX: verify if new stack address is canonical */ 17910aca0605SAndrew Oates PUSHQ_RA(sp, env->segs[R_SS].selector, GETPC()); 17920aca0605SAndrew Oates PUSHQ_RA(sp, env->regs[R_ESP], GETPC()); 17930aca0605SAndrew Oates /* parameters aren't supported for 64-bit call gates */ 17940aca0605SAndrew Oates } else 17950aca0605SAndrew Oates #endif 17960aca0605SAndrew Oates if (shift == 1) { 1797100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->segs[R_SS].selector, GETPC()); 1798100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->regs[R_ESP], GETPC()); 1799eaa728eeSbellard for (i = param_count - 1; i >= 0; i--) { 1800100ec099SPavel Dovgalyuk val = cpu_ldl_kernel_ra(env, old_ssp + 180190a2541bSliguang ((env->regs[R_ESP] + i * 4) & 1802100ec099SPavel Dovgalyuk old_sp_mask), GETPC()); 1803100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, val, GETPC()); 1804eaa728eeSbellard } 1805eaa728eeSbellard } else { 1806100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->segs[R_SS].selector, GETPC()); 1807100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->regs[R_ESP], GETPC()); 1808eaa728eeSbellard for (i = param_count - 1; i >= 0; i--) { 1809100ec099SPavel Dovgalyuk val = cpu_lduw_kernel_ra(env, old_ssp + 181090a2541bSliguang ((env->regs[R_ESP] + i * 2) & 1811100ec099SPavel Dovgalyuk old_sp_mask), GETPC()); 1812100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, val, GETPC()); 1813eaa728eeSbellard } 1814eaa728eeSbellard } 1815eaa728eeSbellard new_stack = 1; 1816eaa728eeSbellard } else { 1817eaa728eeSbellard /* to same privilege */ 181808b3ded6Sliguang sp = env->regs[R_ESP]; 1819eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 1820eaa728eeSbellard ssp = env->segs[R_SS].base; 182120054ef0SBlue Swirl /* push_size = (4 << shift); */ 1822eaa728eeSbellard new_stack = 0; 1823eaa728eeSbellard } 1824eaa728eeSbellard 18250aca0605SAndrew Oates #ifdef TARGET_X86_64 18260aca0605SAndrew Oates if (shift == 2) { 18270aca0605SAndrew Oates PUSHQ_RA(sp, env->segs[R_CS].selector, GETPC()); 18280aca0605SAndrew Oates PUSHQ_RA(sp, next_eip, GETPC()); 18290aca0605SAndrew Oates } else 18300aca0605SAndrew Oates #endif 18310aca0605SAndrew Oates if (shift == 1) { 1832100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1833100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1834eaa728eeSbellard } else { 1835100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1836100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1837eaa728eeSbellard } 1838eaa728eeSbellard 1839eaa728eeSbellard /* from this point, not restartable */ 1840eaa728eeSbellard 1841eaa728eeSbellard if (new_stack) { 18420aca0605SAndrew Oates #ifdef TARGET_X86_64 18430aca0605SAndrew Oates if (shift == 2) { 18440aca0605SAndrew Oates cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, 0); 18450aca0605SAndrew Oates } else 18460aca0605SAndrew Oates #endif 18470aca0605SAndrew Oates { 1848eaa728eeSbellard ss = (ss & ~3) | dpl; 1849eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, ss, 1850eaa728eeSbellard ssp, 1851eaa728eeSbellard get_seg_limit(ss_e1, ss_e2), 1852eaa728eeSbellard ss_e2); 1853eaa728eeSbellard } 18540aca0605SAndrew Oates } 1855eaa728eeSbellard 1856eaa728eeSbellard selector = (selector & ~3) | dpl; 1857eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector, 1858eaa728eeSbellard get_seg_base(e1, e2), 1859eaa728eeSbellard get_seg_limit(e1, e2), 1860eaa728eeSbellard e2); 1861eaa728eeSbellard SET_ESP(sp, sp_mask); 1862a78d0eabSliguang env->eip = offset; 1863eaa728eeSbellard } 1864eaa728eeSbellard } 1865eaa728eeSbellard 1866eaa728eeSbellard /* real and vm86 mode iret */ 18672999a0b2SBlue Swirl void helper_iret_real(CPUX86State *env, int shift) 1868eaa728eeSbellard { 1869eaa728eeSbellard uint32_t sp, new_cs, new_eip, new_eflags, sp_mask; 1870eaa728eeSbellard target_ulong ssp; 1871eaa728eeSbellard int eflags_mask; 1872eaa728eeSbellard 1873eaa728eeSbellard sp_mask = 0xffff; /* XXXX: use SS segment size? */ 187408b3ded6Sliguang sp = env->regs[R_ESP]; 1875eaa728eeSbellard ssp = env->segs[R_SS].base; 1876eaa728eeSbellard if (shift == 1) { 1877eaa728eeSbellard /* 32 bits */ 1878100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eip, GETPC()); 1879100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_cs, GETPC()); 1880eaa728eeSbellard new_cs &= 0xffff; 1881100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eflags, GETPC()); 1882eaa728eeSbellard } else { 1883eaa728eeSbellard /* 16 bits */ 1884100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eip, GETPC()); 1885100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_cs, GETPC()); 1886100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eflags, GETPC()); 1887eaa728eeSbellard } 188808b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~sp_mask) | (sp & sp_mask); 1889bdadc0b5Smalc env->segs[R_CS].selector = new_cs; 1890bdadc0b5Smalc env->segs[R_CS].base = (new_cs << 4); 1891eaa728eeSbellard env->eip = new_eip; 189220054ef0SBlue Swirl if (env->eflags & VM_MASK) { 189320054ef0SBlue Swirl eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | RF_MASK | 189420054ef0SBlue Swirl NT_MASK; 189520054ef0SBlue Swirl } else { 189620054ef0SBlue Swirl eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | IOPL_MASK | 189720054ef0SBlue Swirl RF_MASK | NT_MASK; 189820054ef0SBlue Swirl } 189920054ef0SBlue Swirl if (shift == 0) { 1900eaa728eeSbellard eflags_mask &= 0xffff; 190120054ef0SBlue Swirl } 1902997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, eflags_mask); 1903db620f46Sbellard env->hflags2 &= ~HF2_NMI_MASK; 1904eaa728eeSbellard } 1905eaa728eeSbellard 1906c117e5b1SPhilippe Mathieu-Daudé static inline void validate_seg(CPUX86State *env, X86Seg seg_reg, int cpl) 1907eaa728eeSbellard { 1908eaa728eeSbellard int dpl; 1909eaa728eeSbellard uint32_t e2; 1910eaa728eeSbellard 1911eaa728eeSbellard /* XXX: on x86_64, we do not want to nullify FS and GS because 1912eaa728eeSbellard they may still contain a valid base. I would be interested to 1913eaa728eeSbellard know how a real x86_64 CPU behaves */ 1914eaa728eeSbellard if ((seg_reg == R_FS || seg_reg == R_GS) && 191520054ef0SBlue Swirl (env->segs[seg_reg].selector & 0xfffc) == 0) { 1916eaa728eeSbellard return; 191720054ef0SBlue Swirl } 1918eaa728eeSbellard 1919eaa728eeSbellard e2 = env->segs[seg_reg].flags; 1920eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1921eaa728eeSbellard if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) { 1922eaa728eeSbellard /* data or non conforming code segment */ 1923eaa728eeSbellard if (dpl < cpl) { 1924c2ba0515SBin Meng cpu_x86_load_seg_cache(env, seg_reg, 0, 1925c2ba0515SBin Meng env->segs[seg_reg].base, 1926c2ba0515SBin Meng env->segs[seg_reg].limit, 1927c2ba0515SBin Meng env->segs[seg_reg].flags & ~DESC_P_MASK); 1928eaa728eeSbellard } 1929eaa728eeSbellard } 1930eaa728eeSbellard } 1931eaa728eeSbellard 1932eaa728eeSbellard /* protected mode iret */ 19332999a0b2SBlue Swirl static inline void helper_ret_protected(CPUX86State *env, int shift, 1934100ec099SPavel Dovgalyuk int is_iret, int addend, 1935100ec099SPavel Dovgalyuk uintptr_t retaddr) 1936eaa728eeSbellard { 1937eaa728eeSbellard uint32_t new_cs, new_eflags, new_ss; 1938eaa728eeSbellard uint32_t new_es, new_ds, new_fs, new_gs; 1939eaa728eeSbellard uint32_t e1, e2, ss_e1, ss_e2; 1940eaa728eeSbellard int cpl, dpl, rpl, eflags_mask, iopl; 1941eaa728eeSbellard target_ulong ssp, sp, new_eip, new_esp, sp_mask; 1942eaa728eeSbellard 1943eaa728eeSbellard #ifdef TARGET_X86_64 194420054ef0SBlue Swirl if (shift == 2) { 1945eaa728eeSbellard sp_mask = -1; 194620054ef0SBlue Swirl } else 1947eaa728eeSbellard #endif 194820054ef0SBlue Swirl { 1949eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 195020054ef0SBlue Swirl } 195108b3ded6Sliguang sp = env->regs[R_ESP]; 1952eaa728eeSbellard ssp = env->segs[R_SS].base; 1953eaa728eeSbellard new_eflags = 0; /* avoid warning */ 1954eaa728eeSbellard #ifdef TARGET_X86_64 1955eaa728eeSbellard if (shift == 2) { 1956100ec099SPavel Dovgalyuk POPQ_RA(sp, new_eip, retaddr); 1957100ec099SPavel Dovgalyuk POPQ_RA(sp, new_cs, retaddr); 1958eaa728eeSbellard new_cs &= 0xffff; 1959eaa728eeSbellard if (is_iret) { 1960100ec099SPavel Dovgalyuk POPQ_RA(sp, new_eflags, retaddr); 1961eaa728eeSbellard } 1962eaa728eeSbellard } else 1963eaa728eeSbellard #endif 196420054ef0SBlue Swirl { 1965eaa728eeSbellard if (shift == 1) { 1966eaa728eeSbellard /* 32 bits */ 1967100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eip, retaddr); 1968100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_cs, retaddr); 1969eaa728eeSbellard new_cs &= 0xffff; 1970eaa728eeSbellard if (is_iret) { 1971100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eflags, retaddr); 197220054ef0SBlue Swirl if (new_eflags & VM_MASK) { 1973eaa728eeSbellard goto return_to_vm86; 1974eaa728eeSbellard } 197520054ef0SBlue Swirl } 1976eaa728eeSbellard } else { 1977eaa728eeSbellard /* 16 bits */ 1978100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eip, retaddr); 1979100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_cs, retaddr); 198020054ef0SBlue Swirl if (is_iret) { 1981100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eflags, retaddr); 1982eaa728eeSbellard } 198320054ef0SBlue Swirl } 198420054ef0SBlue Swirl } 1985d12d51d5Saliguori LOG_PCALL("lret new %04x:" TARGET_FMT_lx " s=%d addend=0x%x\n", 1986eaa728eeSbellard new_cs, new_eip, shift, addend); 19876aa9e42fSRichard Henderson LOG_PCALL_STATE(env_cpu(env)); 198820054ef0SBlue Swirl if ((new_cs & 0xfffc) == 0) { 1989100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 1990eaa728eeSbellard } 1991100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, new_cs, retaddr) != 0) { 1992100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 199320054ef0SBlue Swirl } 199420054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || 199520054ef0SBlue Swirl !(e2 & DESC_CS_MASK)) { 1996100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 199720054ef0SBlue Swirl } 199820054ef0SBlue Swirl cpl = env->hflags & HF_CPL_MASK; 199920054ef0SBlue Swirl rpl = new_cs & 3; 200020054ef0SBlue Swirl if (rpl < cpl) { 2001100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 200220054ef0SBlue Swirl } 200320054ef0SBlue Swirl dpl = (e2 >> DESC_DPL_SHIFT) & 3; 200420054ef0SBlue Swirl if (e2 & DESC_C_MASK) { 200520054ef0SBlue Swirl if (dpl > rpl) { 2006100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 200720054ef0SBlue Swirl } 200820054ef0SBlue Swirl } else { 200920054ef0SBlue Swirl if (dpl != rpl) { 2010100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 201120054ef0SBlue Swirl } 201220054ef0SBlue Swirl } 201320054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 2014100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, retaddr); 201520054ef0SBlue Swirl } 2016eaa728eeSbellard 2017eaa728eeSbellard sp += addend; 2018eaa728eeSbellard if (rpl == cpl && (!(env->hflags & HF_CS64_MASK) || 2019eaa728eeSbellard ((env->hflags & HF_CS64_MASK) && !is_iret))) { 20201235fc06Sths /* return to same privilege level */ 2021eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, new_cs, 2022eaa728eeSbellard get_seg_base(e1, e2), 2023eaa728eeSbellard get_seg_limit(e1, e2), 2024eaa728eeSbellard e2); 2025eaa728eeSbellard } else { 2026eaa728eeSbellard /* return to different privilege level */ 2027eaa728eeSbellard #ifdef TARGET_X86_64 2028eaa728eeSbellard if (shift == 2) { 2029100ec099SPavel Dovgalyuk POPQ_RA(sp, new_esp, retaddr); 2030100ec099SPavel Dovgalyuk POPQ_RA(sp, new_ss, retaddr); 2031eaa728eeSbellard new_ss &= 0xffff; 2032eaa728eeSbellard } else 2033eaa728eeSbellard #endif 203420054ef0SBlue Swirl { 2035eaa728eeSbellard if (shift == 1) { 2036eaa728eeSbellard /* 32 bits */ 2037100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_esp, retaddr); 2038100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_ss, retaddr); 2039eaa728eeSbellard new_ss &= 0xffff; 2040eaa728eeSbellard } else { 2041eaa728eeSbellard /* 16 bits */ 2042100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_esp, retaddr); 2043100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_ss, retaddr); 2044eaa728eeSbellard } 204520054ef0SBlue Swirl } 2046d12d51d5Saliguori LOG_PCALL("new ss:esp=%04x:" TARGET_FMT_lx "\n", 2047eaa728eeSbellard new_ss, new_esp); 2048eaa728eeSbellard if ((new_ss & 0xfffc) == 0) { 2049eaa728eeSbellard #ifdef TARGET_X86_64 2050eaa728eeSbellard /* NULL ss is allowed in long mode if cpl != 3 */ 2051eaa728eeSbellard /* XXX: test CS64? */ 2052eaa728eeSbellard if ((env->hflags & HF_LMA_MASK) && rpl != 3) { 2053eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, new_ss, 2054eaa728eeSbellard 0, 0xffffffff, 2055eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2056eaa728eeSbellard DESC_S_MASK | (rpl << DESC_DPL_SHIFT) | 2057eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 2058eaa728eeSbellard ss_e2 = DESC_B_MASK; /* XXX: should not be needed? */ 2059eaa728eeSbellard } else 2060eaa728eeSbellard #endif 2061eaa728eeSbellard { 2062100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr); 2063eaa728eeSbellard } 2064eaa728eeSbellard } else { 206520054ef0SBlue Swirl if ((new_ss & 3) != rpl) { 2066100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 206720054ef0SBlue Swirl } 2068100ec099SPavel Dovgalyuk if (load_segment_ra(env, &ss_e1, &ss_e2, new_ss, retaddr) != 0) { 2069100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 207020054ef0SBlue Swirl } 2071eaa728eeSbellard if (!(ss_e2 & DESC_S_MASK) || 2072eaa728eeSbellard (ss_e2 & DESC_CS_MASK) || 207320054ef0SBlue Swirl !(ss_e2 & DESC_W_MASK)) { 2074100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 207520054ef0SBlue Swirl } 2076eaa728eeSbellard dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3; 207720054ef0SBlue Swirl if (dpl != rpl) { 2078100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 207920054ef0SBlue Swirl } 208020054ef0SBlue Swirl if (!(ss_e2 & DESC_P_MASK)) { 2081100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_ss & 0xfffc, retaddr); 208220054ef0SBlue Swirl } 2083eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, new_ss, 2084eaa728eeSbellard get_seg_base(ss_e1, ss_e2), 2085eaa728eeSbellard get_seg_limit(ss_e1, ss_e2), 2086eaa728eeSbellard ss_e2); 2087eaa728eeSbellard } 2088eaa728eeSbellard 2089eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, new_cs, 2090eaa728eeSbellard get_seg_base(e1, e2), 2091eaa728eeSbellard get_seg_limit(e1, e2), 2092eaa728eeSbellard e2); 2093eaa728eeSbellard sp = new_esp; 2094eaa728eeSbellard #ifdef TARGET_X86_64 209520054ef0SBlue Swirl if (env->hflags & HF_CS64_MASK) { 2096eaa728eeSbellard sp_mask = -1; 209720054ef0SBlue Swirl } else 2098eaa728eeSbellard #endif 209920054ef0SBlue Swirl { 2100eaa728eeSbellard sp_mask = get_sp_mask(ss_e2); 210120054ef0SBlue Swirl } 2102eaa728eeSbellard 2103eaa728eeSbellard /* validate data segments */ 21042999a0b2SBlue Swirl validate_seg(env, R_ES, rpl); 21052999a0b2SBlue Swirl validate_seg(env, R_DS, rpl); 21062999a0b2SBlue Swirl validate_seg(env, R_FS, rpl); 21072999a0b2SBlue Swirl validate_seg(env, R_GS, rpl); 2108eaa728eeSbellard 2109eaa728eeSbellard sp += addend; 2110eaa728eeSbellard } 2111eaa728eeSbellard SET_ESP(sp, sp_mask); 2112eaa728eeSbellard env->eip = new_eip; 2113eaa728eeSbellard if (is_iret) { 2114eaa728eeSbellard /* NOTE: 'cpl' is the _old_ CPL */ 2115eaa728eeSbellard eflags_mask = TF_MASK | AC_MASK | ID_MASK | RF_MASK | NT_MASK; 211620054ef0SBlue Swirl if (cpl == 0) { 2117eaa728eeSbellard eflags_mask |= IOPL_MASK; 211820054ef0SBlue Swirl } 2119eaa728eeSbellard iopl = (env->eflags >> IOPL_SHIFT) & 3; 212020054ef0SBlue Swirl if (cpl <= iopl) { 2121eaa728eeSbellard eflags_mask |= IF_MASK; 212220054ef0SBlue Swirl } 212320054ef0SBlue Swirl if (shift == 0) { 2124eaa728eeSbellard eflags_mask &= 0xffff; 212520054ef0SBlue Swirl } 2126997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, eflags_mask); 2127eaa728eeSbellard } 2128eaa728eeSbellard return; 2129eaa728eeSbellard 2130eaa728eeSbellard return_to_vm86: 2131100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_esp, retaddr); 2132100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_ss, retaddr); 2133100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_es, retaddr); 2134100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_ds, retaddr); 2135100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_fs, retaddr); 2136100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_gs, retaddr); 2137eaa728eeSbellard 2138eaa728eeSbellard /* modify processor state */ 2139997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, TF_MASK | AC_MASK | ID_MASK | 2140997ff0d9SBlue Swirl IF_MASK | IOPL_MASK | VM_MASK | NT_MASK | VIF_MASK | 2141997ff0d9SBlue Swirl VIP_MASK); 21422999a0b2SBlue Swirl load_seg_vm(env, R_CS, new_cs & 0xffff); 21432999a0b2SBlue Swirl load_seg_vm(env, R_SS, new_ss & 0xffff); 21442999a0b2SBlue Swirl load_seg_vm(env, R_ES, new_es & 0xffff); 21452999a0b2SBlue Swirl load_seg_vm(env, R_DS, new_ds & 0xffff); 21462999a0b2SBlue Swirl load_seg_vm(env, R_FS, new_fs & 0xffff); 21472999a0b2SBlue Swirl load_seg_vm(env, R_GS, new_gs & 0xffff); 2148eaa728eeSbellard 2149eaa728eeSbellard env->eip = new_eip & 0xffff; 215008b3ded6Sliguang env->regs[R_ESP] = new_esp; 2151eaa728eeSbellard } 2152eaa728eeSbellard 21532999a0b2SBlue Swirl void helper_iret_protected(CPUX86State *env, int shift, int next_eip) 2154eaa728eeSbellard { 2155eaa728eeSbellard int tss_selector, type; 2156eaa728eeSbellard uint32_t e1, e2; 2157eaa728eeSbellard 2158eaa728eeSbellard /* specific case for TSS */ 2159eaa728eeSbellard if (env->eflags & NT_MASK) { 2160eaa728eeSbellard #ifdef TARGET_X86_64 216120054ef0SBlue Swirl if (env->hflags & HF_LMA_MASK) { 2162100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 216320054ef0SBlue Swirl } 2164eaa728eeSbellard #endif 2165100ec099SPavel Dovgalyuk tss_selector = cpu_lduw_kernel_ra(env, env->tr.base + 0, GETPC()); 216620054ef0SBlue Swirl if (tss_selector & 4) { 2167100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC()); 216820054ef0SBlue Swirl } 2169100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, tss_selector, GETPC()) != 0) { 2170100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC()); 217120054ef0SBlue Swirl } 2172eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x17; 2173eaa728eeSbellard /* NOTE: we check both segment and busy TSS */ 217420054ef0SBlue Swirl if (type != 3) { 2175100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC()); 217620054ef0SBlue Swirl } 2177100ec099SPavel Dovgalyuk switch_tss_ra(env, tss_selector, e1, e2, SWITCH_TSS_IRET, next_eip, GETPC()); 2178eaa728eeSbellard } else { 2179100ec099SPavel Dovgalyuk helper_ret_protected(env, shift, 1, 0, GETPC()); 2180eaa728eeSbellard } 2181db620f46Sbellard env->hflags2 &= ~HF2_NMI_MASK; 2182eaa728eeSbellard } 2183eaa728eeSbellard 21842999a0b2SBlue Swirl void helper_lret_protected(CPUX86State *env, int shift, int addend) 2185eaa728eeSbellard { 2186100ec099SPavel Dovgalyuk helper_ret_protected(env, shift, 0, addend, GETPC()); 2187eaa728eeSbellard } 2188eaa728eeSbellard 21892999a0b2SBlue Swirl void helper_sysenter(CPUX86State *env) 2190eaa728eeSbellard { 2191eaa728eeSbellard if (env->sysenter_cs == 0) { 2192100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 2193eaa728eeSbellard } 2194eaa728eeSbellard env->eflags &= ~(VM_MASK | IF_MASK | RF_MASK); 21952436b61aSbalrog 21962436b61aSbalrog #ifdef TARGET_X86_64 21972436b61aSbalrog if (env->hflags & HF_LMA_MASK) { 21982436b61aSbalrog cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc, 21992436b61aSbalrog 0, 0xffffffff, 22002436b61aSbalrog DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 22012436b61aSbalrog DESC_S_MASK | 220220054ef0SBlue Swirl DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 220320054ef0SBlue Swirl DESC_L_MASK); 22042436b61aSbalrog } else 22052436b61aSbalrog #endif 22062436b61aSbalrog { 2207eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc, 2208eaa728eeSbellard 0, 0xffffffff, 2209eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2210eaa728eeSbellard DESC_S_MASK | 2211eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 22122436b61aSbalrog } 2213eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, (env->sysenter_cs + 8) & 0xfffc, 2214eaa728eeSbellard 0, 0xffffffff, 2215eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2216eaa728eeSbellard DESC_S_MASK | 2217eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 221808b3ded6Sliguang env->regs[R_ESP] = env->sysenter_esp; 2219a78d0eabSliguang env->eip = env->sysenter_eip; 2220eaa728eeSbellard } 2221eaa728eeSbellard 22222999a0b2SBlue Swirl void helper_sysexit(CPUX86State *env, int dflag) 2223eaa728eeSbellard { 2224eaa728eeSbellard int cpl; 2225eaa728eeSbellard 2226eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2227eaa728eeSbellard if (env->sysenter_cs == 0 || cpl != 0) { 2228100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 2229eaa728eeSbellard } 22302436b61aSbalrog #ifdef TARGET_X86_64 22312436b61aSbalrog if (dflag == 2) { 223220054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 32) & 0xfffc) | 223320054ef0SBlue Swirl 3, 0, 0xffffffff, 22342436b61aSbalrog DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 22352436b61aSbalrog DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 223620054ef0SBlue Swirl DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 223720054ef0SBlue Swirl DESC_L_MASK); 223820054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 40) & 0xfffc) | 223920054ef0SBlue Swirl 3, 0, 0xffffffff, 22402436b61aSbalrog DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 22412436b61aSbalrog DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 22422436b61aSbalrog DESC_W_MASK | DESC_A_MASK); 22432436b61aSbalrog } else 22442436b61aSbalrog #endif 22452436b61aSbalrog { 224620054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 16) & 0xfffc) | 224720054ef0SBlue Swirl 3, 0, 0xffffffff, 2248eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2249eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 2250eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 225120054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 24) & 0xfffc) | 225220054ef0SBlue Swirl 3, 0, 0xffffffff, 2253eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2254eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 2255eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 22562436b61aSbalrog } 225708b3ded6Sliguang env->regs[R_ESP] = env->regs[R_ECX]; 2258a78d0eabSliguang env->eip = env->regs[R_EDX]; 2259eaa728eeSbellard } 2260eaa728eeSbellard 22612999a0b2SBlue Swirl target_ulong helper_lsl(CPUX86State *env, target_ulong selector1) 2262eaa728eeSbellard { 2263eaa728eeSbellard unsigned int limit; 2264ae541c0eSPaolo Bonzini uint32_t e1, e2, selector; 2265eaa728eeSbellard int rpl, dpl, cpl, type; 2266eaa728eeSbellard 2267eaa728eeSbellard selector = selector1 & 0xffff; 2268ae541c0eSPaolo Bonzini assert(CC_OP == CC_OP_EFLAGS); 226920054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2270dc1ded53Saliguori goto fail; 227120054ef0SBlue Swirl } 2272100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2273eaa728eeSbellard goto fail; 227420054ef0SBlue Swirl } 2275eaa728eeSbellard rpl = selector & 3; 2276eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2277eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2278eaa728eeSbellard if (e2 & DESC_S_MASK) { 2279eaa728eeSbellard if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) { 2280eaa728eeSbellard /* conforming */ 2281eaa728eeSbellard } else { 228220054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2283eaa728eeSbellard goto fail; 2284eaa728eeSbellard } 228520054ef0SBlue Swirl } 2286eaa728eeSbellard } else { 2287eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 2288eaa728eeSbellard switch (type) { 2289eaa728eeSbellard case 1: 2290eaa728eeSbellard case 2: 2291eaa728eeSbellard case 3: 2292eaa728eeSbellard case 9: 2293eaa728eeSbellard case 11: 2294eaa728eeSbellard break; 2295eaa728eeSbellard default: 2296eaa728eeSbellard goto fail; 2297eaa728eeSbellard } 2298eaa728eeSbellard if (dpl < cpl || dpl < rpl) { 2299eaa728eeSbellard fail: 2300ae541c0eSPaolo Bonzini CC_SRC &= ~CC_Z; 2301eaa728eeSbellard return 0; 2302eaa728eeSbellard } 2303eaa728eeSbellard } 2304eaa728eeSbellard limit = get_seg_limit(e1, e2); 2305ae541c0eSPaolo Bonzini CC_SRC |= CC_Z; 2306eaa728eeSbellard return limit; 2307eaa728eeSbellard } 2308eaa728eeSbellard 23092999a0b2SBlue Swirl target_ulong helper_lar(CPUX86State *env, target_ulong selector1) 2310eaa728eeSbellard { 2311ae541c0eSPaolo Bonzini uint32_t e1, e2, selector; 2312eaa728eeSbellard int rpl, dpl, cpl, type; 2313eaa728eeSbellard 2314eaa728eeSbellard selector = selector1 & 0xffff; 2315ae541c0eSPaolo Bonzini assert(CC_OP == CC_OP_EFLAGS); 231620054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2317eaa728eeSbellard goto fail; 231820054ef0SBlue Swirl } 2319100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2320eaa728eeSbellard goto fail; 232120054ef0SBlue Swirl } 2322eaa728eeSbellard rpl = selector & 3; 2323eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2324eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2325eaa728eeSbellard if (e2 & DESC_S_MASK) { 2326eaa728eeSbellard if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) { 2327eaa728eeSbellard /* conforming */ 2328eaa728eeSbellard } else { 232920054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2330eaa728eeSbellard goto fail; 2331eaa728eeSbellard } 233220054ef0SBlue Swirl } 2333eaa728eeSbellard } else { 2334eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 2335eaa728eeSbellard switch (type) { 2336eaa728eeSbellard case 1: 2337eaa728eeSbellard case 2: 2338eaa728eeSbellard case 3: 2339eaa728eeSbellard case 4: 2340eaa728eeSbellard case 5: 2341eaa728eeSbellard case 9: 2342eaa728eeSbellard case 11: 2343eaa728eeSbellard case 12: 2344eaa728eeSbellard break; 2345eaa728eeSbellard default: 2346eaa728eeSbellard goto fail; 2347eaa728eeSbellard } 2348eaa728eeSbellard if (dpl < cpl || dpl < rpl) { 2349eaa728eeSbellard fail: 2350ae541c0eSPaolo Bonzini CC_SRC &= ~CC_Z; 2351eaa728eeSbellard return 0; 2352eaa728eeSbellard } 2353eaa728eeSbellard } 2354ae541c0eSPaolo Bonzini CC_SRC |= CC_Z; 2355eaa728eeSbellard return e2 & 0x00f0ff00; 2356eaa728eeSbellard } 2357eaa728eeSbellard 23582999a0b2SBlue Swirl void helper_verr(CPUX86State *env, target_ulong selector1) 2359eaa728eeSbellard { 2360eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2361eaa728eeSbellard int rpl, dpl, cpl; 2362eaa728eeSbellard 2363eaa728eeSbellard selector = selector1 & 0xffff; 2364abdcc5c8SPaolo Bonzini eflags = cpu_cc_compute_all(env) | CC_Z; 236520054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2366eaa728eeSbellard goto fail; 236720054ef0SBlue Swirl } 2368100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2369eaa728eeSbellard goto fail; 237020054ef0SBlue Swirl } 237120054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 2372eaa728eeSbellard goto fail; 237320054ef0SBlue Swirl } 2374eaa728eeSbellard rpl = selector & 3; 2375eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2376eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2377eaa728eeSbellard if (e2 & DESC_CS_MASK) { 237820054ef0SBlue Swirl if (!(e2 & DESC_R_MASK)) { 2379eaa728eeSbellard goto fail; 238020054ef0SBlue Swirl } 2381eaa728eeSbellard if (!(e2 & DESC_C_MASK)) { 238220054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2383eaa728eeSbellard goto fail; 2384eaa728eeSbellard } 238520054ef0SBlue Swirl } 2386eaa728eeSbellard } else { 2387eaa728eeSbellard if (dpl < cpl || dpl < rpl) { 2388eaa728eeSbellard fail: 2389abdcc5c8SPaolo Bonzini eflags &= ~CC_Z; 2390eaa728eeSbellard } 2391eaa728eeSbellard } 2392abdcc5c8SPaolo Bonzini CC_SRC = eflags; 2393abdcc5c8SPaolo Bonzini CC_OP = CC_OP_EFLAGS; 2394eaa728eeSbellard } 2395eaa728eeSbellard 23962999a0b2SBlue Swirl void helper_verw(CPUX86State *env, target_ulong selector1) 2397eaa728eeSbellard { 2398eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2399eaa728eeSbellard int rpl, dpl, cpl; 2400eaa728eeSbellard 2401eaa728eeSbellard selector = selector1 & 0xffff; 2402abdcc5c8SPaolo Bonzini eflags = cpu_cc_compute_all(env) | CC_Z; 240320054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2404eaa728eeSbellard goto fail; 240520054ef0SBlue Swirl } 2406100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2407eaa728eeSbellard goto fail; 240820054ef0SBlue Swirl } 240920054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 2410eaa728eeSbellard goto fail; 241120054ef0SBlue Swirl } 2412eaa728eeSbellard rpl = selector & 3; 2413eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2414eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2415eaa728eeSbellard if (e2 & DESC_CS_MASK) { 2416eaa728eeSbellard goto fail; 2417eaa728eeSbellard } else { 241820054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2419eaa728eeSbellard goto fail; 242020054ef0SBlue Swirl } 2421eaa728eeSbellard if (!(e2 & DESC_W_MASK)) { 2422eaa728eeSbellard fail: 2423abdcc5c8SPaolo Bonzini eflags &= ~CC_Z; 2424eaa728eeSbellard } 2425eaa728eeSbellard } 2426abdcc5c8SPaolo Bonzini CC_SRC = eflags; 2427abdcc5c8SPaolo Bonzini CC_OP = CC_OP_EFLAGS; 2428eaa728eeSbellard } 2429