xref: /qemu/target/i386/tcg/seg_helper.c (revision 8b131065080af3cf2dda04e4e190c5a74fec2f31)
1eaa728eeSbellard /*
210774999SBlue Swirl  *  x86 segmentation related helpers:
310774999SBlue Swirl  *  TSS, interrupts, system calls, jumps and call/task gates, descriptors
4eaa728eeSbellard  *
5eaa728eeSbellard  *  Copyright (c) 2003 Fabrice Bellard
6eaa728eeSbellard  *
7eaa728eeSbellard  * This library is free software; you can redistribute it and/or
8eaa728eeSbellard  * modify it under the terms of the GNU Lesser General Public
9eaa728eeSbellard  * License as published by the Free Software Foundation; either
10d9ff33adSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
11eaa728eeSbellard  *
12eaa728eeSbellard  * This library is distributed in the hope that it will be useful,
13eaa728eeSbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14eaa728eeSbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15eaa728eeSbellard  * Lesser General Public License for more details.
16eaa728eeSbellard  *
17eaa728eeSbellard  * You should have received a copy of the GNU Lesser General Public
188167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19eaa728eeSbellard  */
2083dae095SPaolo Bonzini 
21b6a0aa05SPeter Maydell #include "qemu/osdep.h"
223e457172SBlue Swirl #include "cpu.h"
231de7afc9SPaolo Bonzini #include "qemu/log.h"
242ef6175aSRichard Henderson #include "exec/helper-proto.h"
2563c91552SPaolo Bonzini #include "exec/exec-all.h"
26f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
27508127e2SPaolo Bonzini #include "exec/log.h"
28ed69e831SClaudio Fontana #include "helper-tcg.h"
2930493a03SClaudio Fontana #include "seg_helper.h"
30*8b131065SPaolo Bonzini #include "access.h"
318a201bd4SPaolo Bonzini 
32059368bcSRichard Henderson #ifdef TARGET_X86_64
33059368bcSRichard Henderson #define SET_ESP(val, sp_mask)                                   \
34059368bcSRichard Henderson     do {                                                        \
35059368bcSRichard Henderson         if ((sp_mask) == 0xffff) {                              \
36059368bcSRichard Henderson             env->regs[R_ESP] = (env->regs[R_ESP] & ~0xffff) |   \
37059368bcSRichard Henderson                 ((val) & 0xffff);                               \
38059368bcSRichard Henderson         } else if ((sp_mask) == 0xffffffffLL) {                 \
39059368bcSRichard Henderson             env->regs[R_ESP] = (uint32_t)(val);                 \
40059368bcSRichard Henderson         } else {                                                \
41059368bcSRichard Henderson             env->regs[R_ESP] = (val);                           \
42059368bcSRichard Henderson         }                                                       \
43059368bcSRichard Henderson     } while (0)
44059368bcSRichard Henderson #else
45059368bcSRichard Henderson #define SET_ESP(val, sp_mask)                                   \
46059368bcSRichard Henderson     do {                                                        \
47059368bcSRichard Henderson         env->regs[R_ESP] = (env->regs[R_ESP] & ~(sp_mask)) |    \
48059368bcSRichard Henderson             ((val) & (sp_mask));                                \
49059368bcSRichard Henderson     } while (0)
50059368bcSRichard Henderson #endif
51059368bcSRichard Henderson 
52059368bcSRichard Henderson /* XXX: use mmu_index to have proper DPL support */
53059368bcSRichard Henderson typedef struct StackAccess
54059368bcSRichard Henderson {
55059368bcSRichard Henderson     CPUX86State *env;
56059368bcSRichard Henderson     uintptr_t ra;
57059368bcSRichard Henderson     target_ulong ss_base;
58059368bcSRichard Henderson     target_ulong sp;
59059368bcSRichard Henderson     target_ulong sp_mask;
608053862aSPaolo Bonzini     int mmu_index;
61059368bcSRichard Henderson } StackAccess;
62059368bcSRichard Henderson 
63059368bcSRichard Henderson static void pushw(StackAccess *sa, uint16_t val)
64059368bcSRichard Henderson {
65059368bcSRichard Henderson     sa->sp -= 2;
668053862aSPaolo Bonzini     cpu_stw_mmuidx_ra(sa->env, sa->ss_base + (sa->sp & sa->sp_mask),
678053862aSPaolo Bonzini                       val, sa->mmu_index, sa->ra);
68059368bcSRichard Henderson }
69059368bcSRichard Henderson 
70059368bcSRichard Henderson static void pushl(StackAccess *sa, uint32_t val)
71059368bcSRichard Henderson {
72059368bcSRichard Henderson     sa->sp -= 4;
738053862aSPaolo Bonzini     cpu_stl_mmuidx_ra(sa->env, sa->ss_base + (sa->sp & sa->sp_mask),
748053862aSPaolo Bonzini                       val, sa->mmu_index, sa->ra);
75059368bcSRichard Henderson }
76059368bcSRichard Henderson 
77059368bcSRichard Henderson static uint16_t popw(StackAccess *sa)
78059368bcSRichard Henderson {
798053862aSPaolo Bonzini     uint16_t ret = cpu_lduw_mmuidx_ra(sa->env,
80059368bcSRichard Henderson                                       sa->ss_base + (sa->sp & sa->sp_mask),
818053862aSPaolo Bonzini                                       sa->mmu_index, sa->ra);
82059368bcSRichard Henderson     sa->sp += 2;
83059368bcSRichard Henderson     return ret;
84059368bcSRichard Henderson }
85059368bcSRichard Henderson 
86059368bcSRichard Henderson static uint32_t popl(StackAccess *sa)
87059368bcSRichard Henderson {
888053862aSPaolo Bonzini     uint32_t ret = cpu_ldl_mmuidx_ra(sa->env,
89059368bcSRichard Henderson                                      sa->ss_base + (sa->sp & sa->sp_mask),
908053862aSPaolo Bonzini                                      sa->mmu_index, sa->ra);
91059368bcSRichard Henderson     sa->sp += 4;
92059368bcSRichard Henderson     return ret;
93059368bcSRichard Henderson }
94059368bcSRichard Henderson 
9550fcc7cbSGareth Webb int get_pg_mode(CPUX86State *env)
9650fcc7cbSGareth Webb {
9750fcc7cbSGareth Webb     int pg_mode = 0;
9850fcc7cbSGareth Webb     if (!(env->cr[0] & CR0_PG_MASK)) {
9950fcc7cbSGareth Webb         return 0;
10050fcc7cbSGareth Webb     }
10150fcc7cbSGareth Webb     if (env->cr[0] & CR0_WP_MASK) {
10250fcc7cbSGareth Webb         pg_mode |= PG_MODE_WP;
10350fcc7cbSGareth Webb     }
10450fcc7cbSGareth Webb     if (env->cr[4] & CR4_PAE_MASK) {
10550fcc7cbSGareth Webb         pg_mode |= PG_MODE_PAE;
10650fcc7cbSGareth Webb         if (env->efer & MSR_EFER_NXE) {
10750fcc7cbSGareth Webb             pg_mode |= PG_MODE_NXE;
10850fcc7cbSGareth Webb         }
10950fcc7cbSGareth Webb     }
11050fcc7cbSGareth Webb     if (env->cr[4] & CR4_PSE_MASK) {
11150fcc7cbSGareth Webb         pg_mode |= PG_MODE_PSE;
11250fcc7cbSGareth Webb     }
11350fcc7cbSGareth Webb     if (env->cr[4] & CR4_SMEP_MASK) {
11450fcc7cbSGareth Webb         pg_mode |= PG_MODE_SMEP;
11550fcc7cbSGareth Webb     }
11650fcc7cbSGareth Webb     if (env->hflags & HF_LMA_MASK) {
11750fcc7cbSGareth Webb         pg_mode |= PG_MODE_LMA;
11850fcc7cbSGareth Webb         if (env->cr[4] & CR4_PKE_MASK) {
11950fcc7cbSGareth Webb             pg_mode |= PG_MODE_PKE;
12050fcc7cbSGareth Webb         }
12150fcc7cbSGareth Webb         if (env->cr[4] & CR4_PKS_MASK) {
12250fcc7cbSGareth Webb             pg_mode |= PG_MODE_PKS;
12350fcc7cbSGareth Webb         }
12450fcc7cbSGareth Webb         if (env->cr[4] & CR4_LA57_MASK) {
12550fcc7cbSGareth Webb             pg_mode |= PG_MODE_LA57;
12650fcc7cbSGareth Webb         }
12750fcc7cbSGareth Webb     }
12850fcc7cbSGareth Webb     return pg_mode;
12950fcc7cbSGareth Webb }
13050fcc7cbSGareth Webb 
131eaa728eeSbellard /* return non zero if error */
132100ec099SPavel Dovgalyuk static inline int load_segment_ra(CPUX86State *env, uint32_t *e1_ptr,
133100ec099SPavel Dovgalyuk                                uint32_t *e2_ptr, int selector,
134100ec099SPavel Dovgalyuk                                uintptr_t retaddr)
135eaa728eeSbellard {
136eaa728eeSbellard     SegmentCache *dt;
137eaa728eeSbellard     int index;
138eaa728eeSbellard     target_ulong ptr;
139eaa728eeSbellard 
14020054ef0SBlue Swirl     if (selector & 0x4) {
141eaa728eeSbellard         dt = &env->ldt;
14220054ef0SBlue Swirl     } else {
143eaa728eeSbellard         dt = &env->gdt;
14420054ef0SBlue Swirl     }
145eaa728eeSbellard     index = selector & ~7;
14620054ef0SBlue Swirl     if ((index + 7) > dt->limit) {
147eaa728eeSbellard         return -1;
14820054ef0SBlue Swirl     }
149eaa728eeSbellard     ptr = dt->base + index;
150100ec099SPavel Dovgalyuk     *e1_ptr = cpu_ldl_kernel_ra(env, ptr, retaddr);
151100ec099SPavel Dovgalyuk     *e2_ptr = cpu_ldl_kernel_ra(env, ptr + 4, retaddr);
152eaa728eeSbellard     return 0;
153eaa728eeSbellard }
154eaa728eeSbellard 
155100ec099SPavel Dovgalyuk static inline int load_segment(CPUX86State *env, uint32_t *e1_ptr,
156100ec099SPavel Dovgalyuk                                uint32_t *e2_ptr, int selector)
157100ec099SPavel Dovgalyuk {
158100ec099SPavel Dovgalyuk     return load_segment_ra(env, e1_ptr, e2_ptr, selector, 0);
159100ec099SPavel Dovgalyuk }
160100ec099SPavel Dovgalyuk 
161eaa728eeSbellard static inline unsigned int get_seg_limit(uint32_t e1, uint32_t e2)
162eaa728eeSbellard {
163eaa728eeSbellard     unsigned int limit;
16420054ef0SBlue Swirl 
165eaa728eeSbellard     limit = (e1 & 0xffff) | (e2 & 0x000f0000);
16620054ef0SBlue Swirl     if (e2 & DESC_G_MASK) {
167eaa728eeSbellard         limit = (limit << 12) | 0xfff;
16820054ef0SBlue Swirl     }
169eaa728eeSbellard     return limit;
170eaa728eeSbellard }
171eaa728eeSbellard 
172eaa728eeSbellard static inline uint32_t get_seg_base(uint32_t e1, uint32_t e2)
173eaa728eeSbellard {
17420054ef0SBlue Swirl     return (e1 >> 16) | ((e2 & 0xff) << 16) | (e2 & 0xff000000);
175eaa728eeSbellard }
176eaa728eeSbellard 
17720054ef0SBlue Swirl static inline void load_seg_cache_raw_dt(SegmentCache *sc, uint32_t e1,
17820054ef0SBlue Swirl                                          uint32_t e2)
179eaa728eeSbellard {
180eaa728eeSbellard     sc->base = get_seg_base(e1, e2);
181eaa728eeSbellard     sc->limit = get_seg_limit(e1, e2);
182eaa728eeSbellard     sc->flags = e2;
183eaa728eeSbellard }
184eaa728eeSbellard 
185eaa728eeSbellard /* init the segment cache in vm86 mode. */
1862999a0b2SBlue Swirl static inline void load_seg_vm(CPUX86State *env, int seg, int selector)
187eaa728eeSbellard {
188eaa728eeSbellard     selector &= 0xffff;
189b98dbc90SPaolo Bonzini 
190b98dbc90SPaolo Bonzini     cpu_x86_load_seg_cache(env, seg, selector, (selector << 4), 0xffff,
191b98dbc90SPaolo Bonzini                            DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
192b98dbc90SPaolo Bonzini                            DESC_A_MASK | (3 << DESC_DPL_SHIFT));
193eaa728eeSbellard }
194eaa728eeSbellard 
1952999a0b2SBlue Swirl static inline void get_ss_esp_from_tss(CPUX86State *env, uint32_t *ss_ptr,
196100ec099SPavel Dovgalyuk                                        uint32_t *esp_ptr, int dpl,
197100ec099SPavel Dovgalyuk                                        uintptr_t retaddr)
198eaa728eeSbellard {
1996aa9e42fSRichard Henderson     X86CPU *cpu = env_archcpu(env);
200eaa728eeSbellard     int type, index, shift;
201eaa728eeSbellard 
202eaa728eeSbellard #if 0
203eaa728eeSbellard     {
204eaa728eeSbellard         int i;
205eaa728eeSbellard         printf("TR: base=%p limit=%x\n", env->tr.base, env->tr.limit);
206eaa728eeSbellard         for (i = 0; i < env->tr.limit; i++) {
207eaa728eeSbellard             printf("%02x ", env->tr.base[i]);
20820054ef0SBlue Swirl             if ((i & 7) == 7) {
20920054ef0SBlue Swirl                 printf("\n");
21020054ef0SBlue Swirl             }
211eaa728eeSbellard         }
212eaa728eeSbellard         printf("\n");
213eaa728eeSbellard     }
214eaa728eeSbellard #endif
215eaa728eeSbellard 
21620054ef0SBlue Swirl     if (!(env->tr.flags & DESC_P_MASK)) {
217a47dddd7SAndreas Färber         cpu_abort(CPU(cpu), "invalid tss");
21820054ef0SBlue Swirl     }
219eaa728eeSbellard     type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
22020054ef0SBlue Swirl     if ((type & 7) != 1) {
221a47dddd7SAndreas Färber         cpu_abort(CPU(cpu), "invalid tss type");
22220054ef0SBlue Swirl     }
223eaa728eeSbellard     shift = type >> 3;
224eaa728eeSbellard     index = (dpl * 4 + 2) << shift;
22520054ef0SBlue Swirl     if (index + (4 << shift) - 1 > env->tr.limit) {
226100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0A_TSS, env->tr.selector & 0xfffc, retaddr);
22720054ef0SBlue Swirl     }
228eaa728eeSbellard     if (shift == 0) {
229100ec099SPavel Dovgalyuk         *esp_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index, retaddr);
230100ec099SPavel Dovgalyuk         *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 2, retaddr);
231eaa728eeSbellard     } else {
232100ec099SPavel Dovgalyuk         *esp_ptr = cpu_ldl_kernel_ra(env, env->tr.base + index, retaddr);
233100ec099SPavel Dovgalyuk         *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 4, retaddr);
234eaa728eeSbellard     }
235eaa728eeSbellard }
236eaa728eeSbellard 
237c117e5b1SPhilippe Mathieu-Daudé static void tss_load_seg(CPUX86State *env, X86Seg seg_reg, int selector,
238c117e5b1SPhilippe Mathieu-Daudé                          int cpl, uintptr_t retaddr)
239eaa728eeSbellard {
240eaa728eeSbellard     uint32_t e1, e2;
241d3b54918SPaolo Bonzini     int rpl, dpl;
242eaa728eeSbellard 
243eaa728eeSbellard     if ((selector & 0xfffc) != 0) {
244100ec099SPavel Dovgalyuk         if (load_segment_ra(env, &e1, &e2, selector, retaddr) != 0) {
245100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
24620054ef0SBlue Swirl         }
24720054ef0SBlue Swirl         if (!(e2 & DESC_S_MASK)) {
248100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
24920054ef0SBlue Swirl         }
250eaa728eeSbellard         rpl = selector & 3;
251eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
252eaa728eeSbellard         if (seg_reg == R_CS) {
25320054ef0SBlue Swirl             if (!(e2 & DESC_CS_MASK)) {
254100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
25520054ef0SBlue Swirl             }
25620054ef0SBlue Swirl             if (dpl != rpl) {
257100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
25820054ef0SBlue Swirl             }
259eaa728eeSbellard         } else if (seg_reg == R_SS) {
260eaa728eeSbellard             /* SS must be writable data */
26120054ef0SBlue Swirl             if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) {
262100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
26320054ef0SBlue Swirl             }
26420054ef0SBlue Swirl             if (dpl != cpl || dpl != rpl) {
265100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
26620054ef0SBlue Swirl             }
267eaa728eeSbellard         } else {
268eaa728eeSbellard             /* not readable code */
26920054ef0SBlue Swirl             if ((e2 & DESC_CS_MASK) && !(e2 & DESC_R_MASK)) {
270100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
27120054ef0SBlue Swirl             }
272eaa728eeSbellard             /* if data or non conforming code, checks the rights */
273eaa728eeSbellard             if (((e2 >> DESC_TYPE_SHIFT) & 0xf) < 12) {
27420054ef0SBlue Swirl                 if (dpl < cpl || dpl < rpl) {
275100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
276eaa728eeSbellard                 }
277eaa728eeSbellard             }
27820054ef0SBlue Swirl         }
27920054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
280100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, retaddr);
28120054ef0SBlue Swirl         }
282eaa728eeSbellard         cpu_x86_load_seg_cache(env, seg_reg, selector,
283eaa728eeSbellard                                get_seg_base(e1, e2),
284eaa728eeSbellard                                get_seg_limit(e1, e2),
285eaa728eeSbellard                                e2);
286eaa728eeSbellard     } else {
28720054ef0SBlue Swirl         if (seg_reg == R_SS || seg_reg == R_CS) {
288100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
289eaa728eeSbellard         }
290eaa728eeSbellard     }
29120054ef0SBlue Swirl }
292eaa728eeSbellard 
293a9089859SPaolo Bonzini static void tss_set_busy(CPUX86State *env, int tss_selector, bool value,
294a9089859SPaolo Bonzini                          uintptr_t retaddr)
295a9089859SPaolo Bonzini {
296c35b2fb1SPaolo Bonzini     target_ulong ptr = env->gdt.base + (tss_selector & ~7);
297a9089859SPaolo Bonzini     uint32_t e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr);
298a9089859SPaolo Bonzini 
299a9089859SPaolo Bonzini     if (value) {
300a9089859SPaolo Bonzini         e2 |= DESC_TSS_BUSY_MASK;
301a9089859SPaolo Bonzini     } else {
302a9089859SPaolo Bonzini         e2 &= ~DESC_TSS_BUSY_MASK;
303a9089859SPaolo Bonzini     }
304a9089859SPaolo Bonzini 
305a9089859SPaolo Bonzini     cpu_stl_kernel_ra(env, ptr + 4, e2, retaddr);
306a9089859SPaolo Bonzini }
307a9089859SPaolo Bonzini 
308eaa728eeSbellard #define SWITCH_TSS_JMP  0
309eaa728eeSbellard #define SWITCH_TSS_IRET 1
310eaa728eeSbellard #define SWITCH_TSS_CALL 2
311eaa728eeSbellard 
31249958057SPaolo Bonzini /* return 0 if switching to a 16-bit selector */
31349958057SPaolo Bonzini static int switch_tss_ra(CPUX86State *env, int tss_selector,
314eaa728eeSbellard                          uint32_t e1, uint32_t e2, int source,
315100ec099SPavel Dovgalyuk                          uint32_t next_eip, uintptr_t retaddr)
316eaa728eeSbellard {
317*8b131065SPaolo Bonzini     int tss_limit, tss_limit_max, type, old_tss_limit_max, old_type, i;
318eaa728eeSbellard     target_ulong tss_base;
319eaa728eeSbellard     uint32_t new_regs[8], new_segs[6];
320eaa728eeSbellard     uint32_t new_eflags, new_eip, new_cr3, new_ldt, new_trap;
321eaa728eeSbellard     uint32_t old_eflags, eflags_mask;
322eaa728eeSbellard     SegmentCache *dt;
323*8b131065SPaolo Bonzini     int mmu_index, index;
324eaa728eeSbellard     target_ulong ptr;
325*8b131065SPaolo Bonzini     X86Access old, new;
326eaa728eeSbellard 
327eaa728eeSbellard     type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
32820054ef0SBlue Swirl     LOG_PCALL("switch_tss: sel=0x%04x type=%d src=%d\n", tss_selector, type,
32920054ef0SBlue Swirl               source);
330eaa728eeSbellard 
331eaa728eeSbellard     /* if task gate, we read the TSS segment and we load it */
332eaa728eeSbellard     if (type == 5) {
33320054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
334100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr);
33520054ef0SBlue Swirl         }
336eaa728eeSbellard         tss_selector = e1 >> 16;
33720054ef0SBlue Swirl         if (tss_selector & 4) {
338100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr);
33920054ef0SBlue Swirl         }
340100ec099SPavel Dovgalyuk         if (load_segment_ra(env, &e1, &e2, tss_selector, retaddr) != 0) {
341100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr);
342eaa728eeSbellard         }
34320054ef0SBlue Swirl         if (e2 & DESC_S_MASK) {
344100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr);
34520054ef0SBlue Swirl         }
34620054ef0SBlue Swirl         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
34720054ef0SBlue Swirl         if ((type & 7) != 1) {
348100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr);
34920054ef0SBlue Swirl         }
35020054ef0SBlue Swirl     }
351eaa728eeSbellard 
35220054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
353100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr);
35420054ef0SBlue Swirl     }
355eaa728eeSbellard 
35620054ef0SBlue Swirl     if (type & 8) {
357eaa728eeSbellard         tss_limit_max = 103;
35820054ef0SBlue Swirl     } else {
359eaa728eeSbellard         tss_limit_max = 43;
36020054ef0SBlue Swirl     }
361eaa728eeSbellard     tss_limit = get_seg_limit(e1, e2);
362eaa728eeSbellard     tss_base = get_seg_base(e1, e2);
363eaa728eeSbellard     if ((tss_selector & 4) != 0 ||
36420054ef0SBlue Swirl         tss_limit < tss_limit_max) {
365100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr);
36620054ef0SBlue Swirl     }
367eaa728eeSbellard     old_type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
36820054ef0SBlue Swirl     if (old_type & 8) {
369eaa728eeSbellard         old_tss_limit_max = 103;
37020054ef0SBlue Swirl     } else {
371eaa728eeSbellard         old_tss_limit_max = 43;
37220054ef0SBlue Swirl     }
373eaa728eeSbellard 
37405d41bbcSPaolo Bonzini     /* new TSS must be busy iff the source is an IRET instruction  */
37505d41bbcSPaolo Bonzini     if (!!(e2 & DESC_TSS_BUSY_MASK) != (source == SWITCH_TSS_IRET)) {
37605d41bbcSPaolo Bonzini         raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr);
37705d41bbcSPaolo Bonzini     }
37805d41bbcSPaolo Bonzini 
379*8b131065SPaolo Bonzini     /* X86Access avoids memory exceptions during the task switch */
380*8b131065SPaolo Bonzini     mmu_index = cpu_mmu_index_kernel(env);
381*8b131065SPaolo Bonzini     access_prepare_mmu(&old, env, env->tr.base, old_tss_limit_max,
382*8b131065SPaolo Bonzini                        MMU_DATA_STORE, mmu_index, retaddr);
383*8b131065SPaolo Bonzini 
384*8b131065SPaolo Bonzini     if (source == SWITCH_TSS_CALL) {
385*8b131065SPaolo Bonzini         /* Probe for future write of parent task */
386*8b131065SPaolo Bonzini         probe_access(env, tss_base, 2, MMU_DATA_STORE,
387*8b131065SPaolo Bonzini                      mmu_index, retaddr);
388*8b131065SPaolo Bonzini     }
389*8b131065SPaolo Bonzini     access_prepare_mmu(&new, env, tss_base, tss_limit,
390*8b131065SPaolo Bonzini                        MMU_DATA_LOAD, mmu_index, retaddr);
391*8b131065SPaolo Bonzini 
392eaa728eeSbellard     /* read all the registers from the new TSS */
393eaa728eeSbellard     if (type & 8) {
394eaa728eeSbellard         /* 32 bit */
395*8b131065SPaolo Bonzini         new_cr3 = access_ldl(&new, tss_base + 0x1c);
396*8b131065SPaolo Bonzini         new_eip = access_ldl(&new, tss_base + 0x20);
397*8b131065SPaolo Bonzini         new_eflags = access_ldl(&new, tss_base + 0x24);
39820054ef0SBlue Swirl         for (i = 0; i < 8; i++) {
399*8b131065SPaolo Bonzini             new_regs[i] = access_ldl(&new, tss_base + (0x28 + i * 4));
40020054ef0SBlue Swirl         }
40120054ef0SBlue Swirl         for (i = 0; i < 6; i++) {
402*8b131065SPaolo Bonzini             new_segs[i] = access_ldw(&new, tss_base + (0x48 + i * 4));
40320054ef0SBlue Swirl         }
404*8b131065SPaolo Bonzini         new_ldt = access_ldw(&new, tss_base + 0x60);
405*8b131065SPaolo Bonzini         new_trap = access_ldl(&new, tss_base + 0x64);
406eaa728eeSbellard     } else {
407eaa728eeSbellard         /* 16 bit */
408eaa728eeSbellard         new_cr3 = 0;
409*8b131065SPaolo Bonzini         new_eip = access_ldw(&new, tss_base + 0x0e);
410*8b131065SPaolo Bonzini         new_eflags = access_ldw(&new, tss_base + 0x10);
41120054ef0SBlue Swirl         for (i = 0; i < 8; i++) {
412*8b131065SPaolo Bonzini             new_regs[i] = access_ldw(&new, tss_base + (0x12 + i * 2));
41320054ef0SBlue Swirl         }
41420054ef0SBlue Swirl         for (i = 0; i < 4; i++) {
415*8b131065SPaolo Bonzini             new_segs[i] = access_ldw(&new, tss_base + (0x22 + i * 2));
41620054ef0SBlue Swirl         }
417*8b131065SPaolo Bonzini         new_ldt = access_ldw(&new, tss_base + 0x2a);
418eaa728eeSbellard         new_segs[R_FS] = 0;
419eaa728eeSbellard         new_segs[R_GS] = 0;
420eaa728eeSbellard         new_trap = 0;
421eaa728eeSbellard     }
4224581cbcdSBlue Swirl     /* XXX: avoid a compiler warning, see
4234581cbcdSBlue Swirl      http://support.amd.com/us/Processor_TechDocs/24593.pdf
4244581cbcdSBlue Swirl      chapters 12.2.5 and 13.2.4 on how to implement TSS Trap bit */
4254581cbcdSBlue Swirl     (void)new_trap;
426eaa728eeSbellard 
427eaa728eeSbellard     /* clear busy bit (it is restartable) */
428eaa728eeSbellard     if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_IRET) {
429a9089859SPaolo Bonzini         tss_set_busy(env, env->tr.selector, 0, retaddr);
430eaa728eeSbellard     }
431997ff0d9SBlue Swirl     old_eflags = cpu_compute_eflags(env);
43220054ef0SBlue Swirl     if (source == SWITCH_TSS_IRET) {
433eaa728eeSbellard         old_eflags &= ~NT_MASK;
43420054ef0SBlue Swirl     }
435eaa728eeSbellard 
436eaa728eeSbellard     /* save the current state in the old TSS */
4371b627f38SPaolo Bonzini     if (old_type & 8) {
438eaa728eeSbellard         /* 32 bit */
439*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + 0x20, next_eip);
440*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + 0x24, old_eflags);
441*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + (0x28 + 0 * 4), env->regs[R_EAX]);
442*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + (0x28 + 1 * 4), env->regs[R_ECX]);
443*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + (0x28 + 2 * 4), env->regs[R_EDX]);
444*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + (0x28 + 3 * 4), env->regs[R_EBX]);
445*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + (0x28 + 4 * 4), env->regs[R_ESP]);
446*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + (0x28 + 5 * 4), env->regs[R_EBP]);
447*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + (0x28 + 6 * 4), env->regs[R_ESI]);
448*8b131065SPaolo Bonzini         access_stl(&old, env->tr.base + (0x28 + 7 * 4), env->regs[R_EDI]);
44920054ef0SBlue Swirl         for (i = 0; i < 6; i++) {
450*8b131065SPaolo Bonzini             access_stw(&old, env->tr.base + (0x48 + i * 4),
451*8b131065SPaolo Bonzini                        env->segs[i].selector);
45220054ef0SBlue Swirl         }
453eaa728eeSbellard     } else {
454eaa728eeSbellard         /* 16 bit */
455*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + 0x0e, next_eip);
456*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + 0x10, old_eflags);
457*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + (0x12 + 0 * 2), env->regs[R_EAX]);
458*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + (0x12 + 1 * 2), env->regs[R_ECX]);
459*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + (0x12 + 2 * 2), env->regs[R_EDX]);
460*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + (0x12 + 3 * 2), env->regs[R_EBX]);
461*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + (0x12 + 4 * 2), env->regs[R_ESP]);
462*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + (0x12 + 5 * 2), env->regs[R_EBP]);
463*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + (0x12 + 6 * 2), env->regs[R_ESI]);
464*8b131065SPaolo Bonzini         access_stw(&old, env->tr.base + (0x12 + 7 * 2), env->regs[R_EDI]);
46520054ef0SBlue Swirl         for (i = 0; i < 4; i++) {
466*8b131065SPaolo Bonzini             access_stw(&old, env->tr.base + (0x22 + i * 2),
467*8b131065SPaolo Bonzini                        env->segs[i].selector);
468eaa728eeSbellard         }
46920054ef0SBlue Swirl     }
470eaa728eeSbellard 
471eaa728eeSbellard     /* now if an exception occurs, it will occurs in the next task
472eaa728eeSbellard        context */
473eaa728eeSbellard 
474eaa728eeSbellard     if (source == SWITCH_TSS_CALL) {
475*8b131065SPaolo Bonzini         /*
476*8b131065SPaolo Bonzini          * Thanks to the probe_access above, we know the first two
477*8b131065SPaolo Bonzini          * bytes addressed by &new are writable too.
478*8b131065SPaolo Bonzini          */
479*8b131065SPaolo Bonzini         access_stw(&new, tss_base, env->tr.selector);
480eaa728eeSbellard         new_eflags |= NT_MASK;
481eaa728eeSbellard     }
482eaa728eeSbellard 
483eaa728eeSbellard     /* set busy bit */
484eaa728eeSbellard     if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_CALL) {
485a9089859SPaolo Bonzini         tss_set_busy(env, tss_selector, 1, retaddr);
486eaa728eeSbellard     }
487eaa728eeSbellard 
488eaa728eeSbellard     /* set the new CPU state */
489eaa728eeSbellard     /* from this point, any exception which occurs can give problems */
490eaa728eeSbellard     env->cr[0] |= CR0_TS_MASK;
491eaa728eeSbellard     env->hflags |= HF_TS_MASK;
492eaa728eeSbellard     env->tr.selector = tss_selector;
493eaa728eeSbellard     env->tr.base = tss_base;
494eaa728eeSbellard     env->tr.limit = tss_limit;
495eaa728eeSbellard     env->tr.flags = e2 & ~DESC_TSS_BUSY_MASK;
496eaa728eeSbellard 
497eaa728eeSbellard     if ((type & 8) && (env->cr[0] & CR0_PG_MASK)) {
498eaa728eeSbellard         cpu_x86_update_cr3(env, new_cr3);
499eaa728eeSbellard     }
500eaa728eeSbellard 
501eaa728eeSbellard     /* load all registers without an exception, then reload them with
502eaa728eeSbellard        possible exception */
503eaa728eeSbellard     env->eip = new_eip;
504eaa728eeSbellard     eflags_mask = TF_MASK | AC_MASK | ID_MASK |
505eaa728eeSbellard         IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | NT_MASK;
506a5505f6bSPaolo Bonzini     if (type & 8) {
507997ff0d9SBlue Swirl         cpu_load_eflags(env, new_eflags, eflags_mask);
508a5505f6bSPaolo Bonzini         for (i = 0; i < 8; i++) {
509a5505f6bSPaolo Bonzini             env->regs[i] = new_regs[i];
510a5505f6bSPaolo Bonzini         }
511a5505f6bSPaolo Bonzini     } else {
512a5505f6bSPaolo Bonzini         cpu_load_eflags(env, new_eflags, eflags_mask & 0xffff);
513a5505f6bSPaolo Bonzini         for (i = 0; i < 8; i++) {
514a5505f6bSPaolo Bonzini             env->regs[i] = (env->regs[i] & 0xffff0000) | new_regs[i];
515a5505f6bSPaolo Bonzini         }
516a5505f6bSPaolo Bonzini     }
517eaa728eeSbellard     if (new_eflags & VM_MASK) {
51820054ef0SBlue Swirl         for (i = 0; i < 6; i++) {
5192999a0b2SBlue Swirl             load_seg_vm(env, i, new_segs[i]);
52020054ef0SBlue Swirl         }
521eaa728eeSbellard     } else {
522eaa728eeSbellard         /* first just selectors as the rest may trigger exceptions */
52320054ef0SBlue Swirl         for (i = 0; i < 6; i++) {
524eaa728eeSbellard             cpu_x86_load_seg_cache(env, i, new_segs[i], 0, 0, 0);
525eaa728eeSbellard         }
52620054ef0SBlue Swirl     }
527eaa728eeSbellard 
528eaa728eeSbellard     env->ldt.selector = new_ldt & ~4;
529eaa728eeSbellard     env->ldt.base = 0;
530eaa728eeSbellard     env->ldt.limit = 0;
531eaa728eeSbellard     env->ldt.flags = 0;
532eaa728eeSbellard 
533eaa728eeSbellard     /* load the LDT */
53420054ef0SBlue Swirl     if (new_ldt & 4) {
535100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr);
53620054ef0SBlue Swirl     }
537eaa728eeSbellard 
538eaa728eeSbellard     if ((new_ldt & 0xfffc) != 0) {
539eaa728eeSbellard         dt = &env->gdt;
540eaa728eeSbellard         index = new_ldt & ~7;
54120054ef0SBlue Swirl         if ((index + 7) > dt->limit) {
542100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr);
54320054ef0SBlue Swirl         }
544eaa728eeSbellard         ptr = dt->base + index;
545100ec099SPavel Dovgalyuk         e1 = cpu_ldl_kernel_ra(env, ptr, retaddr);
546100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr);
54720054ef0SBlue Swirl         if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) {
548100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr);
54920054ef0SBlue Swirl         }
55020054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
551100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr);
55220054ef0SBlue Swirl         }
553eaa728eeSbellard         load_seg_cache_raw_dt(&env->ldt, e1, e2);
554eaa728eeSbellard     }
555eaa728eeSbellard 
556eaa728eeSbellard     /* load the segments */
557eaa728eeSbellard     if (!(new_eflags & VM_MASK)) {
558d3b54918SPaolo Bonzini         int cpl = new_segs[R_CS] & 3;
559100ec099SPavel Dovgalyuk         tss_load_seg(env, R_CS, new_segs[R_CS], cpl, retaddr);
560100ec099SPavel Dovgalyuk         tss_load_seg(env, R_SS, new_segs[R_SS], cpl, retaddr);
561100ec099SPavel Dovgalyuk         tss_load_seg(env, R_ES, new_segs[R_ES], cpl, retaddr);
562100ec099SPavel Dovgalyuk         tss_load_seg(env, R_DS, new_segs[R_DS], cpl, retaddr);
563100ec099SPavel Dovgalyuk         tss_load_seg(env, R_FS, new_segs[R_FS], cpl, retaddr);
564100ec099SPavel Dovgalyuk         tss_load_seg(env, R_GS, new_segs[R_GS], cpl, retaddr);
565eaa728eeSbellard     }
566eaa728eeSbellard 
567a78d0eabSliguang     /* check that env->eip is in the CS segment limits */
568eaa728eeSbellard     if (new_eip > env->segs[R_CS].limit) {
569eaa728eeSbellard         /* XXX: different exception if CALL? */
570100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr);
571eaa728eeSbellard     }
57201df040bSaliguori 
57301df040bSaliguori #ifndef CONFIG_USER_ONLY
57401df040bSaliguori     /* reset local breakpoints */
575428065ceSliguang     if (env->dr[7] & DR7_LOCAL_BP_MASK) {
57693d00d0fSRichard Henderson         cpu_x86_update_dr7(env, env->dr[7] & ~DR7_LOCAL_BP_MASK);
57701df040bSaliguori     }
57801df040bSaliguori #endif
57949958057SPaolo Bonzini     return type >> 3;
580eaa728eeSbellard }
581eaa728eeSbellard 
58249958057SPaolo Bonzini static int switch_tss(CPUX86State *env, int tss_selector,
583100ec099SPavel Dovgalyuk                       uint32_t e1, uint32_t e2, int source,
584100ec099SPavel Dovgalyuk                       uint32_t next_eip)
585100ec099SPavel Dovgalyuk {
58649958057SPaolo Bonzini     return switch_tss_ra(env, tss_selector, e1, e2, source, next_eip, 0);
587100ec099SPavel Dovgalyuk }
588100ec099SPavel Dovgalyuk 
589eaa728eeSbellard static inline unsigned int get_sp_mask(unsigned int e2)
590eaa728eeSbellard {
5910aca0605SAndrew Oates #ifdef TARGET_X86_64
5920aca0605SAndrew Oates     if (e2 & DESC_L_MASK) {
5930aca0605SAndrew Oates         return 0;
5940aca0605SAndrew Oates     } else
5950aca0605SAndrew Oates #endif
59620054ef0SBlue Swirl     if (e2 & DESC_B_MASK) {
597eaa728eeSbellard         return 0xffffffff;
59820054ef0SBlue Swirl     } else {
599eaa728eeSbellard         return 0xffff;
600eaa728eeSbellard     }
60120054ef0SBlue Swirl }
602eaa728eeSbellard 
60369cb498cSPaolo Bonzini static int exception_is_fault(int intno)
60469cb498cSPaolo Bonzini {
60569cb498cSPaolo Bonzini     switch (intno) {
60669cb498cSPaolo Bonzini         /*
60769cb498cSPaolo Bonzini          * #DB can be both fault- and trap-like, but it never sets RF=1
60869cb498cSPaolo Bonzini          * in the RFLAGS value pushed on the stack.
60969cb498cSPaolo Bonzini          */
61069cb498cSPaolo Bonzini     case EXCP01_DB:
61169cb498cSPaolo Bonzini     case EXCP03_INT3:
61269cb498cSPaolo Bonzini     case EXCP04_INTO:
61369cb498cSPaolo Bonzini     case EXCP08_DBLE:
61469cb498cSPaolo Bonzini     case EXCP12_MCHK:
61569cb498cSPaolo Bonzini         return 0;
61669cb498cSPaolo Bonzini     }
61769cb498cSPaolo Bonzini     /* Everything else including reserved exception is a fault.  */
61869cb498cSPaolo Bonzini     return 1;
61969cb498cSPaolo Bonzini }
62069cb498cSPaolo Bonzini 
62130493a03SClaudio Fontana int exception_has_error_code(int intno)
6222ed51f5bSaliguori {
6232ed51f5bSaliguori     switch (intno) {
6242ed51f5bSaliguori     case 8:
6252ed51f5bSaliguori     case 10:
6262ed51f5bSaliguori     case 11:
6272ed51f5bSaliguori     case 12:
6282ed51f5bSaliguori     case 13:
6292ed51f5bSaliguori     case 14:
6302ed51f5bSaliguori     case 17:
6312ed51f5bSaliguori         return 1;
6322ed51f5bSaliguori     }
6332ed51f5bSaliguori     return 0;
6342ed51f5bSaliguori }
6352ed51f5bSaliguori 
636eaa728eeSbellard /* protected mode interrupt */
6372999a0b2SBlue Swirl static void do_interrupt_protected(CPUX86State *env, int intno, int is_int,
6382999a0b2SBlue Swirl                                    int error_code, unsigned int next_eip,
6392999a0b2SBlue Swirl                                    int is_hw)
640eaa728eeSbellard {
641eaa728eeSbellard     SegmentCache *dt;
642059368bcSRichard Henderson     target_ulong ptr;
643eaa728eeSbellard     int type, dpl, selector, ss_dpl, cpl;
644eaa728eeSbellard     int has_error_code, new_stack, shift;
645059368bcSRichard Henderson     uint32_t e1, e2, offset, ss = 0, ss_e1 = 0, ss_e2 = 0;
646059368bcSRichard Henderson     uint32_t old_eip, eflags;
64787446327SKevin O'Connor     int vm86 = env->eflags & VM_MASK;
648059368bcSRichard Henderson     StackAccess sa;
64969cb498cSPaolo Bonzini     bool set_rf;
650eaa728eeSbellard 
651eaa728eeSbellard     has_error_code = 0;
65220054ef0SBlue Swirl     if (!is_int && !is_hw) {
65320054ef0SBlue Swirl         has_error_code = exception_has_error_code(intno);
65420054ef0SBlue Swirl     }
65520054ef0SBlue Swirl     if (is_int) {
656eaa728eeSbellard         old_eip = next_eip;
65769cb498cSPaolo Bonzini         set_rf = false;
65820054ef0SBlue Swirl     } else {
659eaa728eeSbellard         old_eip = env->eip;
66069cb498cSPaolo Bonzini         set_rf = exception_is_fault(intno);
66120054ef0SBlue Swirl     }
662eaa728eeSbellard 
663eaa728eeSbellard     dt = &env->idt;
66420054ef0SBlue Swirl     if (intno * 8 + 7 > dt->limit) {
66577b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
66620054ef0SBlue Swirl     }
667eaa728eeSbellard     ptr = dt->base + intno * 8;
668329e607dSBlue Swirl     e1 = cpu_ldl_kernel(env, ptr);
669329e607dSBlue Swirl     e2 = cpu_ldl_kernel(env, ptr + 4);
670eaa728eeSbellard     /* check gate type */
671eaa728eeSbellard     type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
672eaa728eeSbellard     switch (type) {
673eaa728eeSbellard     case 5: /* task gate */
6743df1a3d0SPeter Maydell     case 6: /* 286 interrupt gate */
6753df1a3d0SPeter Maydell     case 7: /* 286 trap gate */
6763df1a3d0SPeter Maydell     case 14: /* 386 interrupt gate */
6773df1a3d0SPeter Maydell     case 15: /* 386 trap gate */
6783df1a3d0SPeter Maydell         break;
6793df1a3d0SPeter Maydell     default:
6803df1a3d0SPeter Maydell         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
6813df1a3d0SPeter Maydell         break;
6823df1a3d0SPeter Maydell     }
6833df1a3d0SPeter Maydell     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
6843df1a3d0SPeter Maydell     cpl = env->hflags & HF_CPL_MASK;
6853df1a3d0SPeter Maydell     /* check privilege if software int */
6863df1a3d0SPeter Maydell     if (is_int && dpl < cpl) {
6873df1a3d0SPeter Maydell         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
6883df1a3d0SPeter Maydell     }
6893df1a3d0SPeter Maydell 
690059368bcSRichard Henderson     sa.env = env;
691059368bcSRichard Henderson     sa.ra = 0;
6928053862aSPaolo Bonzini     sa.mmu_index = cpu_mmu_index_kernel(env);
693059368bcSRichard Henderson 
6943df1a3d0SPeter Maydell     if (type == 5) {
6953df1a3d0SPeter Maydell         /* task gate */
696eaa728eeSbellard         /* must do that check here to return the correct error code */
69720054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
69877b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2);
69920054ef0SBlue Swirl         }
70049958057SPaolo Bonzini         shift = switch_tss(env, intno * 8, e1, e2, SWITCH_TSS_CALL, old_eip);
701eaa728eeSbellard         if (has_error_code) {
702eaa728eeSbellard             /* push the error code */
70320054ef0SBlue Swirl             if (env->segs[R_SS].flags & DESC_B_MASK) {
704059368bcSRichard Henderson                 sa.sp_mask = 0xffffffff;
70520054ef0SBlue Swirl             } else {
706059368bcSRichard Henderson                 sa.sp_mask = 0xffff;
70720054ef0SBlue Swirl             }
708059368bcSRichard Henderson             sa.sp = env->regs[R_ESP];
709059368bcSRichard Henderson             sa.ss_base = env->segs[R_SS].base;
71020054ef0SBlue Swirl             if (shift) {
711059368bcSRichard Henderson                 pushl(&sa, error_code);
71220054ef0SBlue Swirl             } else {
713059368bcSRichard Henderson                 pushw(&sa, error_code);
71420054ef0SBlue Swirl             }
715059368bcSRichard Henderson             SET_ESP(sa.sp, sa.sp_mask);
716eaa728eeSbellard         }
717eaa728eeSbellard         return;
718eaa728eeSbellard     }
7193df1a3d0SPeter Maydell 
7203df1a3d0SPeter Maydell     /* Otherwise, trap or interrupt gate */
7213df1a3d0SPeter Maydell 
722eaa728eeSbellard     /* check valid bit */
72320054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
72477b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2);
72520054ef0SBlue Swirl     }
726eaa728eeSbellard     selector = e1 >> 16;
727eaa728eeSbellard     offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
72820054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
72977b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, 0);
73020054ef0SBlue Swirl     }
7312999a0b2SBlue Swirl     if (load_segment(env, &e1, &e2, selector) != 0) {
73277b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
73320054ef0SBlue Swirl     }
73420054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) {
73577b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
73620054ef0SBlue Swirl     }
737eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
73820054ef0SBlue Swirl     if (dpl > cpl) {
73977b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
74020054ef0SBlue Swirl     }
74120054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
74277b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc);
74320054ef0SBlue Swirl     }
7441110bfe6SPaolo Bonzini     if (e2 & DESC_C_MASK) {
7451110bfe6SPaolo Bonzini         dpl = cpl;
7461110bfe6SPaolo Bonzini     }
7471110bfe6SPaolo Bonzini     if (dpl < cpl) {
748eaa728eeSbellard         /* to inner privilege */
749059368bcSRichard Henderson         uint32_t esp;
750100ec099SPavel Dovgalyuk         get_ss_esp_from_tss(env, &ss, &esp, dpl, 0);
75120054ef0SBlue Swirl         if ((ss & 0xfffc) == 0) {
75277b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
75320054ef0SBlue Swirl         }
75420054ef0SBlue Swirl         if ((ss & 3) != dpl) {
75577b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
75620054ef0SBlue Swirl         }
7572999a0b2SBlue Swirl         if (load_segment(env, &ss_e1, &ss_e2, ss) != 0) {
75877b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
75920054ef0SBlue Swirl         }
760eaa728eeSbellard         ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
76120054ef0SBlue Swirl         if (ss_dpl != dpl) {
76277b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
76320054ef0SBlue Swirl         }
764eaa728eeSbellard         if (!(ss_e2 & DESC_S_MASK) ||
765eaa728eeSbellard             (ss_e2 & DESC_CS_MASK) ||
76620054ef0SBlue Swirl             !(ss_e2 & DESC_W_MASK)) {
76777b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
76820054ef0SBlue Swirl         }
76920054ef0SBlue Swirl         if (!(ss_e2 & DESC_P_MASK)) {
77077b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
77120054ef0SBlue Swirl         }
772eaa728eeSbellard         new_stack = 1;
773059368bcSRichard Henderson         sa.sp = esp;
774059368bcSRichard Henderson         sa.sp_mask = get_sp_mask(ss_e2);
775059368bcSRichard Henderson         sa.ss_base = get_seg_base(ss_e1, ss_e2);
7761110bfe6SPaolo Bonzini     } else  {
777eaa728eeSbellard         /* to same privilege */
77887446327SKevin O'Connor         if (vm86) {
77977b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
78020054ef0SBlue Swirl         }
781eaa728eeSbellard         new_stack = 0;
782059368bcSRichard Henderson         sa.sp = env->regs[R_ESP];
783059368bcSRichard Henderson         sa.sp_mask = get_sp_mask(env->segs[R_SS].flags);
784059368bcSRichard Henderson         sa.ss_base = env->segs[R_SS].base;
785eaa728eeSbellard     }
786eaa728eeSbellard 
787eaa728eeSbellard     shift = type >> 3;
788eaa728eeSbellard 
789eaa728eeSbellard #if 0
790eaa728eeSbellard     /* XXX: check that enough room is available */
791eaa728eeSbellard     push_size = 6 + (new_stack << 2) + (has_error_code << 1);
79287446327SKevin O'Connor     if (vm86) {
793eaa728eeSbellard         push_size += 8;
79420054ef0SBlue Swirl     }
795eaa728eeSbellard     push_size <<= shift;
796eaa728eeSbellard #endif
79769cb498cSPaolo Bonzini     eflags = cpu_compute_eflags(env);
79869cb498cSPaolo Bonzini     /*
79969cb498cSPaolo Bonzini      * AMD states that code breakpoint #DBs clear RF=0, Intel leaves it
80069cb498cSPaolo Bonzini      * as is.  AMD behavior could be implemented in check_hw_breakpoints().
80169cb498cSPaolo Bonzini      */
80269cb498cSPaolo Bonzini     if (set_rf) {
80369cb498cSPaolo Bonzini         eflags |= RF_MASK;
80469cb498cSPaolo Bonzini     }
80569cb498cSPaolo Bonzini 
806eaa728eeSbellard     if (shift == 1) {
807eaa728eeSbellard         if (new_stack) {
80887446327SKevin O'Connor             if (vm86) {
809059368bcSRichard Henderson                 pushl(&sa, env->segs[R_GS].selector);
810059368bcSRichard Henderson                 pushl(&sa, env->segs[R_FS].selector);
811059368bcSRichard Henderson                 pushl(&sa, env->segs[R_DS].selector);
812059368bcSRichard Henderson                 pushl(&sa, env->segs[R_ES].selector);
813eaa728eeSbellard             }
814059368bcSRichard Henderson             pushl(&sa, env->segs[R_SS].selector);
815059368bcSRichard Henderson             pushl(&sa, env->regs[R_ESP]);
816eaa728eeSbellard         }
817059368bcSRichard Henderson         pushl(&sa, eflags);
818059368bcSRichard Henderson         pushl(&sa, env->segs[R_CS].selector);
819059368bcSRichard Henderson         pushl(&sa, old_eip);
820eaa728eeSbellard         if (has_error_code) {
821059368bcSRichard Henderson             pushl(&sa, error_code);
822eaa728eeSbellard         }
823eaa728eeSbellard     } else {
824eaa728eeSbellard         if (new_stack) {
82587446327SKevin O'Connor             if (vm86) {
826059368bcSRichard Henderson                 pushw(&sa, env->segs[R_GS].selector);
827059368bcSRichard Henderson                 pushw(&sa, env->segs[R_FS].selector);
828059368bcSRichard Henderson                 pushw(&sa, env->segs[R_DS].selector);
829059368bcSRichard Henderson                 pushw(&sa, env->segs[R_ES].selector);
830eaa728eeSbellard             }
831059368bcSRichard Henderson             pushw(&sa, env->segs[R_SS].selector);
832059368bcSRichard Henderson             pushw(&sa, env->regs[R_ESP]);
833eaa728eeSbellard         }
834059368bcSRichard Henderson         pushw(&sa, eflags);
835059368bcSRichard Henderson         pushw(&sa, env->segs[R_CS].selector);
836059368bcSRichard Henderson         pushw(&sa, old_eip);
837eaa728eeSbellard         if (has_error_code) {
838059368bcSRichard Henderson             pushw(&sa, error_code);
839eaa728eeSbellard         }
840eaa728eeSbellard     }
841eaa728eeSbellard 
842fd460606SKevin O'Connor     /* interrupt gate clear IF mask */
843fd460606SKevin O'Connor     if ((type & 1) == 0) {
844fd460606SKevin O'Connor         env->eflags &= ~IF_MASK;
845fd460606SKevin O'Connor     }
846fd460606SKevin O'Connor     env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK);
847fd460606SKevin O'Connor 
848eaa728eeSbellard     if (new_stack) {
84987446327SKevin O'Connor         if (vm86) {
850eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0, 0);
851eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0, 0);
852eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0, 0);
853eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0, 0);
854eaa728eeSbellard         }
855eaa728eeSbellard         ss = (ss & ~3) | dpl;
856059368bcSRichard Henderson         cpu_x86_load_seg_cache(env, R_SS, ss, sa.ss_base,
857059368bcSRichard Henderson                                get_seg_limit(ss_e1, ss_e2), ss_e2);
858eaa728eeSbellard     }
859059368bcSRichard Henderson     SET_ESP(sa.sp, sa.sp_mask);
860eaa728eeSbellard 
861eaa728eeSbellard     selector = (selector & ~3) | dpl;
862eaa728eeSbellard     cpu_x86_load_seg_cache(env, R_CS, selector,
863eaa728eeSbellard                    get_seg_base(e1, e2),
864eaa728eeSbellard                    get_seg_limit(e1, e2),
865eaa728eeSbellard                    e2);
866eaa728eeSbellard     env->eip = offset;
867eaa728eeSbellard }
868eaa728eeSbellard 
869eaa728eeSbellard #ifdef TARGET_X86_64
870eaa728eeSbellard 
871059368bcSRichard Henderson static void pushq(StackAccess *sa, uint64_t val)
872059368bcSRichard Henderson {
873059368bcSRichard Henderson     sa->sp -= 8;
8748053862aSPaolo Bonzini     cpu_stq_mmuidx_ra(sa->env, sa->sp, val, sa->mmu_index, sa->ra);
875eaa728eeSbellard }
876eaa728eeSbellard 
877059368bcSRichard Henderson static uint64_t popq(StackAccess *sa)
878059368bcSRichard Henderson {
8798053862aSPaolo Bonzini     uint64_t ret = cpu_ldq_mmuidx_ra(sa->env, sa->sp, sa->mmu_index, sa->ra);
880059368bcSRichard Henderson     sa->sp += 8;
881059368bcSRichard Henderson     return ret;
882eaa728eeSbellard }
883eaa728eeSbellard 
8842999a0b2SBlue Swirl static inline target_ulong get_rsp_from_tss(CPUX86State *env, int level)
885eaa728eeSbellard {
8866aa9e42fSRichard Henderson     X86CPU *cpu = env_archcpu(env);
88750fcc7cbSGareth Webb     int index, pg_mode;
88850fcc7cbSGareth Webb     target_ulong rsp;
88950fcc7cbSGareth Webb     int32_t sext;
890eaa728eeSbellard 
891eaa728eeSbellard #if 0
892eaa728eeSbellard     printf("TR: base=" TARGET_FMT_lx " limit=%x\n",
893eaa728eeSbellard            env->tr.base, env->tr.limit);
894eaa728eeSbellard #endif
895eaa728eeSbellard 
89620054ef0SBlue Swirl     if (!(env->tr.flags & DESC_P_MASK)) {
897a47dddd7SAndreas Färber         cpu_abort(CPU(cpu), "invalid tss");
89820054ef0SBlue Swirl     }
899eaa728eeSbellard     index = 8 * level + 4;
90020054ef0SBlue Swirl     if ((index + 7) > env->tr.limit) {
90177b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0A_TSS, env->tr.selector & 0xfffc);
90220054ef0SBlue Swirl     }
90350fcc7cbSGareth Webb 
90450fcc7cbSGareth Webb     rsp = cpu_ldq_kernel(env, env->tr.base + index);
90550fcc7cbSGareth Webb 
90650fcc7cbSGareth Webb     /* test virtual address sign extension */
90750fcc7cbSGareth Webb     pg_mode = get_pg_mode(env);
90850fcc7cbSGareth Webb     sext = (int64_t)rsp >> (pg_mode & PG_MODE_LA57 ? 56 : 47);
90950fcc7cbSGareth Webb     if (sext != 0 && sext != -1) {
91050fcc7cbSGareth Webb         raise_exception_err(env, EXCP0C_STACK, 0);
91150fcc7cbSGareth Webb     }
91250fcc7cbSGareth Webb 
91350fcc7cbSGareth Webb     return rsp;
914eaa728eeSbellard }
915eaa728eeSbellard 
916eaa728eeSbellard /* 64 bit interrupt */
9172999a0b2SBlue Swirl static void do_interrupt64(CPUX86State *env, int intno, int is_int,
9182999a0b2SBlue Swirl                            int error_code, target_ulong next_eip, int is_hw)
919eaa728eeSbellard {
920eaa728eeSbellard     SegmentCache *dt;
921eaa728eeSbellard     target_ulong ptr;
922eaa728eeSbellard     int type, dpl, selector, cpl, ist;
923eaa728eeSbellard     int has_error_code, new_stack;
92469cb498cSPaolo Bonzini     uint32_t e1, e2, e3, ss, eflags;
925059368bcSRichard Henderson     target_ulong old_eip, offset;
92669cb498cSPaolo Bonzini     bool set_rf;
927059368bcSRichard Henderson     StackAccess sa;
928eaa728eeSbellard 
929eaa728eeSbellard     has_error_code = 0;
93020054ef0SBlue Swirl     if (!is_int && !is_hw) {
93120054ef0SBlue Swirl         has_error_code = exception_has_error_code(intno);
93220054ef0SBlue Swirl     }
93320054ef0SBlue Swirl     if (is_int) {
934eaa728eeSbellard         old_eip = next_eip;
93569cb498cSPaolo Bonzini         set_rf = false;
93620054ef0SBlue Swirl     } else {
937eaa728eeSbellard         old_eip = env->eip;
93869cb498cSPaolo Bonzini         set_rf = exception_is_fault(intno);
93920054ef0SBlue Swirl     }
940eaa728eeSbellard 
941eaa728eeSbellard     dt = &env->idt;
94220054ef0SBlue Swirl     if (intno * 16 + 15 > dt->limit) {
943b585edcaSJoe Richey         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
94420054ef0SBlue Swirl     }
945eaa728eeSbellard     ptr = dt->base + intno * 16;
946329e607dSBlue Swirl     e1 = cpu_ldl_kernel(env, ptr);
947329e607dSBlue Swirl     e2 = cpu_ldl_kernel(env, ptr + 4);
948329e607dSBlue Swirl     e3 = cpu_ldl_kernel(env, ptr + 8);
949eaa728eeSbellard     /* check gate type */
950eaa728eeSbellard     type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
951eaa728eeSbellard     switch (type) {
952eaa728eeSbellard     case 14: /* 386 interrupt gate */
953eaa728eeSbellard     case 15: /* 386 trap gate */
954eaa728eeSbellard         break;
955eaa728eeSbellard     default:
956b585edcaSJoe Richey         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
957eaa728eeSbellard         break;
958eaa728eeSbellard     }
959eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
960eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
9611235fc06Sths     /* check privilege if software int */
96220054ef0SBlue Swirl     if (is_int && dpl < cpl) {
963b585edcaSJoe Richey         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
96420054ef0SBlue Swirl     }
965eaa728eeSbellard     /* check valid bit */
96620054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
967b585edcaSJoe Richey         raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2);
96820054ef0SBlue Swirl     }
969eaa728eeSbellard     selector = e1 >> 16;
970eaa728eeSbellard     offset = ((target_ulong)e3 << 32) | (e2 & 0xffff0000) | (e1 & 0x0000ffff);
971eaa728eeSbellard     ist = e2 & 7;
97220054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
97377b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, 0);
97420054ef0SBlue Swirl     }
975eaa728eeSbellard 
9762999a0b2SBlue Swirl     if (load_segment(env, &e1, &e2, selector) != 0) {
97777b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
97820054ef0SBlue Swirl     }
97920054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) {
98077b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
98120054ef0SBlue Swirl     }
982eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
98320054ef0SBlue Swirl     if (dpl > cpl) {
98477b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
98520054ef0SBlue Swirl     }
98620054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
98777b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc);
98820054ef0SBlue Swirl     }
98920054ef0SBlue Swirl     if (!(e2 & DESC_L_MASK) || (e2 & DESC_B_MASK)) {
99077b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
99120054ef0SBlue Swirl     }
9921110bfe6SPaolo Bonzini     if (e2 & DESC_C_MASK) {
9931110bfe6SPaolo Bonzini         dpl = cpl;
9941110bfe6SPaolo Bonzini     }
995059368bcSRichard Henderson 
996059368bcSRichard Henderson     sa.env = env;
997059368bcSRichard Henderson     sa.ra = 0;
9988053862aSPaolo Bonzini     sa.mmu_index = cpu_mmu_index_kernel(env);
999059368bcSRichard Henderson     sa.sp_mask = -1;
1000059368bcSRichard Henderson     sa.ss_base = 0;
10011110bfe6SPaolo Bonzini     if (dpl < cpl || ist != 0) {
1002eaa728eeSbellard         /* to inner privilege */
1003eaa728eeSbellard         new_stack = 1;
1004059368bcSRichard Henderson         sa.sp = get_rsp_from_tss(env, ist != 0 ? ist + 3 : dpl);
1005ae67dc72SPaolo Bonzini         ss = 0;
10061110bfe6SPaolo Bonzini     } else {
1007eaa728eeSbellard         /* to same privilege */
100820054ef0SBlue Swirl         if (env->eflags & VM_MASK) {
100977b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
101020054ef0SBlue Swirl         }
1011eaa728eeSbellard         new_stack = 0;
1012059368bcSRichard Henderson         sa.sp = env->regs[R_ESP];
1013e95e9b88SWu Xiang     }
1014059368bcSRichard Henderson     sa.sp &= ~0xfLL; /* align stack */
1015eaa728eeSbellard 
101669cb498cSPaolo Bonzini     /* See do_interrupt_protected.  */
101769cb498cSPaolo Bonzini     eflags = cpu_compute_eflags(env);
101869cb498cSPaolo Bonzini     if (set_rf) {
101969cb498cSPaolo Bonzini         eflags |= RF_MASK;
102069cb498cSPaolo Bonzini     }
102169cb498cSPaolo Bonzini 
1022059368bcSRichard Henderson     pushq(&sa, env->segs[R_SS].selector);
1023059368bcSRichard Henderson     pushq(&sa, env->regs[R_ESP]);
1024059368bcSRichard Henderson     pushq(&sa, eflags);
1025059368bcSRichard Henderson     pushq(&sa, env->segs[R_CS].selector);
1026059368bcSRichard Henderson     pushq(&sa, old_eip);
1027eaa728eeSbellard     if (has_error_code) {
1028059368bcSRichard Henderson         pushq(&sa, error_code);
1029eaa728eeSbellard     }
1030eaa728eeSbellard 
1031fd460606SKevin O'Connor     /* interrupt gate clear IF mask */
1032fd460606SKevin O'Connor     if ((type & 1) == 0) {
1033fd460606SKevin O'Connor         env->eflags &= ~IF_MASK;
1034fd460606SKevin O'Connor     }
1035fd460606SKevin O'Connor     env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK);
1036fd460606SKevin O'Connor 
1037eaa728eeSbellard     if (new_stack) {
1038eaa728eeSbellard         ss = 0 | dpl;
1039e95e9b88SWu Xiang         cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, dpl << DESC_DPL_SHIFT);
1040eaa728eeSbellard     }
1041059368bcSRichard Henderson     env->regs[R_ESP] = sa.sp;
1042eaa728eeSbellard 
1043eaa728eeSbellard     selector = (selector & ~3) | dpl;
1044eaa728eeSbellard     cpu_x86_load_seg_cache(env, R_CS, selector,
1045eaa728eeSbellard                    get_seg_base(e1, e2),
1046eaa728eeSbellard                    get_seg_limit(e1, e2),
1047eaa728eeSbellard                    e2);
1048eaa728eeSbellard     env->eip = offset;
1049eaa728eeSbellard }
105063fd8ef0SPaolo Bonzini #endif /* TARGET_X86_64 */
1051eaa728eeSbellard 
10522999a0b2SBlue Swirl void helper_sysret(CPUX86State *env, int dflag)
1053eaa728eeSbellard {
1054eaa728eeSbellard     int cpl, selector;
1055eaa728eeSbellard 
1056eaa728eeSbellard     if (!(env->efer & MSR_EFER_SCE)) {
1057100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP06_ILLOP, 0, GETPC());
1058eaa728eeSbellard     }
1059eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
1060eaa728eeSbellard     if (!(env->cr[0] & CR0_PE_MASK) || cpl != 0) {
1061100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
1062eaa728eeSbellard     }
1063eaa728eeSbellard     selector = (env->star >> 48) & 0xffff;
106463fd8ef0SPaolo Bonzini #ifdef TARGET_X86_64
1065eaa728eeSbellard     if (env->hflags & HF_LMA_MASK) {
1066fd460606SKevin O'Connor         cpu_load_eflags(env, (uint32_t)(env->regs[11]), TF_MASK | AC_MASK
1067fd460606SKevin O'Connor                         | ID_MASK | IF_MASK | IOPL_MASK | VM_MASK | RF_MASK |
1068fd460606SKevin O'Connor                         NT_MASK);
1069eaa728eeSbellard         if (dflag == 2) {
1070eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, (selector + 16) | 3,
1071eaa728eeSbellard                                    0, 0xffffffff,
1072eaa728eeSbellard                                    DESC_G_MASK | DESC_P_MASK |
1073eaa728eeSbellard                                    DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1074eaa728eeSbellard                                    DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK |
1075eaa728eeSbellard                                    DESC_L_MASK);
1076a4165610Sliguang             env->eip = env->regs[R_ECX];
1077eaa728eeSbellard         } else {
1078eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, selector | 3,
1079eaa728eeSbellard                                    0, 0xffffffff,
1080eaa728eeSbellard                                    DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
1081eaa728eeSbellard                                    DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1082eaa728eeSbellard                                    DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
1083a4165610Sliguang             env->eip = (uint32_t)env->regs[R_ECX];
1084eaa728eeSbellard         }
1085ac576229SBill Paul         cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3,
1086eaa728eeSbellard                                0, 0xffffffff,
1087eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
1088eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1089eaa728eeSbellard                                DESC_W_MASK | DESC_A_MASK);
109063fd8ef0SPaolo Bonzini     } else
109163fd8ef0SPaolo Bonzini #endif
109263fd8ef0SPaolo Bonzini     {
1093fd460606SKevin O'Connor         env->eflags |= IF_MASK;
1094eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, selector | 3,
1095eaa728eeSbellard                                0, 0xffffffff,
1096eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
1097eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1098eaa728eeSbellard                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
1099a4165610Sliguang         env->eip = (uint32_t)env->regs[R_ECX];
1100ac576229SBill Paul         cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3,
1101eaa728eeSbellard                                0, 0xffffffff,
1102eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
1103eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
1104eaa728eeSbellard                                DESC_W_MASK | DESC_A_MASK);
1105eaa728eeSbellard     }
1106eaa728eeSbellard }
1107eaa728eeSbellard 
1108eaa728eeSbellard /* real mode interrupt */
11092999a0b2SBlue Swirl static void do_interrupt_real(CPUX86State *env, int intno, int is_int,
11102999a0b2SBlue Swirl                               int error_code, unsigned int next_eip)
1111eaa728eeSbellard {
1112eaa728eeSbellard     SegmentCache *dt;
1113059368bcSRichard Henderson     target_ulong ptr;
1114eaa728eeSbellard     int selector;
1115059368bcSRichard Henderson     uint32_t offset;
1116eaa728eeSbellard     uint32_t old_cs, old_eip;
1117059368bcSRichard Henderson     StackAccess sa;
1118eaa728eeSbellard 
1119eaa728eeSbellard     /* real mode (simpler!) */
1120eaa728eeSbellard     dt = &env->idt;
112120054ef0SBlue Swirl     if (intno * 4 + 3 > dt->limit) {
112277b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
112320054ef0SBlue Swirl     }
1124eaa728eeSbellard     ptr = dt->base + intno * 4;
1125329e607dSBlue Swirl     offset = cpu_lduw_kernel(env, ptr);
1126329e607dSBlue Swirl     selector = cpu_lduw_kernel(env, ptr + 2);
1127059368bcSRichard Henderson 
1128059368bcSRichard Henderson     sa.env = env;
1129059368bcSRichard Henderson     sa.ra = 0;
1130059368bcSRichard Henderson     sa.sp = env->regs[R_ESP];
1131059368bcSRichard Henderson     sa.sp_mask = 0xffff;
1132059368bcSRichard Henderson     sa.ss_base = env->segs[R_SS].base;
11338053862aSPaolo Bonzini     sa.mmu_index = cpu_mmu_index_kernel(env);
1134059368bcSRichard Henderson 
113520054ef0SBlue Swirl     if (is_int) {
1136eaa728eeSbellard         old_eip = next_eip;
113720054ef0SBlue Swirl     } else {
1138eaa728eeSbellard         old_eip = env->eip;
113920054ef0SBlue Swirl     }
1140eaa728eeSbellard     old_cs = env->segs[R_CS].selector;
1141eaa728eeSbellard     /* XXX: use SS segment size? */
1142059368bcSRichard Henderson     pushw(&sa, cpu_compute_eflags(env));
1143059368bcSRichard Henderson     pushw(&sa, old_cs);
1144059368bcSRichard Henderson     pushw(&sa, old_eip);
1145eaa728eeSbellard 
1146eaa728eeSbellard     /* update processor state */
1147059368bcSRichard Henderson     SET_ESP(sa.sp, sa.sp_mask);
1148eaa728eeSbellard     env->eip = offset;
1149eaa728eeSbellard     env->segs[R_CS].selector = selector;
1150eaa728eeSbellard     env->segs[R_CS].base = (selector << 4);
1151eaa728eeSbellard     env->eflags &= ~(IF_MASK | TF_MASK | AC_MASK | RF_MASK);
1152eaa728eeSbellard }
1153eaa728eeSbellard 
1154eaa728eeSbellard /*
1155eaa728eeSbellard  * Begin execution of an interruption. is_int is TRUE if coming from
1156a78d0eabSliguang  * the int instruction. next_eip is the env->eip value AFTER the interrupt
1157eaa728eeSbellard  * instruction. It is only relevant if is_int is TRUE.
1158eaa728eeSbellard  */
115930493a03SClaudio Fontana void do_interrupt_all(X86CPU *cpu, int intno, int is_int,
11602999a0b2SBlue Swirl                       int error_code, target_ulong next_eip, int is_hw)
1161eaa728eeSbellard {
1162ca4c810aSAndreas Färber     CPUX86State *env = &cpu->env;
1163ca4c810aSAndreas Färber 
11648fec2b8cSaliguori     if (qemu_loglevel_mask(CPU_LOG_INT)) {
1165eaa728eeSbellard         if ((env->cr[0] & CR0_PE_MASK)) {
1166eaa728eeSbellard             static int count;
116720054ef0SBlue Swirl 
116820054ef0SBlue Swirl             qemu_log("%6d: v=%02x e=%04x i=%d cpl=%d IP=%04x:" TARGET_FMT_lx
116920054ef0SBlue Swirl                      " pc=" TARGET_FMT_lx " SP=%04x:" TARGET_FMT_lx,
1170eaa728eeSbellard                      count, intno, error_code, is_int,
1171eaa728eeSbellard                      env->hflags & HF_CPL_MASK,
1172a78d0eabSliguang                      env->segs[R_CS].selector, env->eip,
1173a78d0eabSliguang                      (int)env->segs[R_CS].base + env->eip,
117408b3ded6Sliguang                      env->segs[R_SS].selector, env->regs[R_ESP]);
1175eaa728eeSbellard             if (intno == 0x0e) {
117693fcfe39Saliguori                 qemu_log(" CR2=" TARGET_FMT_lx, env->cr[2]);
1177eaa728eeSbellard             } else {
11784b34e3adSliguang                 qemu_log(" env->regs[R_EAX]=" TARGET_FMT_lx, env->regs[R_EAX]);
1179eaa728eeSbellard             }
118093fcfe39Saliguori             qemu_log("\n");
1181a0762859SAndreas Färber             log_cpu_state(CPU(cpu), CPU_DUMP_CCOP);
1182eaa728eeSbellard #if 0
1183eaa728eeSbellard             {
1184eaa728eeSbellard                 int i;
11859bd5494eSAdam Lackorzynski                 target_ulong ptr;
118620054ef0SBlue Swirl 
118793fcfe39Saliguori                 qemu_log("       code=");
1188eaa728eeSbellard                 ptr = env->segs[R_CS].base + env->eip;
1189eaa728eeSbellard                 for (i = 0; i < 16; i++) {
119093fcfe39Saliguori                     qemu_log(" %02x", ldub(ptr + i));
1191eaa728eeSbellard                 }
119293fcfe39Saliguori                 qemu_log("\n");
1193eaa728eeSbellard             }
1194eaa728eeSbellard #endif
1195eaa728eeSbellard             count++;
1196eaa728eeSbellard         }
1197eaa728eeSbellard     }
1198eaa728eeSbellard     if (env->cr[0] & CR0_PE_MASK) {
119900ea18d1Saliguori #if !defined(CONFIG_USER_ONLY)
1200f8dc4c64SPaolo Bonzini         if (env->hflags & HF_GUEST_MASK) {
12012999a0b2SBlue Swirl             handle_even_inj(env, intno, is_int, error_code, is_hw, 0);
120220054ef0SBlue Swirl         }
120300ea18d1Saliguori #endif
1204eb38c52cSblueswir1 #ifdef TARGET_X86_64
1205eaa728eeSbellard         if (env->hflags & HF_LMA_MASK) {
12062999a0b2SBlue Swirl             do_interrupt64(env, intno, is_int, error_code, next_eip, is_hw);
1207eaa728eeSbellard         } else
1208eaa728eeSbellard #endif
1209eaa728eeSbellard         {
12102999a0b2SBlue Swirl             do_interrupt_protected(env, intno, is_int, error_code, next_eip,
12112999a0b2SBlue Swirl                                    is_hw);
1212eaa728eeSbellard         }
1213eaa728eeSbellard     } else {
121400ea18d1Saliguori #if !defined(CONFIG_USER_ONLY)
1215f8dc4c64SPaolo Bonzini         if (env->hflags & HF_GUEST_MASK) {
12162999a0b2SBlue Swirl             handle_even_inj(env, intno, is_int, error_code, is_hw, 1);
121720054ef0SBlue Swirl         }
121800ea18d1Saliguori #endif
12192999a0b2SBlue Swirl         do_interrupt_real(env, intno, is_int, error_code, next_eip);
1220eaa728eeSbellard     }
12212ed51f5bSaliguori 
122200ea18d1Saliguori #if !defined(CONFIG_USER_ONLY)
1223f8dc4c64SPaolo Bonzini     if (env->hflags & HF_GUEST_MASK) {
1224fdfba1a2SEdgar E. Iglesias         CPUState *cs = CPU(cpu);
1225b216aa6cSPaolo Bonzini         uint32_t event_inj = x86_ldl_phys(cs, env->vm_vmcb +
122620054ef0SBlue Swirl                                       offsetof(struct vmcb,
122720054ef0SBlue Swirl                                                control.event_inj));
122820054ef0SBlue Swirl 
1229b216aa6cSPaolo Bonzini         x86_stl_phys(cs,
1230ab1da857SEdgar E. Iglesias                  env->vm_vmcb + offsetof(struct vmcb, control.event_inj),
123120054ef0SBlue Swirl                  event_inj & ~SVM_EVTINJ_VALID);
12322ed51f5bSaliguori     }
123300ea18d1Saliguori #endif
1234eaa728eeSbellard }
1235eaa728eeSbellard 
12362999a0b2SBlue Swirl void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw)
1237e694d4e2SBlue Swirl {
12386aa9e42fSRichard Henderson     do_interrupt_all(env_archcpu(env), intno, 0, 0, 0, is_hw);
1239e694d4e2SBlue Swirl }
1240e694d4e2SBlue Swirl 
12412999a0b2SBlue Swirl void helper_lldt(CPUX86State *env, int selector)
1242eaa728eeSbellard {
1243eaa728eeSbellard     SegmentCache *dt;
1244eaa728eeSbellard     uint32_t e1, e2;
1245eaa728eeSbellard     int index, entry_limit;
1246eaa728eeSbellard     target_ulong ptr;
1247eaa728eeSbellard 
1248eaa728eeSbellard     selector &= 0xffff;
1249eaa728eeSbellard     if ((selector & 0xfffc) == 0) {
1250eaa728eeSbellard         /* XXX: NULL selector case: invalid LDT */
1251eaa728eeSbellard         env->ldt.base = 0;
1252eaa728eeSbellard         env->ldt.limit = 0;
1253eaa728eeSbellard     } else {
125420054ef0SBlue Swirl         if (selector & 0x4) {
1255100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
125620054ef0SBlue Swirl         }
1257eaa728eeSbellard         dt = &env->gdt;
1258eaa728eeSbellard         index = selector & ~7;
1259eaa728eeSbellard #ifdef TARGET_X86_64
126020054ef0SBlue Swirl         if (env->hflags & HF_LMA_MASK) {
1261eaa728eeSbellard             entry_limit = 15;
126220054ef0SBlue Swirl         } else
1263eaa728eeSbellard #endif
126420054ef0SBlue Swirl         {
1265eaa728eeSbellard             entry_limit = 7;
126620054ef0SBlue Swirl         }
126720054ef0SBlue Swirl         if ((index + entry_limit) > dt->limit) {
1268100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
126920054ef0SBlue Swirl         }
1270eaa728eeSbellard         ptr = dt->base + index;
1271100ec099SPavel Dovgalyuk         e1 = cpu_ldl_kernel_ra(env, ptr, GETPC());
1272100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC());
127320054ef0SBlue Swirl         if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) {
1274100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
127520054ef0SBlue Swirl         }
127620054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1277100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC());
127820054ef0SBlue Swirl         }
1279eaa728eeSbellard #ifdef TARGET_X86_64
1280eaa728eeSbellard         if (env->hflags & HF_LMA_MASK) {
1281eaa728eeSbellard             uint32_t e3;
128220054ef0SBlue Swirl 
1283100ec099SPavel Dovgalyuk             e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC());
1284eaa728eeSbellard             load_seg_cache_raw_dt(&env->ldt, e1, e2);
1285eaa728eeSbellard             env->ldt.base |= (target_ulong)e3 << 32;
1286eaa728eeSbellard         } else
1287eaa728eeSbellard #endif
1288eaa728eeSbellard         {
1289eaa728eeSbellard             load_seg_cache_raw_dt(&env->ldt, e1, e2);
1290eaa728eeSbellard         }
1291eaa728eeSbellard     }
1292eaa728eeSbellard     env->ldt.selector = selector;
1293eaa728eeSbellard }
1294eaa728eeSbellard 
12952999a0b2SBlue Swirl void helper_ltr(CPUX86State *env, int selector)
1296eaa728eeSbellard {
1297eaa728eeSbellard     SegmentCache *dt;
1298eaa728eeSbellard     uint32_t e1, e2;
1299eaa728eeSbellard     int index, type, entry_limit;
1300eaa728eeSbellard     target_ulong ptr;
1301eaa728eeSbellard 
1302eaa728eeSbellard     selector &= 0xffff;
1303eaa728eeSbellard     if ((selector & 0xfffc) == 0) {
1304eaa728eeSbellard         /* NULL selector case: invalid TR */
1305eaa728eeSbellard         env->tr.base = 0;
1306eaa728eeSbellard         env->tr.limit = 0;
1307eaa728eeSbellard         env->tr.flags = 0;
1308eaa728eeSbellard     } else {
130920054ef0SBlue Swirl         if (selector & 0x4) {
1310100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
131120054ef0SBlue Swirl         }
1312eaa728eeSbellard         dt = &env->gdt;
1313eaa728eeSbellard         index = selector & ~7;
1314eaa728eeSbellard #ifdef TARGET_X86_64
131520054ef0SBlue Swirl         if (env->hflags & HF_LMA_MASK) {
1316eaa728eeSbellard             entry_limit = 15;
131720054ef0SBlue Swirl         } else
1318eaa728eeSbellard #endif
131920054ef0SBlue Swirl         {
1320eaa728eeSbellard             entry_limit = 7;
132120054ef0SBlue Swirl         }
132220054ef0SBlue Swirl         if ((index + entry_limit) > dt->limit) {
1323100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
132420054ef0SBlue Swirl         }
1325eaa728eeSbellard         ptr = dt->base + index;
1326100ec099SPavel Dovgalyuk         e1 = cpu_ldl_kernel_ra(env, ptr, GETPC());
1327100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC());
1328eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
1329eaa728eeSbellard         if ((e2 & DESC_S_MASK) ||
133020054ef0SBlue Swirl             (type != 1 && type != 9)) {
1331100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
133220054ef0SBlue Swirl         }
133320054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1334100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC());
133520054ef0SBlue Swirl         }
1336eaa728eeSbellard #ifdef TARGET_X86_64
1337eaa728eeSbellard         if (env->hflags & HF_LMA_MASK) {
1338eaa728eeSbellard             uint32_t e3, e4;
133920054ef0SBlue Swirl 
1340100ec099SPavel Dovgalyuk             e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC());
1341100ec099SPavel Dovgalyuk             e4 = cpu_ldl_kernel_ra(env, ptr + 12, GETPC());
134220054ef0SBlue Swirl             if ((e4 >> DESC_TYPE_SHIFT) & 0xf) {
1343100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
134420054ef0SBlue Swirl             }
1345eaa728eeSbellard             load_seg_cache_raw_dt(&env->tr, e1, e2);
1346eaa728eeSbellard             env->tr.base |= (target_ulong)e3 << 32;
1347eaa728eeSbellard         } else
1348eaa728eeSbellard #endif
1349eaa728eeSbellard         {
1350eaa728eeSbellard             load_seg_cache_raw_dt(&env->tr, e1, e2);
1351eaa728eeSbellard         }
1352eaa728eeSbellard         e2 |= DESC_TSS_BUSY_MASK;
1353100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC());
1354eaa728eeSbellard     }
1355eaa728eeSbellard     env->tr.selector = selector;
1356eaa728eeSbellard }
1357eaa728eeSbellard 
1358eaa728eeSbellard /* only works if protected mode and not VM86. seg_reg must be != R_CS */
13592999a0b2SBlue Swirl void helper_load_seg(CPUX86State *env, int seg_reg, int selector)
1360eaa728eeSbellard {
1361eaa728eeSbellard     uint32_t e1, e2;
1362eaa728eeSbellard     int cpl, dpl, rpl;
1363eaa728eeSbellard     SegmentCache *dt;
1364eaa728eeSbellard     int index;
1365eaa728eeSbellard     target_ulong ptr;
1366eaa728eeSbellard 
1367eaa728eeSbellard     selector &= 0xffff;
1368eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
1369eaa728eeSbellard     if ((selector & 0xfffc) == 0) {
1370eaa728eeSbellard         /* null selector case */
1371eaa728eeSbellard         if (seg_reg == R_SS
1372eaa728eeSbellard #ifdef TARGET_X86_64
1373eaa728eeSbellard             && (!(env->hflags & HF_CS64_MASK) || cpl == 3)
1374eaa728eeSbellard #endif
137520054ef0SBlue Swirl             ) {
1376100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
137720054ef0SBlue Swirl         }
1378eaa728eeSbellard         cpu_x86_load_seg_cache(env, seg_reg, selector, 0, 0, 0);
1379eaa728eeSbellard     } else {
1380eaa728eeSbellard 
138120054ef0SBlue Swirl         if (selector & 0x4) {
1382eaa728eeSbellard             dt = &env->ldt;
138320054ef0SBlue Swirl         } else {
1384eaa728eeSbellard             dt = &env->gdt;
138520054ef0SBlue Swirl         }
1386eaa728eeSbellard         index = selector & ~7;
138720054ef0SBlue Swirl         if ((index + 7) > dt->limit) {
1388100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
138920054ef0SBlue Swirl         }
1390eaa728eeSbellard         ptr = dt->base + index;
1391100ec099SPavel Dovgalyuk         e1 = cpu_ldl_kernel_ra(env, ptr, GETPC());
1392100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC());
1393eaa728eeSbellard 
139420054ef0SBlue Swirl         if (!(e2 & DESC_S_MASK)) {
1395100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
139620054ef0SBlue Swirl         }
1397eaa728eeSbellard         rpl = selector & 3;
1398eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1399eaa728eeSbellard         if (seg_reg == R_SS) {
1400eaa728eeSbellard             /* must be writable segment */
140120054ef0SBlue Swirl             if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) {
1402100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
140320054ef0SBlue Swirl             }
140420054ef0SBlue Swirl             if (rpl != cpl || dpl != cpl) {
1405100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
140620054ef0SBlue Swirl             }
1407eaa728eeSbellard         } else {
1408eaa728eeSbellard             /* must be readable segment */
140920054ef0SBlue Swirl             if ((e2 & (DESC_CS_MASK | DESC_R_MASK)) == DESC_CS_MASK) {
1410100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
141120054ef0SBlue Swirl             }
1412eaa728eeSbellard 
1413eaa728eeSbellard             if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) {
1414eaa728eeSbellard                 /* if not conforming code, test rights */
141520054ef0SBlue Swirl                 if (dpl < cpl || dpl < rpl) {
1416100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
1417eaa728eeSbellard                 }
1418eaa728eeSbellard             }
141920054ef0SBlue Swirl         }
1420eaa728eeSbellard 
1421eaa728eeSbellard         if (!(e2 & DESC_P_MASK)) {
142220054ef0SBlue Swirl             if (seg_reg == R_SS) {
1423100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0C_STACK, selector & 0xfffc, GETPC());
142420054ef0SBlue Swirl             } else {
1425100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC());
1426eaa728eeSbellard             }
142720054ef0SBlue Swirl         }
1428eaa728eeSbellard 
1429eaa728eeSbellard         /* set the access bit if not already set */
1430eaa728eeSbellard         if (!(e2 & DESC_A_MASK)) {
1431eaa728eeSbellard             e2 |= DESC_A_MASK;
1432100ec099SPavel Dovgalyuk             cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC());
1433eaa728eeSbellard         }
1434eaa728eeSbellard 
1435eaa728eeSbellard         cpu_x86_load_seg_cache(env, seg_reg, selector,
1436eaa728eeSbellard                        get_seg_base(e1, e2),
1437eaa728eeSbellard                        get_seg_limit(e1, e2),
1438eaa728eeSbellard                        e2);
1439eaa728eeSbellard #if 0
144093fcfe39Saliguori         qemu_log("load_seg: sel=0x%04x base=0x%08lx limit=0x%08lx flags=%08x\n",
1441eaa728eeSbellard                 selector, (unsigned long)sc->base, sc->limit, sc->flags);
1442eaa728eeSbellard #endif
1443eaa728eeSbellard     }
1444eaa728eeSbellard }
1445eaa728eeSbellard 
1446eaa728eeSbellard /* protected mode jump */
14472999a0b2SBlue Swirl void helper_ljmp_protected(CPUX86State *env, int new_cs, target_ulong new_eip,
1448100ec099SPavel Dovgalyuk                            target_ulong next_eip)
1449eaa728eeSbellard {
1450eaa728eeSbellard     int gate_cs, type;
1451eaa728eeSbellard     uint32_t e1, e2, cpl, dpl, rpl, limit;
1452eaa728eeSbellard 
145320054ef0SBlue Swirl     if ((new_cs & 0xfffc) == 0) {
1454100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
145520054ef0SBlue Swirl     }
1456100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) {
1457100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
145820054ef0SBlue Swirl     }
1459eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
1460eaa728eeSbellard     if (e2 & DESC_S_MASK) {
146120054ef0SBlue Swirl         if (!(e2 & DESC_CS_MASK)) {
1462100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
146320054ef0SBlue Swirl         }
1464eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1465eaa728eeSbellard         if (e2 & DESC_C_MASK) {
1466eaa728eeSbellard             /* conforming code segment */
146720054ef0SBlue Swirl             if (dpl > cpl) {
1468100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
146920054ef0SBlue Swirl             }
1470eaa728eeSbellard         } else {
1471eaa728eeSbellard             /* non conforming code segment */
1472eaa728eeSbellard             rpl = new_cs & 3;
147320054ef0SBlue Swirl             if (rpl > cpl) {
1474100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
1475eaa728eeSbellard             }
147620054ef0SBlue Swirl             if (dpl != cpl) {
1477100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
147820054ef0SBlue Swirl             }
147920054ef0SBlue Swirl         }
148020054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1481100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC());
148220054ef0SBlue Swirl         }
1483eaa728eeSbellard         limit = get_seg_limit(e1, e2);
1484eaa728eeSbellard         if (new_eip > limit &&
1485db7196dbSAndrew Oates             (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) {
1486db7196dbSAndrew Oates             raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
148720054ef0SBlue Swirl         }
1488eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1489eaa728eeSbellard                        get_seg_base(e1, e2), limit, e2);
1490a78d0eabSliguang         env->eip = new_eip;
1491eaa728eeSbellard     } else {
1492eaa728eeSbellard         /* jump to call or task gate */
1493eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1494eaa728eeSbellard         rpl = new_cs & 3;
1495eaa728eeSbellard         cpl = env->hflags & HF_CPL_MASK;
1496eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
14970aca0605SAndrew Oates 
14980aca0605SAndrew Oates #ifdef TARGET_X86_64
14990aca0605SAndrew Oates         if (env->efer & MSR_EFER_LMA) {
15000aca0605SAndrew Oates             if (type != 12) {
15010aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
15020aca0605SAndrew Oates             }
15030aca0605SAndrew Oates         }
15040aca0605SAndrew Oates #endif
1505eaa728eeSbellard         switch (type) {
1506eaa728eeSbellard         case 1: /* 286 TSS */
1507eaa728eeSbellard         case 9: /* 386 TSS */
1508eaa728eeSbellard         case 5: /* task gate */
150920054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
1510100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
151120054ef0SBlue Swirl             }
1512100ec099SPavel Dovgalyuk             switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_JMP, next_eip, GETPC());
1513eaa728eeSbellard             break;
1514eaa728eeSbellard         case 4: /* 286 call gate */
1515eaa728eeSbellard         case 12: /* 386 call gate */
151620054ef0SBlue Swirl             if ((dpl < cpl) || (dpl < rpl)) {
1517100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
151820054ef0SBlue Swirl             }
151920054ef0SBlue Swirl             if (!(e2 & DESC_P_MASK)) {
1520100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC());
152120054ef0SBlue Swirl             }
1522eaa728eeSbellard             gate_cs = e1 >> 16;
1523eaa728eeSbellard             new_eip = (e1 & 0xffff);
152420054ef0SBlue Swirl             if (type == 12) {
1525eaa728eeSbellard                 new_eip |= (e2 & 0xffff0000);
152620054ef0SBlue Swirl             }
15270aca0605SAndrew Oates 
15280aca0605SAndrew Oates #ifdef TARGET_X86_64
15290aca0605SAndrew Oates             if (env->efer & MSR_EFER_LMA) {
15300aca0605SAndrew Oates                 /* load the upper 8 bytes of the 64-bit call gate */
15310aca0605SAndrew Oates                 if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) {
15320aca0605SAndrew Oates                     raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc,
15330aca0605SAndrew Oates                                            GETPC());
15340aca0605SAndrew Oates                 }
15350aca0605SAndrew Oates                 type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
15360aca0605SAndrew Oates                 if (type != 0) {
15370aca0605SAndrew Oates                     raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc,
15380aca0605SAndrew Oates                                            GETPC());
15390aca0605SAndrew Oates                 }
15400aca0605SAndrew Oates                 new_eip |= ((target_ulong)e1) << 32;
15410aca0605SAndrew Oates             }
15420aca0605SAndrew Oates #endif
15430aca0605SAndrew Oates 
1544100ec099SPavel Dovgalyuk             if (load_segment_ra(env, &e1, &e2, gate_cs, GETPC()) != 0) {
1545100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
154620054ef0SBlue Swirl             }
1547eaa728eeSbellard             dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1548eaa728eeSbellard             /* must be code segment */
1549eaa728eeSbellard             if (((e2 & (DESC_S_MASK | DESC_CS_MASK)) !=
155020054ef0SBlue Swirl                  (DESC_S_MASK | DESC_CS_MASK))) {
1551100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
155220054ef0SBlue Swirl             }
1553eaa728eeSbellard             if (((e2 & DESC_C_MASK) && (dpl > cpl)) ||
155420054ef0SBlue Swirl                 (!(e2 & DESC_C_MASK) && (dpl != cpl))) {
1555100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
155620054ef0SBlue Swirl             }
15570aca0605SAndrew Oates #ifdef TARGET_X86_64
15580aca0605SAndrew Oates             if (env->efer & MSR_EFER_LMA) {
15590aca0605SAndrew Oates                 if (!(e2 & DESC_L_MASK)) {
15600aca0605SAndrew Oates                     raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
15610aca0605SAndrew Oates                 }
15620aca0605SAndrew Oates                 if (e2 & DESC_B_MASK) {
15630aca0605SAndrew Oates                     raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
15640aca0605SAndrew Oates                 }
15650aca0605SAndrew Oates             }
15660aca0605SAndrew Oates #endif
156720054ef0SBlue Swirl             if (!(e2 & DESC_P_MASK)) {
1568100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
156920054ef0SBlue Swirl             }
1570eaa728eeSbellard             limit = get_seg_limit(e1, e2);
15710aca0605SAndrew Oates             if (new_eip > limit &&
15720aca0605SAndrew Oates                 (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) {
1573100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
157420054ef0SBlue Swirl             }
1575eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, (gate_cs & 0xfffc) | cpl,
1576eaa728eeSbellard                                    get_seg_base(e1, e2), limit, e2);
1577a78d0eabSliguang             env->eip = new_eip;
1578eaa728eeSbellard             break;
1579eaa728eeSbellard         default:
1580100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
1581eaa728eeSbellard             break;
1582eaa728eeSbellard         }
1583eaa728eeSbellard     }
1584eaa728eeSbellard }
1585eaa728eeSbellard 
1586eaa728eeSbellard /* real mode call */
15878c03ab9fSRichard Henderson void helper_lcall_real(CPUX86State *env, uint32_t new_cs, uint32_t new_eip,
15888c03ab9fSRichard Henderson                        int shift, uint32_t next_eip)
1589eaa728eeSbellard {
1590059368bcSRichard Henderson     StackAccess sa;
1591eaa728eeSbellard 
1592059368bcSRichard Henderson     sa.env = env;
1593059368bcSRichard Henderson     sa.ra = GETPC();
1594059368bcSRichard Henderson     sa.sp = env->regs[R_ESP];
1595059368bcSRichard Henderson     sa.sp_mask = get_sp_mask(env->segs[R_SS].flags);
1596059368bcSRichard Henderson     sa.ss_base = env->segs[R_SS].base;
15978053862aSPaolo Bonzini     sa.mmu_index = cpu_mmu_index_kernel(env);
1598059368bcSRichard Henderson 
1599eaa728eeSbellard     if (shift) {
1600059368bcSRichard Henderson         pushl(&sa, env->segs[R_CS].selector);
1601059368bcSRichard Henderson         pushl(&sa, next_eip);
1602eaa728eeSbellard     } else {
1603059368bcSRichard Henderson         pushw(&sa, env->segs[R_CS].selector);
1604059368bcSRichard Henderson         pushw(&sa, next_eip);
1605eaa728eeSbellard     }
1606eaa728eeSbellard 
1607059368bcSRichard Henderson     SET_ESP(sa.sp, sa.sp_mask);
1608eaa728eeSbellard     env->eip = new_eip;
1609eaa728eeSbellard     env->segs[R_CS].selector = new_cs;
1610eaa728eeSbellard     env->segs[R_CS].base = (new_cs << 4);
1611eaa728eeSbellard }
1612eaa728eeSbellard 
1613eaa728eeSbellard /* protected mode call */
16142999a0b2SBlue Swirl void helper_lcall_protected(CPUX86State *env, int new_cs, target_ulong new_eip,
1615100ec099SPavel Dovgalyuk                             int shift, target_ulong next_eip)
1616eaa728eeSbellard {
1617eaa728eeSbellard     int new_stack, i;
16180aca0605SAndrew Oates     uint32_t e1, e2, cpl, dpl, rpl, selector, param_count;
1619059368bcSRichard Henderson     uint32_t ss = 0, ss_e1 = 0, ss_e2 = 0, type, ss_dpl;
1620eaa728eeSbellard     uint32_t val, limit, old_sp_mask;
1621059368bcSRichard Henderson     target_ulong old_ssp, offset;
1622059368bcSRichard Henderson     StackAccess sa;
1623eaa728eeSbellard 
16240aca0605SAndrew Oates     LOG_PCALL("lcall %04x:" TARGET_FMT_lx " s=%d\n", new_cs, new_eip, shift);
16256aa9e42fSRichard Henderson     LOG_PCALL_STATE(env_cpu(env));
162620054ef0SBlue Swirl     if ((new_cs & 0xfffc) == 0) {
1627100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
162820054ef0SBlue Swirl     }
1629100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) {
1630100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
163120054ef0SBlue Swirl     }
1632eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
1633d12d51d5Saliguori     LOG_PCALL("desc=%08x:%08x\n", e1, e2);
1634059368bcSRichard Henderson 
1635059368bcSRichard Henderson     sa.env = env;
1636059368bcSRichard Henderson     sa.ra = GETPC();
16378053862aSPaolo Bonzini     sa.mmu_index = cpu_mmu_index_kernel(env);
1638059368bcSRichard Henderson 
1639eaa728eeSbellard     if (e2 & DESC_S_MASK) {
164020054ef0SBlue Swirl         if (!(e2 & DESC_CS_MASK)) {
1641100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
164220054ef0SBlue Swirl         }
1643eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1644eaa728eeSbellard         if (e2 & DESC_C_MASK) {
1645eaa728eeSbellard             /* conforming code segment */
164620054ef0SBlue Swirl             if (dpl > cpl) {
1647100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
164820054ef0SBlue Swirl             }
1649eaa728eeSbellard         } else {
1650eaa728eeSbellard             /* non conforming code segment */
1651eaa728eeSbellard             rpl = new_cs & 3;
165220054ef0SBlue Swirl             if (rpl > cpl) {
1653100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
1654eaa728eeSbellard             }
165520054ef0SBlue Swirl             if (dpl != cpl) {
1656100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
165720054ef0SBlue Swirl             }
165820054ef0SBlue Swirl         }
165920054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1660100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC());
166120054ef0SBlue Swirl         }
1662eaa728eeSbellard 
1663eaa728eeSbellard #ifdef TARGET_X86_64
1664eaa728eeSbellard         /* XXX: check 16/32 bit cases in long mode */
1665eaa728eeSbellard         if (shift == 2) {
1666eaa728eeSbellard             /* 64 bit case */
1667059368bcSRichard Henderson             sa.sp = env->regs[R_ESP];
1668059368bcSRichard Henderson             sa.sp_mask = -1;
1669059368bcSRichard Henderson             sa.ss_base = 0;
1670059368bcSRichard Henderson             pushq(&sa, env->segs[R_CS].selector);
1671059368bcSRichard Henderson             pushq(&sa, next_eip);
1672eaa728eeSbellard             /* from this point, not restartable */
1673059368bcSRichard Henderson             env->regs[R_ESP] = sa.sp;
1674eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1675eaa728eeSbellard                                    get_seg_base(e1, e2),
1676eaa728eeSbellard                                    get_seg_limit(e1, e2), e2);
1677a78d0eabSliguang             env->eip = new_eip;
1678eaa728eeSbellard         } else
1679eaa728eeSbellard #endif
1680eaa728eeSbellard         {
1681059368bcSRichard Henderson             sa.sp = env->regs[R_ESP];
1682059368bcSRichard Henderson             sa.sp_mask = get_sp_mask(env->segs[R_SS].flags);
1683059368bcSRichard Henderson             sa.ss_base = env->segs[R_SS].base;
1684eaa728eeSbellard             if (shift) {
1685059368bcSRichard Henderson                 pushl(&sa, env->segs[R_CS].selector);
1686059368bcSRichard Henderson                 pushl(&sa, next_eip);
1687eaa728eeSbellard             } else {
1688059368bcSRichard Henderson                 pushw(&sa, env->segs[R_CS].selector);
1689059368bcSRichard Henderson                 pushw(&sa, next_eip);
1690eaa728eeSbellard             }
1691eaa728eeSbellard 
1692eaa728eeSbellard             limit = get_seg_limit(e1, e2);
169320054ef0SBlue Swirl             if (new_eip > limit) {
1694100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
169520054ef0SBlue Swirl             }
1696eaa728eeSbellard             /* from this point, not restartable */
1697059368bcSRichard Henderson             SET_ESP(sa.sp, sa.sp_mask);
1698eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1699eaa728eeSbellard                                    get_seg_base(e1, e2), limit, e2);
1700a78d0eabSliguang             env->eip = new_eip;
1701eaa728eeSbellard         }
1702eaa728eeSbellard     } else {
1703eaa728eeSbellard         /* check gate type */
1704eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
1705eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1706eaa728eeSbellard         rpl = new_cs & 3;
17070aca0605SAndrew Oates 
17080aca0605SAndrew Oates #ifdef TARGET_X86_64
17090aca0605SAndrew Oates         if (env->efer & MSR_EFER_LMA) {
17100aca0605SAndrew Oates             if (type != 12) {
17110aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
17120aca0605SAndrew Oates             }
17130aca0605SAndrew Oates         }
17140aca0605SAndrew Oates #endif
17150aca0605SAndrew Oates 
1716eaa728eeSbellard         switch (type) {
1717eaa728eeSbellard         case 1: /* available 286 TSS */
1718eaa728eeSbellard         case 9: /* available 386 TSS */
1719eaa728eeSbellard         case 5: /* task gate */
172020054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
1721100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
172220054ef0SBlue Swirl             }
1723100ec099SPavel Dovgalyuk             switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_CALL, next_eip, GETPC());
1724eaa728eeSbellard             return;
1725eaa728eeSbellard         case 4: /* 286 call gate */
1726eaa728eeSbellard         case 12: /* 386 call gate */
1727eaa728eeSbellard             break;
1728eaa728eeSbellard         default:
1729100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
1730eaa728eeSbellard             break;
1731eaa728eeSbellard         }
1732eaa728eeSbellard         shift = type >> 3;
1733eaa728eeSbellard 
173420054ef0SBlue Swirl         if (dpl < cpl || dpl < rpl) {
1735100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
173620054ef0SBlue Swirl         }
1737eaa728eeSbellard         /* check valid bit */
173820054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1739100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG,  new_cs & 0xfffc, GETPC());
174020054ef0SBlue Swirl         }
1741eaa728eeSbellard         selector = e1 >> 16;
1742eaa728eeSbellard         param_count = e2 & 0x1f;
17430aca0605SAndrew Oates         offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
17440aca0605SAndrew Oates #ifdef TARGET_X86_64
17450aca0605SAndrew Oates         if (env->efer & MSR_EFER_LMA) {
17460aca0605SAndrew Oates             /* load the upper 8 bytes of the 64-bit call gate */
17470aca0605SAndrew Oates             if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) {
17480aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc,
17490aca0605SAndrew Oates                                        GETPC());
17500aca0605SAndrew Oates             }
17510aca0605SAndrew Oates             type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
17520aca0605SAndrew Oates             if (type != 0) {
17530aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc,
17540aca0605SAndrew Oates                                        GETPC());
17550aca0605SAndrew Oates             }
17560aca0605SAndrew Oates             offset |= ((target_ulong)e1) << 32;
17570aca0605SAndrew Oates         }
17580aca0605SAndrew Oates #endif
175920054ef0SBlue Swirl         if ((selector & 0xfffc) == 0) {
1760100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
176120054ef0SBlue Swirl         }
1762eaa728eeSbellard 
1763100ec099SPavel Dovgalyuk         if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
1764100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
176520054ef0SBlue Swirl         }
176620054ef0SBlue Swirl         if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) {
1767100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
176820054ef0SBlue Swirl         }
1769eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
177020054ef0SBlue Swirl         if (dpl > cpl) {
1771100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
177220054ef0SBlue Swirl         }
17730aca0605SAndrew Oates #ifdef TARGET_X86_64
17740aca0605SAndrew Oates         if (env->efer & MSR_EFER_LMA) {
17750aca0605SAndrew Oates             if (!(e2 & DESC_L_MASK)) {
17760aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
17770aca0605SAndrew Oates             }
17780aca0605SAndrew Oates             if (e2 & DESC_B_MASK) {
17790aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
17800aca0605SAndrew Oates             }
17810aca0605SAndrew Oates             shift++;
17820aca0605SAndrew Oates         }
17830aca0605SAndrew Oates #endif
178420054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1785100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC());
178620054ef0SBlue Swirl         }
1787eaa728eeSbellard 
1788eaa728eeSbellard         if (!(e2 & DESC_C_MASK) && dpl < cpl) {
1789eaa728eeSbellard             /* to inner privilege */
17900aca0605SAndrew Oates #ifdef TARGET_X86_64
17910aca0605SAndrew Oates             if (shift == 2) {
17920aca0605SAndrew Oates                 ss = dpl;  /* SS = NULL selector with RPL = new CPL */
17930aca0605SAndrew Oates                 new_stack = 1;
1794059368bcSRichard Henderson                 sa.sp = get_rsp_from_tss(env, dpl);
1795059368bcSRichard Henderson                 sa.sp_mask = -1;
1796059368bcSRichard Henderson                 sa.ss_base = 0;  /* SS base is always zero in IA-32e mode */
17970aca0605SAndrew Oates                 LOG_PCALL("new ss:rsp=%04x:%016llx env->regs[R_ESP]="
1798059368bcSRichard Henderson                           TARGET_FMT_lx "\n", ss, sa.sp, env->regs[R_ESP]);
17990aca0605SAndrew Oates             } else
18000aca0605SAndrew Oates #endif
18010aca0605SAndrew Oates             {
18020aca0605SAndrew Oates                 uint32_t sp32;
18030aca0605SAndrew Oates                 get_ss_esp_from_tss(env, &ss, &sp32, dpl, GETPC());
180490a2541bSliguang                 LOG_PCALL("new ss:esp=%04x:%08x param_count=%d env->regs[R_ESP]="
18050aca0605SAndrew Oates                           TARGET_FMT_lx "\n", ss, sp32, param_count,
180690a2541bSliguang                           env->regs[R_ESP]);
180720054ef0SBlue Swirl                 if ((ss & 0xfffc) == 0) {
1808100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
180920054ef0SBlue Swirl                 }
181020054ef0SBlue Swirl                 if ((ss & 3) != dpl) {
1811100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
181220054ef0SBlue Swirl                 }
1813100ec099SPavel Dovgalyuk                 if (load_segment_ra(env, &ss_e1, &ss_e2, ss, GETPC()) != 0) {
1814100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
181520054ef0SBlue Swirl                 }
1816eaa728eeSbellard                 ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
181720054ef0SBlue Swirl                 if (ss_dpl != dpl) {
1818100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
181920054ef0SBlue Swirl                 }
1820eaa728eeSbellard                 if (!(ss_e2 & DESC_S_MASK) ||
1821eaa728eeSbellard                     (ss_e2 & DESC_CS_MASK) ||
182220054ef0SBlue Swirl                     !(ss_e2 & DESC_W_MASK)) {
1823100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
182420054ef0SBlue Swirl                 }
182520054ef0SBlue Swirl                 if (!(ss_e2 & DESC_P_MASK)) {
1826100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
182720054ef0SBlue Swirl                 }
1828eaa728eeSbellard 
1829059368bcSRichard Henderson                 sa.sp = sp32;
1830059368bcSRichard Henderson                 sa.sp_mask = get_sp_mask(ss_e2);
1831059368bcSRichard Henderson                 sa.ss_base = get_seg_base(ss_e1, ss_e2);
18320aca0605SAndrew Oates             }
18330aca0605SAndrew Oates 
183420054ef0SBlue Swirl             /* push_size = ((param_count * 2) + 8) << shift; */
1835eaa728eeSbellard             old_sp_mask = get_sp_mask(env->segs[R_SS].flags);
1836eaa728eeSbellard             old_ssp = env->segs[R_SS].base;
1837059368bcSRichard Henderson 
18380aca0605SAndrew Oates #ifdef TARGET_X86_64
18390aca0605SAndrew Oates             if (shift == 2) {
18400aca0605SAndrew Oates                 /* XXX: verify if new stack address is canonical */
1841059368bcSRichard Henderson                 pushq(&sa, env->segs[R_SS].selector);
1842059368bcSRichard Henderson                 pushq(&sa, env->regs[R_ESP]);
18430aca0605SAndrew Oates                 /* parameters aren't supported for 64-bit call gates */
18440aca0605SAndrew Oates             } else
18450aca0605SAndrew Oates #endif
18460aca0605SAndrew Oates             if (shift == 1) {
1847059368bcSRichard Henderson                 pushl(&sa, env->segs[R_SS].selector);
1848059368bcSRichard Henderson                 pushl(&sa, env->regs[R_ESP]);
1849eaa728eeSbellard                 for (i = param_count - 1; i >= 0; i--) {
18500bd385e7SPaolo Bonzini                     val = cpu_ldl_data_ra(env,
18510bd385e7SPaolo Bonzini                                           old_ssp + ((env->regs[R_ESP] + i * 4) & old_sp_mask),
18520bd385e7SPaolo Bonzini                                           GETPC());
1853059368bcSRichard Henderson                     pushl(&sa, val);
1854eaa728eeSbellard                 }
1855eaa728eeSbellard             } else {
1856059368bcSRichard Henderson                 pushw(&sa, env->segs[R_SS].selector);
1857059368bcSRichard Henderson                 pushw(&sa, env->regs[R_ESP]);
1858eaa728eeSbellard                 for (i = param_count - 1; i >= 0; i--) {
18590bd385e7SPaolo Bonzini                     val = cpu_lduw_data_ra(env,
18600bd385e7SPaolo Bonzini                                            old_ssp + ((env->regs[R_ESP] + i * 2) & old_sp_mask),
18610bd385e7SPaolo Bonzini                                            GETPC());
1862059368bcSRichard Henderson                     pushw(&sa, val);
1863eaa728eeSbellard                 }
1864eaa728eeSbellard             }
1865eaa728eeSbellard             new_stack = 1;
1866eaa728eeSbellard         } else {
1867eaa728eeSbellard             /* to same privilege */
1868059368bcSRichard Henderson             sa.sp = env->regs[R_ESP];
1869059368bcSRichard Henderson             sa.sp_mask = get_sp_mask(env->segs[R_SS].flags);
1870059368bcSRichard Henderson             sa.ss_base = env->segs[R_SS].base;
187120054ef0SBlue Swirl             /* push_size = (4 << shift); */
1872eaa728eeSbellard             new_stack = 0;
1873eaa728eeSbellard         }
1874eaa728eeSbellard 
18750aca0605SAndrew Oates #ifdef TARGET_X86_64
18760aca0605SAndrew Oates         if (shift == 2) {
1877059368bcSRichard Henderson             pushq(&sa, env->segs[R_CS].selector);
1878059368bcSRichard Henderson             pushq(&sa, next_eip);
18790aca0605SAndrew Oates         } else
18800aca0605SAndrew Oates #endif
18810aca0605SAndrew Oates         if (shift == 1) {
1882059368bcSRichard Henderson             pushl(&sa, env->segs[R_CS].selector);
1883059368bcSRichard Henderson             pushl(&sa, next_eip);
1884eaa728eeSbellard         } else {
1885059368bcSRichard Henderson             pushw(&sa, env->segs[R_CS].selector);
1886059368bcSRichard Henderson             pushw(&sa, next_eip);
1887eaa728eeSbellard         }
1888eaa728eeSbellard 
1889eaa728eeSbellard         /* from this point, not restartable */
1890eaa728eeSbellard 
1891eaa728eeSbellard         if (new_stack) {
18920aca0605SAndrew Oates #ifdef TARGET_X86_64
18930aca0605SAndrew Oates             if (shift == 2) {
18940aca0605SAndrew Oates                 cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, 0);
18950aca0605SAndrew Oates             } else
18960aca0605SAndrew Oates #endif
18970aca0605SAndrew Oates             {
1898eaa728eeSbellard                 ss = (ss & ~3) | dpl;
1899eaa728eeSbellard                 cpu_x86_load_seg_cache(env, R_SS, ss,
1900059368bcSRichard Henderson                                        sa.ss_base,
1901eaa728eeSbellard                                        get_seg_limit(ss_e1, ss_e2),
1902eaa728eeSbellard                                        ss_e2);
1903eaa728eeSbellard             }
19040aca0605SAndrew Oates         }
1905eaa728eeSbellard 
1906eaa728eeSbellard         selector = (selector & ~3) | dpl;
1907eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, selector,
1908eaa728eeSbellard                        get_seg_base(e1, e2),
1909eaa728eeSbellard                        get_seg_limit(e1, e2),
1910eaa728eeSbellard                        e2);
1911059368bcSRichard Henderson         SET_ESP(sa.sp, sa.sp_mask);
1912a78d0eabSliguang         env->eip = offset;
1913eaa728eeSbellard     }
1914eaa728eeSbellard }
1915eaa728eeSbellard 
1916eaa728eeSbellard /* real and vm86 mode iret */
19172999a0b2SBlue Swirl void helper_iret_real(CPUX86State *env, int shift)
1918eaa728eeSbellard {
1919059368bcSRichard Henderson     uint32_t new_cs, new_eip, new_eflags;
1920eaa728eeSbellard     int eflags_mask;
1921059368bcSRichard Henderson     StackAccess sa;
1922eaa728eeSbellard 
1923059368bcSRichard Henderson     sa.env = env;
1924059368bcSRichard Henderson     sa.ra = GETPC();
19258053862aSPaolo Bonzini     sa.mmu_index = x86_mmu_index_pl(env, 0);
1926059368bcSRichard Henderson     sa.sp_mask = 0xffff; /* XXXX: use SS segment size? */
1927059368bcSRichard Henderson     sa.sp = env->regs[R_ESP];
1928059368bcSRichard Henderson     sa.ss_base = env->segs[R_SS].base;
1929059368bcSRichard Henderson 
1930eaa728eeSbellard     if (shift == 1) {
1931eaa728eeSbellard         /* 32 bits */
1932059368bcSRichard Henderson         new_eip = popl(&sa);
1933059368bcSRichard Henderson         new_cs = popl(&sa) & 0xffff;
1934059368bcSRichard Henderson         new_eflags = popl(&sa);
1935eaa728eeSbellard     } else {
1936eaa728eeSbellard         /* 16 bits */
1937059368bcSRichard Henderson         new_eip = popw(&sa);
1938059368bcSRichard Henderson         new_cs = popw(&sa);
1939059368bcSRichard Henderson         new_eflags = popw(&sa);
1940eaa728eeSbellard     }
1941059368bcSRichard Henderson     SET_ESP(sa.sp, sa.sp_mask);
1942bdadc0b5Smalc     env->segs[R_CS].selector = new_cs;
1943bdadc0b5Smalc     env->segs[R_CS].base = (new_cs << 4);
1944eaa728eeSbellard     env->eip = new_eip;
194520054ef0SBlue Swirl     if (env->eflags & VM_MASK) {
194620054ef0SBlue Swirl         eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | RF_MASK |
194720054ef0SBlue Swirl             NT_MASK;
194820054ef0SBlue Swirl     } else {
194920054ef0SBlue Swirl         eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | IOPL_MASK |
195020054ef0SBlue Swirl             RF_MASK | NT_MASK;
195120054ef0SBlue Swirl     }
195220054ef0SBlue Swirl     if (shift == 0) {
1953eaa728eeSbellard         eflags_mask &= 0xffff;
195420054ef0SBlue Swirl     }
1955997ff0d9SBlue Swirl     cpu_load_eflags(env, new_eflags, eflags_mask);
1956db620f46Sbellard     env->hflags2 &= ~HF2_NMI_MASK;
1957eaa728eeSbellard }
1958eaa728eeSbellard 
1959c117e5b1SPhilippe Mathieu-Daudé static inline void validate_seg(CPUX86State *env, X86Seg seg_reg, int cpl)
1960eaa728eeSbellard {
1961eaa728eeSbellard     int dpl;
1962eaa728eeSbellard     uint32_t e2;
1963eaa728eeSbellard 
1964eaa728eeSbellard     /* XXX: on x86_64, we do not want to nullify FS and GS because
1965eaa728eeSbellard        they may still contain a valid base. I would be interested to
1966eaa728eeSbellard        know how a real x86_64 CPU behaves */
1967eaa728eeSbellard     if ((seg_reg == R_FS || seg_reg == R_GS) &&
196820054ef0SBlue Swirl         (env->segs[seg_reg].selector & 0xfffc) == 0) {
1969eaa728eeSbellard         return;
197020054ef0SBlue Swirl     }
1971eaa728eeSbellard 
1972eaa728eeSbellard     e2 = env->segs[seg_reg].flags;
1973eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1974eaa728eeSbellard     if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) {
1975eaa728eeSbellard         /* data or non conforming code segment */
1976eaa728eeSbellard         if (dpl < cpl) {
1977c2ba0515SBin Meng             cpu_x86_load_seg_cache(env, seg_reg, 0,
1978c2ba0515SBin Meng                                    env->segs[seg_reg].base,
1979c2ba0515SBin Meng                                    env->segs[seg_reg].limit,
1980c2ba0515SBin Meng                                    env->segs[seg_reg].flags & ~DESC_P_MASK);
1981eaa728eeSbellard         }
1982eaa728eeSbellard     }
1983eaa728eeSbellard }
1984eaa728eeSbellard 
1985eaa728eeSbellard /* protected mode iret */
19862999a0b2SBlue Swirl static inline void helper_ret_protected(CPUX86State *env, int shift,
1987100ec099SPavel Dovgalyuk                                         int is_iret, int addend,
1988100ec099SPavel Dovgalyuk                                         uintptr_t retaddr)
1989eaa728eeSbellard {
1990eaa728eeSbellard     uint32_t new_cs, new_eflags, new_ss;
1991eaa728eeSbellard     uint32_t new_es, new_ds, new_fs, new_gs;
1992eaa728eeSbellard     uint32_t e1, e2, ss_e1, ss_e2;
1993eaa728eeSbellard     int cpl, dpl, rpl, eflags_mask, iopl;
1994059368bcSRichard Henderson     target_ulong new_eip, new_esp;
1995059368bcSRichard Henderson     StackAccess sa;
1996059368bcSRichard Henderson 
19978053862aSPaolo Bonzini     cpl = env->hflags & HF_CPL_MASK;
19988053862aSPaolo Bonzini 
1999059368bcSRichard Henderson     sa.env = env;
2000059368bcSRichard Henderson     sa.ra = retaddr;
20018053862aSPaolo Bonzini     sa.mmu_index = x86_mmu_index_pl(env, cpl);
2002eaa728eeSbellard 
2003eaa728eeSbellard #ifdef TARGET_X86_64
200420054ef0SBlue Swirl     if (shift == 2) {
2005059368bcSRichard Henderson         sa.sp_mask = -1;
200620054ef0SBlue Swirl     } else
2007eaa728eeSbellard #endif
200820054ef0SBlue Swirl     {
2009059368bcSRichard Henderson         sa.sp_mask = get_sp_mask(env->segs[R_SS].flags);
201020054ef0SBlue Swirl     }
2011059368bcSRichard Henderson     sa.sp = env->regs[R_ESP];
2012059368bcSRichard Henderson     sa.ss_base = env->segs[R_SS].base;
2013eaa728eeSbellard     new_eflags = 0; /* avoid warning */
2014eaa728eeSbellard #ifdef TARGET_X86_64
2015eaa728eeSbellard     if (shift == 2) {
2016059368bcSRichard Henderson         new_eip = popq(&sa);
2017059368bcSRichard Henderson         new_cs = popq(&sa) & 0xffff;
2018eaa728eeSbellard         if (is_iret) {
2019059368bcSRichard Henderson             new_eflags = popq(&sa);
2020eaa728eeSbellard         }
2021eaa728eeSbellard     } else
2022eaa728eeSbellard #endif
202320054ef0SBlue Swirl     {
2024eaa728eeSbellard         if (shift == 1) {
2025eaa728eeSbellard             /* 32 bits */
2026059368bcSRichard Henderson             new_eip = popl(&sa);
2027059368bcSRichard Henderson             new_cs = popl(&sa) & 0xffff;
2028eaa728eeSbellard             if (is_iret) {
2029059368bcSRichard Henderson                 new_eflags = popl(&sa);
203020054ef0SBlue Swirl                 if (new_eflags & VM_MASK) {
2031eaa728eeSbellard                     goto return_to_vm86;
2032eaa728eeSbellard                 }
203320054ef0SBlue Swirl             }
2034eaa728eeSbellard         } else {
2035eaa728eeSbellard             /* 16 bits */
2036059368bcSRichard Henderson             new_eip = popw(&sa);
2037059368bcSRichard Henderson             new_cs = popw(&sa);
203820054ef0SBlue Swirl             if (is_iret) {
2039059368bcSRichard Henderson                 new_eflags = popw(&sa);
2040eaa728eeSbellard             }
204120054ef0SBlue Swirl         }
204220054ef0SBlue Swirl     }
2043d12d51d5Saliguori     LOG_PCALL("lret new %04x:" TARGET_FMT_lx " s=%d addend=0x%x\n",
2044eaa728eeSbellard               new_cs, new_eip, shift, addend);
20456aa9e42fSRichard Henderson     LOG_PCALL_STATE(env_cpu(env));
204620054ef0SBlue Swirl     if ((new_cs & 0xfffc) == 0) {
2047100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
2048eaa728eeSbellard     }
2049100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, new_cs, retaddr) != 0) {
2050100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
205120054ef0SBlue Swirl     }
205220054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK) ||
205320054ef0SBlue Swirl         !(e2 & DESC_CS_MASK)) {
2054100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
205520054ef0SBlue Swirl     }
205620054ef0SBlue Swirl     rpl = new_cs & 3;
205720054ef0SBlue Swirl     if (rpl < cpl) {
2058100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
205920054ef0SBlue Swirl     }
206020054ef0SBlue Swirl     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
206120054ef0SBlue Swirl     if (e2 & DESC_C_MASK) {
206220054ef0SBlue Swirl         if (dpl > rpl) {
2063100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
206420054ef0SBlue Swirl         }
206520054ef0SBlue Swirl     } else {
206620054ef0SBlue Swirl         if (dpl != rpl) {
2067100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
206820054ef0SBlue Swirl         }
206920054ef0SBlue Swirl     }
207020054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
2071100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, retaddr);
207220054ef0SBlue Swirl     }
2073eaa728eeSbellard 
2074059368bcSRichard Henderson     sa.sp += addend;
2075eaa728eeSbellard     if (rpl == cpl && (!(env->hflags & HF_CS64_MASK) ||
2076eaa728eeSbellard                        ((env->hflags & HF_CS64_MASK) && !is_iret))) {
20771235fc06Sths         /* return to same privilege level */
2078eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, new_cs,
2079eaa728eeSbellard                        get_seg_base(e1, e2),
2080eaa728eeSbellard                        get_seg_limit(e1, e2),
2081eaa728eeSbellard                        e2);
2082eaa728eeSbellard     } else {
2083eaa728eeSbellard         /* return to different privilege level */
2084eaa728eeSbellard #ifdef TARGET_X86_64
2085eaa728eeSbellard         if (shift == 2) {
2086059368bcSRichard Henderson             new_esp = popq(&sa);
2087059368bcSRichard Henderson             new_ss = popq(&sa) & 0xffff;
2088eaa728eeSbellard         } else
2089eaa728eeSbellard #endif
209020054ef0SBlue Swirl         {
2091eaa728eeSbellard             if (shift == 1) {
2092eaa728eeSbellard                 /* 32 bits */
2093059368bcSRichard Henderson                 new_esp = popl(&sa);
2094059368bcSRichard Henderson                 new_ss = popl(&sa) & 0xffff;
2095eaa728eeSbellard             } else {
2096eaa728eeSbellard                 /* 16 bits */
2097059368bcSRichard Henderson                 new_esp = popw(&sa);
2098059368bcSRichard Henderson                 new_ss = popw(&sa);
2099eaa728eeSbellard             }
210020054ef0SBlue Swirl         }
2101d12d51d5Saliguori         LOG_PCALL("new ss:esp=%04x:" TARGET_FMT_lx "\n",
2102eaa728eeSbellard                   new_ss, new_esp);
2103eaa728eeSbellard         if ((new_ss & 0xfffc) == 0) {
2104eaa728eeSbellard #ifdef TARGET_X86_64
2105eaa728eeSbellard             /* NULL ss is allowed in long mode if cpl != 3 */
2106eaa728eeSbellard             /* XXX: test CS64? */
2107eaa728eeSbellard             if ((env->hflags & HF_LMA_MASK) && rpl != 3) {
2108eaa728eeSbellard                 cpu_x86_load_seg_cache(env, R_SS, new_ss,
2109eaa728eeSbellard                                        0, 0xffffffff,
2110eaa728eeSbellard                                        DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2111eaa728eeSbellard                                        DESC_S_MASK | (rpl << DESC_DPL_SHIFT) |
2112eaa728eeSbellard                                        DESC_W_MASK | DESC_A_MASK);
2113eaa728eeSbellard                 ss_e2 = DESC_B_MASK; /* XXX: should not be needed? */
2114eaa728eeSbellard             } else
2115eaa728eeSbellard #endif
2116eaa728eeSbellard             {
2117100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr);
2118eaa728eeSbellard             }
2119eaa728eeSbellard         } else {
212020054ef0SBlue Swirl             if ((new_ss & 3) != rpl) {
2121100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr);
212220054ef0SBlue Swirl             }
2123100ec099SPavel Dovgalyuk             if (load_segment_ra(env, &ss_e1, &ss_e2, new_ss, retaddr) != 0) {
2124100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr);
212520054ef0SBlue Swirl             }
2126eaa728eeSbellard             if (!(ss_e2 & DESC_S_MASK) ||
2127eaa728eeSbellard                 (ss_e2 & DESC_CS_MASK) ||
212820054ef0SBlue Swirl                 !(ss_e2 & DESC_W_MASK)) {
2129100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr);
213020054ef0SBlue Swirl             }
2131eaa728eeSbellard             dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
213220054ef0SBlue Swirl             if (dpl != rpl) {
2133100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr);
213420054ef0SBlue Swirl             }
213520054ef0SBlue Swirl             if (!(ss_e2 & DESC_P_MASK)) {
2136100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0B_NOSEG, new_ss & 0xfffc, retaddr);
213720054ef0SBlue Swirl             }
2138eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_SS, new_ss,
2139eaa728eeSbellard                                    get_seg_base(ss_e1, ss_e2),
2140eaa728eeSbellard                                    get_seg_limit(ss_e1, ss_e2),
2141eaa728eeSbellard                                    ss_e2);
2142eaa728eeSbellard         }
2143eaa728eeSbellard 
2144eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, new_cs,
2145eaa728eeSbellard                        get_seg_base(e1, e2),
2146eaa728eeSbellard                        get_seg_limit(e1, e2),
2147eaa728eeSbellard                        e2);
2148059368bcSRichard Henderson         sa.sp = new_esp;
2149eaa728eeSbellard #ifdef TARGET_X86_64
215020054ef0SBlue Swirl         if (env->hflags & HF_CS64_MASK) {
2151059368bcSRichard Henderson             sa.sp_mask = -1;
215220054ef0SBlue Swirl         } else
2153eaa728eeSbellard #endif
215420054ef0SBlue Swirl         {
2155059368bcSRichard Henderson             sa.sp_mask = get_sp_mask(ss_e2);
215620054ef0SBlue Swirl         }
2157eaa728eeSbellard 
2158eaa728eeSbellard         /* validate data segments */
21592999a0b2SBlue Swirl         validate_seg(env, R_ES, rpl);
21602999a0b2SBlue Swirl         validate_seg(env, R_DS, rpl);
21612999a0b2SBlue Swirl         validate_seg(env, R_FS, rpl);
21622999a0b2SBlue Swirl         validate_seg(env, R_GS, rpl);
2163eaa728eeSbellard 
2164059368bcSRichard Henderson         sa.sp += addend;
2165eaa728eeSbellard     }
2166059368bcSRichard Henderson     SET_ESP(sa.sp, sa.sp_mask);
2167eaa728eeSbellard     env->eip = new_eip;
2168eaa728eeSbellard     if (is_iret) {
2169eaa728eeSbellard         /* NOTE: 'cpl' is the _old_ CPL */
2170eaa728eeSbellard         eflags_mask = TF_MASK | AC_MASK | ID_MASK | RF_MASK | NT_MASK;
217120054ef0SBlue Swirl         if (cpl == 0) {
2172eaa728eeSbellard             eflags_mask |= IOPL_MASK;
217320054ef0SBlue Swirl         }
2174eaa728eeSbellard         iopl = (env->eflags >> IOPL_SHIFT) & 3;
217520054ef0SBlue Swirl         if (cpl <= iopl) {
2176eaa728eeSbellard             eflags_mask |= IF_MASK;
217720054ef0SBlue Swirl         }
217820054ef0SBlue Swirl         if (shift == 0) {
2179eaa728eeSbellard             eflags_mask &= 0xffff;
218020054ef0SBlue Swirl         }
2181997ff0d9SBlue Swirl         cpu_load_eflags(env, new_eflags, eflags_mask);
2182eaa728eeSbellard     }
2183eaa728eeSbellard     return;
2184eaa728eeSbellard 
2185eaa728eeSbellard  return_to_vm86:
2186059368bcSRichard Henderson     new_esp = popl(&sa);
2187059368bcSRichard Henderson     new_ss = popl(&sa);
2188059368bcSRichard Henderson     new_es = popl(&sa);
2189059368bcSRichard Henderson     new_ds = popl(&sa);
2190059368bcSRichard Henderson     new_fs = popl(&sa);
2191059368bcSRichard Henderson     new_gs = popl(&sa);
2192eaa728eeSbellard 
2193eaa728eeSbellard     /* modify processor state */
2194997ff0d9SBlue Swirl     cpu_load_eflags(env, new_eflags, TF_MASK | AC_MASK | ID_MASK |
2195997ff0d9SBlue Swirl                     IF_MASK | IOPL_MASK | VM_MASK | NT_MASK | VIF_MASK |
2196997ff0d9SBlue Swirl                     VIP_MASK);
21972999a0b2SBlue Swirl     load_seg_vm(env, R_CS, new_cs & 0xffff);
21982999a0b2SBlue Swirl     load_seg_vm(env, R_SS, new_ss & 0xffff);
21992999a0b2SBlue Swirl     load_seg_vm(env, R_ES, new_es & 0xffff);
22002999a0b2SBlue Swirl     load_seg_vm(env, R_DS, new_ds & 0xffff);
22012999a0b2SBlue Swirl     load_seg_vm(env, R_FS, new_fs & 0xffff);
22022999a0b2SBlue Swirl     load_seg_vm(env, R_GS, new_gs & 0xffff);
2203eaa728eeSbellard 
2204eaa728eeSbellard     env->eip = new_eip & 0xffff;
220508b3ded6Sliguang     env->regs[R_ESP] = new_esp;
2206eaa728eeSbellard }
2207eaa728eeSbellard 
22082999a0b2SBlue Swirl void helper_iret_protected(CPUX86State *env, int shift, int next_eip)
2209eaa728eeSbellard {
2210eaa728eeSbellard     int tss_selector, type;
2211eaa728eeSbellard     uint32_t e1, e2;
2212eaa728eeSbellard 
2213eaa728eeSbellard     /* specific case for TSS */
2214eaa728eeSbellard     if (env->eflags & NT_MASK) {
2215eaa728eeSbellard #ifdef TARGET_X86_64
221620054ef0SBlue Swirl         if (env->hflags & HF_LMA_MASK) {
2217100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
221820054ef0SBlue Swirl         }
2219eaa728eeSbellard #endif
2220100ec099SPavel Dovgalyuk         tss_selector = cpu_lduw_kernel_ra(env, env->tr.base + 0, GETPC());
222120054ef0SBlue Swirl         if (tss_selector & 4) {
2222100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC());
222320054ef0SBlue Swirl         }
2224100ec099SPavel Dovgalyuk         if (load_segment_ra(env, &e1, &e2, tss_selector, GETPC()) != 0) {
2225100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC());
222620054ef0SBlue Swirl         }
2227eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0x17;
2228eaa728eeSbellard         /* NOTE: we check both segment and busy TSS */
222920054ef0SBlue Swirl         if (type != 3) {
2230100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC());
223120054ef0SBlue Swirl         }
2232100ec099SPavel Dovgalyuk         switch_tss_ra(env, tss_selector, e1, e2, SWITCH_TSS_IRET, next_eip, GETPC());
2233eaa728eeSbellard     } else {
2234100ec099SPavel Dovgalyuk         helper_ret_protected(env, shift, 1, 0, GETPC());
2235eaa728eeSbellard     }
2236db620f46Sbellard     env->hflags2 &= ~HF2_NMI_MASK;
2237eaa728eeSbellard }
2238eaa728eeSbellard 
22392999a0b2SBlue Swirl void helper_lret_protected(CPUX86State *env, int shift, int addend)
2240eaa728eeSbellard {
2241100ec099SPavel Dovgalyuk     helper_ret_protected(env, shift, 0, addend, GETPC());
2242eaa728eeSbellard }
2243eaa728eeSbellard 
22442999a0b2SBlue Swirl void helper_sysenter(CPUX86State *env)
2245eaa728eeSbellard {
2246eaa728eeSbellard     if (env->sysenter_cs == 0) {
2247100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
2248eaa728eeSbellard     }
2249eaa728eeSbellard     env->eflags &= ~(VM_MASK | IF_MASK | RF_MASK);
22502436b61aSbalrog 
22512436b61aSbalrog #ifdef TARGET_X86_64
22522436b61aSbalrog     if (env->hflags & HF_LMA_MASK) {
22532436b61aSbalrog         cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc,
22542436b61aSbalrog                                0, 0xffffffff,
22552436b61aSbalrog                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
22562436b61aSbalrog                                DESC_S_MASK |
225720054ef0SBlue Swirl                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK |
225820054ef0SBlue Swirl                                DESC_L_MASK);
22592436b61aSbalrog     } else
22602436b61aSbalrog #endif
22612436b61aSbalrog     {
2262eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc,
2263eaa728eeSbellard                                0, 0xffffffff,
2264eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2265eaa728eeSbellard                                DESC_S_MASK |
2266eaa728eeSbellard                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
22672436b61aSbalrog     }
2268eaa728eeSbellard     cpu_x86_load_seg_cache(env, R_SS, (env->sysenter_cs + 8) & 0xfffc,
2269eaa728eeSbellard                            0, 0xffffffff,
2270eaa728eeSbellard                            DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2271eaa728eeSbellard                            DESC_S_MASK |
2272eaa728eeSbellard                            DESC_W_MASK | DESC_A_MASK);
227308b3ded6Sliguang     env->regs[R_ESP] = env->sysenter_esp;
2274a78d0eabSliguang     env->eip = env->sysenter_eip;
2275eaa728eeSbellard }
2276eaa728eeSbellard 
22772999a0b2SBlue Swirl void helper_sysexit(CPUX86State *env, int dflag)
2278eaa728eeSbellard {
2279eaa728eeSbellard     int cpl;
2280eaa728eeSbellard 
2281eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2282eaa728eeSbellard     if (env->sysenter_cs == 0 || cpl != 0) {
2283100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
2284eaa728eeSbellard     }
22852436b61aSbalrog #ifdef TARGET_X86_64
22862436b61aSbalrog     if (dflag == 2) {
228720054ef0SBlue Swirl         cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 32) & 0xfffc) |
228820054ef0SBlue Swirl                                3, 0, 0xffffffff,
22892436b61aSbalrog                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
22902436b61aSbalrog                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
229120054ef0SBlue Swirl                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK |
229220054ef0SBlue Swirl                                DESC_L_MASK);
229320054ef0SBlue Swirl         cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 40) & 0xfffc) |
229420054ef0SBlue Swirl                                3, 0, 0xffffffff,
22952436b61aSbalrog                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
22962436b61aSbalrog                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
22972436b61aSbalrog                                DESC_W_MASK | DESC_A_MASK);
22982436b61aSbalrog     } else
22992436b61aSbalrog #endif
23002436b61aSbalrog     {
230120054ef0SBlue Swirl         cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 16) & 0xfffc) |
230220054ef0SBlue Swirl                                3, 0, 0xffffffff,
2303eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2304eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
2305eaa728eeSbellard                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
230620054ef0SBlue Swirl         cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 24) & 0xfffc) |
230720054ef0SBlue Swirl                                3, 0, 0xffffffff,
2308eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2309eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
2310eaa728eeSbellard                                DESC_W_MASK | DESC_A_MASK);
23112436b61aSbalrog     }
231208b3ded6Sliguang     env->regs[R_ESP] = env->regs[R_ECX];
2313a78d0eabSliguang     env->eip = env->regs[R_EDX];
2314eaa728eeSbellard }
2315eaa728eeSbellard 
23162999a0b2SBlue Swirl target_ulong helper_lsl(CPUX86State *env, target_ulong selector1)
2317eaa728eeSbellard {
2318eaa728eeSbellard     unsigned int limit;
2319ae541c0eSPaolo Bonzini     uint32_t e1, e2, selector;
2320eaa728eeSbellard     int rpl, dpl, cpl, type;
2321eaa728eeSbellard 
2322eaa728eeSbellard     selector = selector1 & 0xffff;
2323ae541c0eSPaolo Bonzini     assert(CC_OP == CC_OP_EFLAGS);
232420054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
2325dc1ded53Saliguori         goto fail;
232620054ef0SBlue Swirl     }
2327100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
2328eaa728eeSbellard         goto fail;
232920054ef0SBlue Swirl     }
2330eaa728eeSbellard     rpl = selector & 3;
2331eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2332eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2333eaa728eeSbellard     if (e2 & DESC_S_MASK) {
2334eaa728eeSbellard         if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
2335eaa728eeSbellard             /* conforming */
2336eaa728eeSbellard         } else {
233720054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
2338eaa728eeSbellard                 goto fail;
2339eaa728eeSbellard             }
234020054ef0SBlue Swirl         }
2341eaa728eeSbellard     } else {
2342eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
2343eaa728eeSbellard         switch (type) {
2344eaa728eeSbellard         case 1:
2345eaa728eeSbellard         case 2:
2346eaa728eeSbellard         case 3:
2347eaa728eeSbellard         case 9:
2348eaa728eeSbellard         case 11:
2349eaa728eeSbellard             break;
2350eaa728eeSbellard         default:
2351eaa728eeSbellard             goto fail;
2352eaa728eeSbellard         }
2353eaa728eeSbellard         if (dpl < cpl || dpl < rpl) {
2354eaa728eeSbellard         fail:
2355ae541c0eSPaolo Bonzini             CC_SRC &= ~CC_Z;
2356eaa728eeSbellard             return 0;
2357eaa728eeSbellard         }
2358eaa728eeSbellard     }
2359eaa728eeSbellard     limit = get_seg_limit(e1, e2);
2360ae541c0eSPaolo Bonzini     CC_SRC |= CC_Z;
2361eaa728eeSbellard     return limit;
2362eaa728eeSbellard }
2363eaa728eeSbellard 
23642999a0b2SBlue Swirl target_ulong helper_lar(CPUX86State *env, target_ulong selector1)
2365eaa728eeSbellard {
2366ae541c0eSPaolo Bonzini     uint32_t e1, e2, selector;
2367eaa728eeSbellard     int rpl, dpl, cpl, type;
2368eaa728eeSbellard 
2369eaa728eeSbellard     selector = selector1 & 0xffff;
2370ae541c0eSPaolo Bonzini     assert(CC_OP == CC_OP_EFLAGS);
237120054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
2372eaa728eeSbellard         goto fail;
237320054ef0SBlue Swirl     }
2374100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
2375eaa728eeSbellard         goto fail;
237620054ef0SBlue Swirl     }
2377eaa728eeSbellard     rpl = selector & 3;
2378eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2379eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2380eaa728eeSbellard     if (e2 & DESC_S_MASK) {
2381eaa728eeSbellard         if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
2382eaa728eeSbellard             /* conforming */
2383eaa728eeSbellard         } else {
238420054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
2385eaa728eeSbellard                 goto fail;
2386eaa728eeSbellard             }
238720054ef0SBlue Swirl         }
2388eaa728eeSbellard     } else {
2389eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
2390eaa728eeSbellard         switch (type) {
2391eaa728eeSbellard         case 1:
2392eaa728eeSbellard         case 2:
2393eaa728eeSbellard         case 3:
2394eaa728eeSbellard         case 4:
2395eaa728eeSbellard         case 5:
2396eaa728eeSbellard         case 9:
2397eaa728eeSbellard         case 11:
2398eaa728eeSbellard         case 12:
2399eaa728eeSbellard             break;
2400eaa728eeSbellard         default:
2401eaa728eeSbellard             goto fail;
2402eaa728eeSbellard         }
2403eaa728eeSbellard         if (dpl < cpl || dpl < rpl) {
2404eaa728eeSbellard         fail:
2405ae541c0eSPaolo Bonzini             CC_SRC &= ~CC_Z;
2406eaa728eeSbellard             return 0;
2407eaa728eeSbellard         }
2408eaa728eeSbellard     }
2409ae541c0eSPaolo Bonzini     CC_SRC |= CC_Z;
2410eaa728eeSbellard     return e2 & 0x00f0ff00;
2411eaa728eeSbellard }
2412eaa728eeSbellard 
24132999a0b2SBlue Swirl void helper_verr(CPUX86State *env, target_ulong selector1)
2414eaa728eeSbellard {
2415eaa728eeSbellard     uint32_t e1, e2, eflags, selector;
2416eaa728eeSbellard     int rpl, dpl, cpl;
2417eaa728eeSbellard 
2418eaa728eeSbellard     selector = selector1 & 0xffff;
2419abdcc5c8SPaolo Bonzini     eflags = cpu_cc_compute_all(env) | CC_Z;
242020054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
2421eaa728eeSbellard         goto fail;
242220054ef0SBlue Swirl     }
2423100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
2424eaa728eeSbellard         goto fail;
242520054ef0SBlue Swirl     }
242620054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK)) {
2427eaa728eeSbellard         goto fail;
242820054ef0SBlue Swirl     }
2429eaa728eeSbellard     rpl = selector & 3;
2430eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2431eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2432eaa728eeSbellard     if (e2 & DESC_CS_MASK) {
243320054ef0SBlue Swirl         if (!(e2 & DESC_R_MASK)) {
2434eaa728eeSbellard             goto fail;
243520054ef0SBlue Swirl         }
2436eaa728eeSbellard         if (!(e2 & DESC_C_MASK)) {
243720054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
2438eaa728eeSbellard                 goto fail;
2439eaa728eeSbellard             }
244020054ef0SBlue Swirl         }
2441eaa728eeSbellard     } else {
2442eaa728eeSbellard         if (dpl < cpl || dpl < rpl) {
2443eaa728eeSbellard         fail:
2444abdcc5c8SPaolo Bonzini             eflags &= ~CC_Z;
2445eaa728eeSbellard         }
2446eaa728eeSbellard     }
2447abdcc5c8SPaolo Bonzini     CC_SRC = eflags;
2448abdcc5c8SPaolo Bonzini     CC_OP = CC_OP_EFLAGS;
2449eaa728eeSbellard }
2450eaa728eeSbellard 
24512999a0b2SBlue Swirl void helper_verw(CPUX86State *env, target_ulong selector1)
2452eaa728eeSbellard {
2453eaa728eeSbellard     uint32_t e1, e2, eflags, selector;
2454eaa728eeSbellard     int rpl, dpl, cpl;
2455eaa728eeSbellard 
2456eaa728eeSbellard     selector = selector1 & 0xffff;
2457abdcc5c8SPaolo Bonzini     eflags = cpu_cc_compute_all(env) | CC_Z;
245820054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
2459eaa728eeSbellard         goto fail;
246020054ef0SBlue Swirl     }
2461100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
2462eaa728eeSbellard         goto fail;
246320054ef0SBlue Swirl     }
246420054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK)) {
2465eaa728eeSbellard         goto fail;
246620054ef0SBlue Swirl     }
2467eaa728eeSbellard     rpl = selector & 3;
2468eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2469eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2470eaa728eeSbellard     if (e2 & DESC_CS_MASK) {
2471eaa728eeSbellard         goto fail;
2472eaa728eeSbellard     } else {
247320054ef0SBlue Swirl         if (dpl < cpl || dpl < rpl) {
2474eaa728eeSbellard             goto fail;
247520054ef0SBlue Swirl         }
2476eaa728eeSbellard         if (!(e2 & DESC_W_MASK)) {
2477eaa728eeSbellard         fail:
2478abdcc5c8SPaolo Bonzini             eflags &= ~CC_Z;
2479eaa728eeSbellard         }
2480eaa728eeSbellard     }
2481abdcc5c8SPaolo Bonzini     CC_SRC = eflags;
2482abdcc5c8SPaolo Bonzini     CC_OP = CC_OP_EFLAGS;
2483eaa728eeSbellard }
2484