xref: /qemu/target/i386/tcg/seg_helper.c (revision 30493a030ff154fc9ea5f91a848c6ec7a018efa1)
1eaa728eeSbellard /*
210774999SBlue Swirl  *  x86 segmentation related helpers:
310774999SBlue Swirl  *  TSS, interrupts, system calls, jumps and call/task gates, descriptors
4eaa728eeSbellard  *
5eaa728eeSbellard  *  Copyright (c) 2003 Fabrice Bellard
6eaa728eeSbellard  *
7eaa728eeSbellard  * This library is free software; you can redistribute it and/or
8eaa728eeSbellard  * modify it under the terms of the GNU Lesser General Public
9eaa728eeSbellard  * License as published by the Free Software Foundation; either
10d9ff33adSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
11eaa728eeSbellard  *
12eaa728eeSbellard  * This library is distributed in the hope that it will be useful,
13eaa728eeSbellard  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14eaa728eeSbellard  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
15eaa728eeSbellard  * Lesser General Public License for more details.
16eaa728eeSbellard  *
17eaa728eeSbellard  * You should have received a copy of the GNU Lesser General Public
188167ee88SBlue Swirl  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19eaa728eeSbellard  */
2083dae095SPaolo Bonzini 
21b6a0aa05SPeter Maydell #include "qemu/osdep.h"
223e457172SBlue Swirl #include "cpu.h"
231de7afc9SPaolo Bonzini #include "qemu/log.h"
242ef6175aSRichard Henderson #include "exec/helper-proto.h"
2563c91552SPaolo Bonzini #include "exec/exec-all.h"
26f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h"
27508127e2SPaolo Bonzini #include "exec/log.h"
28ed69e831SClaudio Fontana #include "helper-tcg.h"
29*30493a03SClaudio Fontana #include "seg_helper.h"
308a201bd4SPaolo Bonzini 
31eaa728eeSbellard /* return non zero if error */
32100ec099SPavel Dovgalyuk static inline int load_segment_ra(CPUX86State *env, uint32_t *e1_ptr,
33100ec099SPavel Dovgalyuk                                uint32_t *e2_ptr, int selector,
34100ec099SPavel Dovgalyuk                                uintptr_t retaddr)
35eaa728eeSbellard {
36eaa728eeSbellard     SegmentCache *dt;
37eaa728eeSbellard     int index;
38eaa728eeSbellard     target_ulong ptr;
39eaa728eeSbellard 
4020054ef0SBlue Swirl     if (selector & 0x4) {
41eaa728eeSbellard         dt = &env->ldt;
4220054ef0SBlue Swirl     } else {
43eaa728eeSbellard         dt = &env->gdt;
4420054ef0SBlue Swirl     }
45eaa728eeSbellard     index = selector & ~7;
4620054ef0SBlue Swirl     if ((index + 7) > dt->limit) {
47eaa728eeSbellard         return -1;
4820054ef0SBlue Swirl     }
49eaa728eeSbellard     ptr = dt->base + index;
50100ec099SPavel Dovgalyuk     *e1_ptr = cpu_ldl_kernel_ra(env, ptr, retaddr);
51100ec099SPavel Dovgalyuk     *e2_ptr = cpu_ldl_kernel_ra(env, ptr + 4, retaddr);
52eaa728eeSbellard     return 0;
53eaa728eeSbellard }
54eaa728eeSbellard 
55100ec099SPavel Dovgalyuk static inline int load_segment(CPUX86State *env, uint32_t *e1_ptr,
56100ec099SPavel Dovgalyuk                                uint32_t *e2_ptr, int selector)
57100ec099SPavel Dovgalyuk {
58100ec099SPavel Dovgalyuk     return load_segment_ra(env, e1_ptr, e2_ptr, selector, 0);
59100ec099SPavel Dovgalyuk }
60100ec099SPavel Dovgalyuk 
61eaa728eeSbellard static inline unsigned int get_seg_limit(uint32_t e1, uint32_t e2)
62eaa728eeSbellard {
63eaa728eeSbellard     unsigned int limit;
6420054ef0SBlue Swirl 
65eaa728eeSbellard     limit = (e1 & 0xffff) | (e2 & 0x000f0000);
6620054ef0SBlue Swirl     if (e2 & DESC_G_MASK) {
67eaa728eeSbellard         limit = (limit << 12) | 0xfff;
6820054ef0SBlue Swirl     }
69eaa728eeSbellard     return limit;
70eaa728eeSbellard }
71eaa728eeSbellard 
72eaa728eeSbellard static inline uint32_t get_seg_base(uint32_t e1, uint32_t e2)
73eaa728eeSbellard {
7420054ef0SBlue Swirl     return (e1 >> 16) | ((e2 & 0xff) << 16) | (e2 & 0xff000000);
75eaa728eeSbellard }
76eaa728eeSbellard 
7720054ef0SBlue Swirl static inline void load_seg_cache_raw_dt(SegmentCache *sc, uint32_t e1,
7820054ef0SBlue Swirl                                          uint32_t e2)
79eaa728eeSbellard {
80eaa728eeSbellard     sc->base = get_seg_base(e1, e2);
81eaa728eeSbellard     sc->limit = get_seg_limit(e1, e2);
82eaa728eeSbellard     sc->flags = e2;
83eaa728eeSbellard }
84eaa728eeSbellard 
85eaa728eeSbellard /* init the segment cache in vm86 mode. */
862999a0b2SBlue Swirl static inline void load_seg_vm(CPUX86State *env, int seg, int selector)
87eaa728eeSbellard {
88eaa728eeSbellard     selector &= 0xffff;
89b98dbc90SPaolo Bonzini 
90b98dbc90SPaolo Bonzini     cpu_x86_load_seg_cache(env, seg, selector, (selector << 4), 0xffff,
91b98dbc90SPaolo Bonzini                            DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
92b98dbc90SPaolo Bonzini                            DESC_A_MASK | (3 << DESC_DPL_SHIFT));
93eaa728eeSbellard }
94eaa728eeSbellard 
952999a0b2SBlue Swirl static inline void get_ss_esp_from_tss(CPUX86State *env, uint32_t *ss_ptr,
96100ec099SPavel Dovgalyuk                                        uint32_t *esp_ptr, int dpl,
97100ec099SPavel Dovgalyuk                                        uintptr_t retaddr)
98eaa728eeSbellard {
996aa9e42fSRichard Henderson     X86CPU *cpu = env_archcpu(env);
100eaa728eeSbellard     int type, index, shift;
101eaa728eeSbellard 
102eaa728eeSbellard #if 0
103eaa728eeSbellard     {
104eaa728eeSbellard         int i;
105eaa728eeSbellard         printf("TR: base=%p limit=%x\n", env->tr.base, env->tr.limit);
106eaa728eeSbellard         for (i = 0; i < env->tr.limit; i++) {
107eaa728eeSbellard             printf("%02x ", env->tr.base[i]);
10820054ef0SBlue Swirl             if ((i & 7) == 7) {
10920054ef0SBlue Swirl                 printf("\n");
11020054ef0SBlue Swirl             }
111eaa728eeSbellard         }
112eaa728eeSbellard         printf("\n");
113eaa728eeSbellard     }
114eaa728eeSbellard #endif
115eaa728eeSbellard 
11620054ef0SBlue Swirl     if (!(env->tr.flags & DESC_P_MASK)) {
117a47dddd7SAndreas Färber         cpu_abort(CPU(cpu), "invalid tss");
11820054ef0SBlue Swirl     }
119eaa728eeSbellard     type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
12020054ef0SBlue Swirl     if ((type & 7) != 1) {
121a47dddd7SAndreas Färber         cpu_abort(CPU(cpu), "invalid tss type");
12220054ef0SBlue Swirl     }
123eaa728eeSbellard     shift = type >> 3;
124eaa728eeSbellard     index = (dpl * 4 + 2) << shift;
12520054ef0SBlue Swirl     if (index + (4 << shift) - 1 > env->tr.limit) {
126100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0A_TSS, env->tr.selector & 0xfffc, retaddr);
12720054ef0SBlue Swirl     }
128eaa728eeSbellard     if (shift == 0) {
129100ec099SPavel Dovgalyuk         *esp_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index, retaddr);
130100ec099SPavel Dovgalyuk         *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 2, retaddr);
131eaa728eeSbellard     } else {
132100ec099SPavel Dovgalyuk         *esp_ptr = cpu_ldl_kernel_ra(env, env->tr.base + index, retaddr);
133100ec099SPavel Dovgalyuk         *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 4, retaddr);
134eaa728eeSbellard     }
135eaa728eeSbellard }
136eaa728eeSbellard 
137c117e5b1SPhilippe Mathieu-Daudé static void tss_load_seg(CPUX86State *env, X86Seg seg_reg, int selector,
138c117e5b1SPhilippe Mathieu-Daudé                          int cpl, uintptr_t retaddr)
139eaa728eeSbellard {
140eaa728eeSbellard     uint32_t e1, e2;
141d3b54918SPaolo Bonzini     int rpl, dpl;
142eaa728eeSbellard 
143eaa728eeSbellard     if ((selector & 0xfffc) != 0) {
144100ec099SPavel Dovgalyuk         if (load_segment_ra(env, &e1, &e2, selector, retaddr) != 0) {
145100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
14620054ef0SBlue Swirl         }
14720054ef0SBlue Swirl         if (!(e2 & DESC_S_MASK)) {
148100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
14920054ef0SBlue Swirl         }
150eaa728eeSbellard         rpl = selector & 3;
151eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
152eaa728eeSbellard         if (seg_reg == R_CS) {
15320054ef0SBlue Swirl             if (!(e2 & DESC_CS_MASK)) {
154100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
15520054ef0SBlue Swirl             }
15620054ef0SBlue Swirl             if (dpl != rpl) {
157100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
15820054ef0SBlue Swirl             }
159eaa728eeSbellard         } else if (seg_reg == R_SS) {
160eaa728eeSbellard             /* SS must be writable data */
16120054ef0SBlue Swirl             if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) {
162100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
16320054ef0SBlue Swirl             }
16420054ef0SBlue Swirl             if (dpl != cpl || dpl != rpl) {
165100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
16620054ef0SBlue Swirl             }
167eaa728eeSbellard         } else {
168eaa728eeSbellard             /* not readable code */
16920054ef0SBlue Swirl             if ((e2 & DESC_CS_MASK) && !(e2 & DESC_R_MASK)) {
170100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
17120054ef0SBlue Swirl             }
172eaa728eeSbellard             /* if data or non conforming code, checks the rights */
173eaa728eeSbellard             if (((e2 >> DESC_TYPE_SHIFT) & 0xf) < 12) {
17420054ef0SBlue Swirl                 if (dpl < cpl || dpl < rpl) {
175100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
176eaa728eeSbellard                 }
177eaa728eeSbellard             }
17820054ef0SBlue Swirl         }
17920054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
180100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, retaddr);
18120054ef0SBlue Swirl         }
182eaa728eeSbellard         cpu_x86_load_seg_cache(env, seg_reg, selector,
183eaa728eeSbellard                                get_seg_base(e1, e2),
184eaa728eeSbellard                                get_seg_limit(e1, e2),
185eaa728eeSbellard                                e2);
186eaa728eeSbellard     } else {
18720054ef0SBlue Swirl         if (seg_reg == R_SS || seg_reg == R_CS) {
188100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr);
189eaa728eeSbellard         }
190eaa728eeSbellard     }
19120054ef0SBlue Swirl }
192eaa728eeSbellard 
193eaa728eeSbellard #define SWITCH_TSS_JMP  0
194eaa728eeSbellard #define SWITCH_TSS_IRET 1
195eaa728eeSbellard #define SWITCH_TSS_CALL 2
196eaa728eeSbellard 
197eaa728eeSbellard /* XXX: restore CPU state in registers (PowerPC case) */
198100ec099SPavel Dovgalyuk static void switch_tss_ra(CPUX86State *env, int tss_selector,
199eaa728eeSbellard                           uint32_t e1, uint32_t e2, int source,
200100ec099SPavel Dovgalyuk                           uint32_t next_eip, uintptr_t retaddr)
201eaa728eeSbellard {
202eaa728eeSbellard     int tss_limit, tss_limit_max, type, old_tss_limit_max, old_type, v1, v2, i;
203eaa728eeSbellard     target_ulong tss_base;
204eaa728eeSbellard     uint32_t new_regs[8], new_segs[6];
205eaa728eeSbellard     uint32_t new_eflags, new_eip, new_cr3, new_ldt, new_trap;
206eaa728eeSbellard     uint32_t old_eflags, eflags_mask;
207eaa728eeSbellard     SegmentCache *dt;
208eaa728eeSbellard     int index;
209eaa728eeSbellard     target_ulong ptr;
210eaa728eeSbellard 
211eaa728eeSbellard     type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
21220054ef0SBlue Swirl     LOG_PCALL("switch_tss: sel=0x%04x type=%d src=%d\n", tss_selector, type,
21320054ef0SBlue Swirl               source);
214eaa728eeSbellard 
215eaa728eeSbellard     /* if task gate, we read the TSS segment and we load it */
216eaa728eeSbellard     if (type == 5) {
21720054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
218100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr);
21920054ef0SBlue Swirl         }
220eaa728eeSbellard         tss_selector = e1 >> 16;
22120054ef0SBlue Swirl         if (tss_selector & 4) {
222100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr);
22320054ef0SBlue Swirl         }
224100ec099SPavel Dovgalyuk         if (load_segment_ra(env, &e1, &e2, tss_selector, retaddr) != 0) {
225100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr);
226eaa728eeSbellard         }
22720054ef0SBlue Swirl         if (e2 & DESC_S_MASK) {
228100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr);
22920054ef0SBlue Swirl         }
23020054ef0SBlue Swirl         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
23120054ef0SBlue Swirl         if ((type & 7) != 1) {
232100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr);
23320054ef0SBlue Swirl         }
23420054ef0SBlue Swirl     }
235eaa728eeSbellard 
23620054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
237100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr);
23820054ef0SBlue Swirl     }
239eaa728eeSbellard 
24020054ef0SBlue Swirl     if (type & 8) {
241eaa728eeSbellard         tss_limit_max = 103;
24220054ef0SBlue Swirl     } else {
243eaa728eeSbellard         tss_limit_max = 43;
24420054ef0SBlue Swirl     }
245eaa728eeSbellard     tss_limit = get_seg_limit(e1, e2);
246eaa728eeSbellard     tss_base = get_seg_base(e1, e2);
247eaa728eeSbellard     if ((tss_selector & 4) != 0 ||
24820054ef0SBlue Swirl         tss_limit < tss_limit_max) {
249100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr);
25020054ef0SBlue Swirl     }
251eaa728eeSbellard     old_type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
25220054ef0SBlue Swirl     if (old_type & 8) {
253eaa728eeSbellard         old_tss_limit_max = 103;
25420054ef0SBlue Swirl     } else {
255eaa728eeSbellard         old_tss_limit_max = 43;
25620054ef0SBlue Swirl     }
257eaa728eeSbellard 
258eaa728eeSbellard     /* read all the registers from the new TSS */
259eaa728eeSbellard     if (type & 8) {
260eaa728eeSbellard         /* 32 bit */
261100ec099SPavel Dovgalyuk         new_cr3 = cpu_ldl_kernel_ra(env, tss_base + 0x1c, retaddr);
262100ec099SPavel Dovgalyuk         new_eip = cpu_ldl_kernel_ra(env, tss_base + 0x20, retaddr);
263100ec099SPavel Dovgalyuk         new_eflags = cpu_ldl_kernel_ra(env, tss_base + 0x24, retaddr);
26420054ef0SBlue Swirl         for (i = 0; i < 8; i++) {
265100ec099SPavel Dovgalyuk             new_regs[i] = cpu_ldl_kernel_ra(env, tss_base + (0x28 + i * 4),
266100ec099SPavel Dovgalyuk                                             retaddr);
26720054ef0SBlue Swirl         }
26820054ef0SBlue Swirl         for (i = 0; i < 6; i++) {
269100ec099SPavel Dovgalyuk             new_segs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x48 + i * 4),
270100ec099SPavel Dovgalyuk                                              retaddr);
27120054ef0SBlue Swirl         }
272100ec099SPavel Dovgalyuk         new_ldt = cpu_lduw_kernel_ra(env, tss_base + 0x60, retaddr);
273100ec099SPavel Dovgalyuk         new_trap = cpu_ldl_kernel_ra(env, tss_base + 0x64, retaddr);
274eaa728eeSbellard     } else {
275eaa728eeSbellard         /* 16 bit */
276eaa728eeSbellard         new_cr3 = 0;
277100ec099SPavel Dovgalyuk         new_eip = cpu_lduw_kernel_ra(env, tss_base + 0x0e, retaddr);
278100ec099SPavel Dovgalyuk         new_eflags = cpu_lduw_kernel_ra(env, tss_base + 0x10, retaddr);
27920054ef0SBlue Swirl         for (i = 0; i < 8; i++) {
280100ec099SPavel Dovgalyuk             new_regs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x12 + i * 2),
281100ec099SPavel Dovgalyuk                                              retaddr) | 0xffff0000;
28220054ef0SBlue Swirl         }
28320054ef0SBlue Swirl         for (i = 0; i < 4; i++) {
284100ec099SPavel Dovgalyuk             new_segs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x22 + i * 4),
285100ec099SPavel Dovgalyuk                                              retaddr);
28620054ef0SBlue Swirl         }
287100ec099SPavel Dovgalyuk         new_ldt = cpu_lduw_kernel_ra(env, tss_base + 0x2a, retaddr);
288eaa728eeSbellard         new_segs[R_FS] = 0;
289eaa728eeSbellard         new_segs[R_GS] = 0;
290eaa728eeSbellard         new_trap = 0;
291eaa728eeSbellard     }
2924581cbcdSBlue Swirl     /* XXX: avoid a compiler warning, see
2934581cbcdSBlue Swirl      http://support.amd.com/us/Processor_TechDocs/24593.pdf
2944581cbcdSBlue Swirl      chapters 12.2.5 and 13.2.4 on how to implement TSS Trap bit */
2954581cbcdSBlue Swirl     (void)new_trap;
296eaa728eeSbellard 
297eaa728eeSbellard     /* NOTE: we must avoid memory exceptions during the task switch,
298eaa728eeSbellard        so we make dummy accesses before */
299eaa728eeSbellard     /* XXX: it can still fail in some cases, so a bigger hack is
300eaa728eeSbellard        necessary to valid the TLB after having done the accesses */
301eaa728eeSbellard 
302100ec099SPavel Dovgalyuk     v1 = cpu_ldub_kernel_ra(env, env->tr.base, retaddr);
303100ec099SPavel Dovgalyuk     v2 = cpu_ldub_kernel_ra(env, env->tr.base + old_tss_limit_max, retaddr);
304100ec099SPavel Dovgalyuk     cpu_stb_kernel_ra(env, env->tr.base, v1, retaddr);
305100ec099SPavel Dovgalyuk     cpu_stb_kernel_ra(env, env->tr.base + old_tss_limit_max, v2, retaddr);
306eaa728eeSbellard 
307eaa728eeSbellard     /* clear busy bit (it is restartable) */
308eaa728eeSbellard     if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_IRET) {
309eaa728eeSbellard         target_ulong ptr;
310eaa728eeSbellard         uint32_t e2;
31120054ef0SBlue Swirl 
312eaa728eeSbellard         ptr = env->gdt.base + (env->tr.selector & ~7);
313100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr);
314eaa728eeSbellard         e2 &= ~DESC_TSS_BUSY_MASK;
315100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, ptr + 4, e2, retaddr);
316eaa728eeSbellard     }
317997ff0d9SBlue Swirl     old_eflags = cpu_compute_eflags(env);
31820054ef0SBlue Swirl     if (source == SWITCH_TSS_IRET) {
319eaa728eeSbellard         old_eflags &= ~NT_MASK;
32020054ef0SBlue Swirl     }
321eaa728eeSbellard 
322eaa728eeSbellard     /* save the current state in the old TSS */
323eaa728eeSbellard     if (type & 8) {
324eaa728eeSbellard         /* 32 bit */
325100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + 0x20, next_eip, retaddr);
326100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + 0x24, old_eflags, retaddr);
327100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 0 * 4), env->regs[R_EAX], retaddr);
328100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 1 * 4), env->regs[R_ECX], retaddr);
329100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 2 * 4), env->regs[R_EDX], retaddr);
330100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 3 * 4), env->regs[R_EBX], retaddr);
331100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 4 * 4), env->regs[R_ESP], retaddr);
332100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 5 * 4), env->regs[R_EBP], retaddr);
333100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 6 * 4), env->regs[R_ESI], retaddr);
334100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 7 * 4), env->regs[R_EDI], retaddr);
33520054ef0SBlue Swirl         for (i = 0; i < 6; i++) {
336100ec099SPavel Dovgalyuk             cpu_stw_kernel_ra(env, env->tr.base + (0x48 + i * 4),
337100ec099SPavel Dovgalyuk                               env->segs[i].selector, retaddr);
33820054ef0SBlue Swirl         }
339eaa728eeSbellard     } else {
340eaa728eeSbellard         /* 16 bit */
341100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + 0x0e, next_eip, retaddr);
342100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + 0x10, old_eflags, retaddr);
343100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 0 * 2), env->regs[R_EAX], retaddr);
344100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 1 * 2), env->regs[R_ECX], retaddr);
345100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 2 * 2), env->regs[R_EDX], retaddr);
346100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 3 * 2), env->regs[R_EBX], retaddr);
347100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 4 * 2), env->regs[R_ESP], retaddr);
348100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 5 * 2), env->regs[R_EBP], retaddr);
349100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 6 * 2), env->regs[R_ESI], retaddr);
350100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 7 * 2), env->regs[R_EDI], retaddr);
35120054ef0SBlue Swirl         for (i = 0; i < 4; i++) {
352100ec099SPavel Dovgalyuk             cpu_stw_kernel_ra(env, env->tr.base + (0x22 + i * 4),
353100ec099SPavel Dovgalyuk                               env->segs[i].selector, retaddr);
354eaa728eeSbellard         }
35520054ef0SBlue Swirl     }
356eaa728eeSbellard 
357eaa728eeSbellard     /* now if an exception occurs, it will occurs in the next task
358eaa728eeSbellard        context */
359eaa728eeSbellard 
360eaa728eeSbellard     if (source == SWITCH_TSS_CALL) {
361100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, tss_base, env->tr.selector, retaddr);
362eaa728eeSbellard         new_eflags |= NT_MASK;
363eaa728eeSbellard     }
364eaa728eeSbellard 
365eaa728eeSbellard     /* set busy bit */
366eaa728eeSbellard     if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_CALL) {
367eaa728eeSbellard         target_ulong ptr;
368eaa728eeSbellard         uint32_t e2;
36920054ef0SBlue Swirl 
370eaa728eeSbellard         ptr = env->gdt.base + (tss_selector & ~7);
371100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr);
372eaa728eeSbellard         e2 |= DESC_TSS_BUSY_MASK;
373100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, ptr + 4, e2, retaddr);
374eaa728eeSbellard     }
375eaa728eeSbellard 
376eaa728eeSbellard     /* set the new CPU state */
377eaa728eeSbellard     /* from this point, any exception which occurs can give problems */
378eaa728eeSbellard     env->cr[0] |= CR0_TS_MASK;
379eaa728eeSbellard     env->hflags |= HF_TS_MASK;
380eaa728eeSbellard     env->tr.selector = tss_selector;
381eaa728eeSbellard     env->tr.base = tss_base;
382eaa728eeSbellard     env->tr.limit = tss_limit;
383eaa728eeSbellard     env->tr.flags = e2 & ~DESC_TSS_BUSY_MASK;
384eaa728eeSbellard 
385eaa728eeSbellard     if ((type & 8) && (env->cr[0] & CR0_PG_MASK)) {
386eaa728eeSbellard         cpu_x86_update_cr3(env, new_cr3);
387eaa728eeSbellard     }
388eaa728eeSbellard 
389eaa728eeSbellard     /* load all registers without an exception, then reload them with
390eaa728eeSbellard        possible exception */
391eaa728eeSbellard     env->eip = new_eip;
392eaa728eeSbellard     eflags_mask = TF_MASK | AC_MASK | ID_MASK |
393eaa728eeSbellard         IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | NT_MASK;
39420054ef0SBlue Swirl     if (!(type & 8)) {
395eaa728eeSbellard         eflags_mask &= 0xffff;
39620054ef0SBlue Swirl     }
397997ff0d9SBlue Swirl     cpu_load_eflags(env, new_eflags, eflags_mask);
398eaa728eeSbellard     /* XXX: what to do in 16 bit case? */
3994b34e3adSliguang     env->regs[R_EAX] = new_regs[0];
400a4165610Sliguang     env->regs[R_ECX] = new_regs[1];
40100f5e6f2Sliguang     env->regs[R_EDX] = new_regs[2];
40270b51365Sliguang     env->regs[R_EBX] = new_regs[3];
40308b3ded6Sliguang     env->regs[R_ESP] = new_regs[4];
404c12dddd7Sliguang     env->regs[R_EBP] = new_regs[5];
40578c3c6d3Sliguang     env->regs[R_ESI] = new_regs[6];
406cf75c597Sliguang     env->regs[R_EDI] = new_regs[7];
407eaa728eeSbellard     if (new_eflags & VM_MASK) {
40820054ef0SBlue Swirl         for (i = 0; i < 6; i++) {
4092999a0b2SBlue Swirl             load_seg_vm(env, i, new_segs[i]);
41020054ef0SBlue Swirl         }
411eaa728eeSbellard     } else {
412eaa728eeSbellard         /* first just selectors as the rest may trigger exceptions */
41320054ef0SBlue Swirl         for (i = 0; i < 6; i++) {
414eaa728eeSbellard             cpu_x86_load_seg_cache(env, i, new_segs[i], 0, 0, 0);
415eaa728eeSbellard         }
41620054ef0SBlue Swirl     }
417eaa728eeSbellard 
418eaa728eeSbellard     env->ldt.selector = new_ldt & ~4;
419eaa728eeSbellard     env->ldt.base = 0;
420eaa728eeSbellard     env->ldt.limit = 0;
421eaa728eeSbellard     env->ldt.flags = 0;
422eaa728eeSbellard 
423eaa728eeSbellard     /* load the LDT */
42420054ef0SBlue Swirl     if (new_ldt & 4) {
425100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr);
42620054ef0SBlue Swirl     }
427eaa728eeSbellard 
428eaa728eeSbellard     if ((new_ldt & 0xfffc) != 0) {
429eaa728eeSbellard         dt = &env->gdt;
430eaa728eeSbellard         index = new_ldt & ~7;
43120054ef0SBlue Swirl         if ((index + 7) > dt->limit) {
432100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr);
43320054ef0SBlue Swirl         }
434eaa728eeSbellard         ptr = dt->base + index;
435100ec099SPavel Dovgalyuk         e1 = cpu_ldl_kernel_ra(env, ptr, retaddr);
436100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr);
43720054ef0SBlue Swirl         if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) {
438100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr);
43920054ef0SBlue Swirl         }
44020054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
441100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr);
44220054ef0SBlue Swirl         }
443eaa728eeSbellard         load_seg_cache_raw_dt(&env->ldt, e1, e2);
444eaa728eeSbellard     }
445eaa728eeSbellard 
446eaa728eeSbellard     /* load the segments */
447eaa728eeSbellard     if (!(new_eflags & VM_MASK)) {
448d3b54918SPaolo Bonzini         int cpl = new_segs[R_CS] & 3;
449100ec099SPavel Dovgalyuk         tss_load_seg(env, R_CS, new_segs[R_CS], cpl, retaddr);
450100ec099SPavel Dovgalyuk         tss_load_seg(env, R_SS, new_segs[R_SS], cpl, retaddr);
451100ec099SPavel Dovgalyuk         tss_load_seg(env, R_ES, new_segs[R_ES], cpl, retaddr);
452100ec099SPavel Dovgalyuk         tss_load_seg(env, R_DS, new_segs[R_DS], cpl, retaddr);
453100ec099SPavel Dovgalyuk         tss_load_seg(env, R_FS, new_segs[R_FS], cpl, retaddr);
454100ec099SPavel Dovgalyuk         tss_load_seg(env, R_GS, new_segs[R_GS], cpl, retaddr);
455eaa728eeSbellard     }
456eaa728eeSbellard 
457a78d0eabSliguang     /* check that env->eip is in the CS segment limits */
458eaa728eeSbellard     if (new_eip > env->segs[R_CS].limit) {
459eaa728eeSbellard         /* XXX: different exception if CALL? */
460100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr);
461eaa728eeSbellard     }
46201df040bSaliguori 
46301df040bSaliguori #ifndef CONFIG_USER_ONLY
46401df040bSaliguori     /* reset local breakpoints */
465428065ceSliguang     if (env->dr[7] & DR7_LOCAL_BP_MASK) {
46693d00d0fSRichard Henderson         cpu_x86_update_dr7(env, env->dr[7] & ~DR7_LOCAL_BP_MASK);
46701df040bSaliguori     }
46801df040bSaliguori #endif
469eaa728eeSbellard }
470eaa728eeSbellard 
471100ec099SPavel Dovgalyuk static void switch_tss(CPUX86State *env, int tss_selector,
472100ec099SPavel Dovgalyuk                        uint32_t e1, uint32_t e2, int source,
473100ec099SPavel Dovgalyuk                         uint32_t next_eip)
474100ec099SPavel Dovgalyuk {
475100ec099SPavel Dovgalyuk     switch_tss_ra(env, tss_selector, e1, e2, source, next_eip, 0);
476100ec099SPavel Dovgalyuk }
477100ec099SPavel Dovgalyuk 
478eaa728eeSbellard static inline unsigned int get_sp_mask(unsigned int e2)
479eaa728eeSbellard {
4800aca0605SAndrew Oates #ifdef TARGET_X86_64
4810aca0605SAndrew Oates     if (e2 & DESC_L_MASK) {
4820aca0605SAndrew Oates         return 0;
4830aca0605SAndrew Oates     } else
4840aca0605SAndrew Oates #endif
48520054ef0SBlue Swirl     if (e2 & DESC_B_MASK) {
486eaa728eeSbellard         return 0xffffffff;
48720054ef0SBlue Swirl     } else {
488eaa728eeSbellard         return 0xffff;
489eaa728eeSbellard     }
49020054ef0SBlue Swirl }
491eaa728eeSbellard 
492*30493a03SClaudio Fontana int exception_has_error_code(int intno)
4932ed51f5bSaliguori {
4942ed51f5bSaliguori     switch (intno) {
4952ed51f5bSaliguori     case 8:
4962ed51f5bSaliguori     case 10:
4972ed51f5bSaliguori     case 11:
4982ed51f5bSaliguori     case 12:
4992ed51f5bSaliguori     case 13:
5002ed51f5bSaliguori     case 14:
5012ed51f5bSaliguori     case 17:
5022ed51f5bSaliguori         return 1;
5032ed51f5bSaliguori     }
5042ed51f5bSaliguori     return 0;
5052ed51f5bSaliguori }
5062ed51f5bSaliguori 
507eaa728eeSbellard #ifdef TARGET_X86_64
508eaa728eeSbellard #define SET_ESP(val, sp_mask)                                   \
509eaa728eeSbellard     do {                                                        \
51020054ef0SBlue Swirl         if ((sp_mask) == 0xffff) {                              \
51108b3ded6Sliguang             env->regs[R_ESP] = (env->regs[R_ESP] & ~0xffff) |   \
51208b3ded6Sliguang                 ((val) & 0xffff);                               \
51320054ef0SBlue Swirl         } else if ((sp_mask) == 0xffffffffLL) {                 \
51408b3ded6Sliguang             env->regs[R_ESP] = (uint32_t)(val);                 \
51520054ef0SBlue Swirl         } else {                                                \
51608b3ded6Sliguang             env->regs[R_ESP] = (val);                           \
51720054ef0SBlue Swirl         }                                                       \
518eaa728eeSbellard     } while (0)
519eaa728eeSbellard #else
52020054ef0SBlue Swirl #define SET_ESP(val, sp_mask)                                   \
52120054ef0SBlue Swirl     do {                                                        \
52208b3ded6Sliguang         env->regs[R_ESP] = (env->regs[R_ESP] & ~(sp_mask)) |    \
52308b3ded6Sliguang             ((val) & (sp_mask));                                \
52420054ef0SBlue Swirl     } while (0)
525eaa728eeSbellard #endif
526eaa728eeSbellard 
527c0a04f0eSaliguori /* in 64-bit machines, this can overflow. So this segment addition macro
528c0a04f0eSaliguori  * can be used to trim the value to 32-bit whenever needed */
529c0a04f0eSaliguori #define SEG_ADDL(ssp, sp, sp_mask) ((uint32_t)((ssp) + (sp & (sp_mask))))
530c0a04f0eSaliguori 
531eaa728eeSbellard /* XXX: add a is_user flag to have proper security support */
532100ec099SPavel Dovgalyuk #define PUSHW_RA(ssp, sp, sp_mask, val, ra)                      \
533eaa728eeSbellard     {                                                            \
534eaa728eeSbellard         sp -= 2;                                                 \
535100ec099SPavel Dovgalyuk         cpu_stw_kernel_ra(env, (ssp) + (sp & (sp_mask)), (val), ra); \
536eaa728eeSbellard     }
537eaa728eeSbellard 
538100ec099SPavel Dovgalyuk #define PUSHL_RA(ssp, sp, sp_mask, val, ra)                             \
539eaa728eeSbellard     {                                                                   \
540eaa728eeSbellard         sp -= 4;                                                        \
541100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, SEG_ADDL(ssp, sp, sp_mask), (uint32_t)(val), ra); \
542eaa728eeSbellard     }
543eaa728eeSbellard 
544100ec099SPavel Dovgalyuk #define POPW_RA(ssp, sp, sp_mask, val, ra)                       \
545eaa728eeSbellard     {                                                            \
546100ec099SPavel Dovgalyuk         val = cpu_lduw_kernel_ra(env, (ssp) + (sp & (sp_mask)), ra); \
547eaa728eeSbellard         sp += 2;                                                 \
548eaa728eeSbellard     }
549eaa728eeSbellard 
550100ec099SPavel Dovgalyuk #define POPL_RA(ssp, sp, sp_mask, val, ra)                              \
551eaa728eeSbellard     {                                                                   \
552100ec099SPavel Dovgalyuk         val = (uint32_t)cpu_ldl_kernel_ra(env, SEG_ADDL(ssp, sp, sp_mask), ra); \
553eaa728eeSbellard         sp += 4;                                                        \
554eaa728eeSbellard     }
555eaa728eeSbellard 
556100ec099SPavel Dovgalyuk #define PUSHW(ssp, sp, sp_mask, val) PUSHW_RA(ssp, sp, sp_mask, val, 0)
557100ec099SPavel Dovgalyuk #define PUSHL(ssp, sp, sp_mask, val) PUSHL_RA(ssp, sp, sp_mask, val, 0)
558100ec099SPavel Dovgalyuk #define POPW(ssp, sp, sp_mask, val) POPW_RA(ssp, sp, sp_mask, val, 0)
559100ec099SPavel Dovgalyuk #define POPL(ssp, sp, sp_mask, val) POPL_RA(ssp, sp, sp_mask, val, 0)
560100ec099SPavel Dovgalyuk 
561eaa728eeSbellard /* protected mode interrupt */
5622999a0b2SBlue Swirl static void do_interrupt_protected(CPUX86State *env, int intno, int is_int,
5632999a0b2SBlue Swirl                                    int error_code, unsigned int next_eip,
5642999a0b2SBlue Swirl                                    int is_hw)
565eaa728eeSbellard {
566eaa728eeSbellard     SegmentCache *dt;
567eaa728eeSbellard     target_ulong ptr, ssp;
568eaa728eeSbellard     int type, dpl, selector, ss_dpl, cpl;
569eaa728eeSbellard     int has_error_code, new_stack, shift;
5701c918ebaSblueswir1     uint32_t e1, e2, offset, ss = 0, esp, ss_e1 = 0, ss_e2 = 0;
571eaa728eeSbellard     uint32_t old_eip, sp_mask;
57287446327SKevin O'Connor     int vm86 = env->eflags & VM_MASK;
573eaa728eeSbellard 
574eaa728eeSbellard     has_error_code = 0;
57520054ef0SBlue Swirl     if (!is_int && !is_hw) {
57620054ef0SBlue Swirl         has_error_code = exception_has_error_code(intno);
57720054ef0SBlue Swirl     }
57820054ef0SBlue Swirl     if (is_int) {
579eaa728eeSbellard         old_eip = next_eip;
58020054ef0SBlue Swirl     } else {
581eaa728eeSbellard         old_eip = env->eip;
58220054ef0SBlue Swirl     }
583eaa728eeSbellard 
584eaa728eeSbellard     dt = &env->idt;
58520054ef0SBlue Swirl     if (intno * 8 + 7 > dt->limit) {
58677b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
58720054ef0SBlue Swirl     }
588eaa728eeSbellard     ptr = dt->base + intno * 8;
589329e607dSBlue Swirl     e1 = cpu_ldl_kernel(env, ptr);
590329e607dSBlue Swirl     e2 = cpu_ldl_kernel(env, ptr + 4);
591eaa728eeSbellard     /* check gate type */
592eaa728eeSbellard     type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
593eaa728eeSbellard     switch (type) {
594eaa728eeSbellard     case 5: /* task gate */
5953df1a3d0SPeter Maydell     case 6: /* 286 interrupt gate */
5963df1a3d0SPeter Maydell     case 7: /* 286 trap gate */
5973df1a3d0SPeter Maydell     case 14: /* 386 interrupt gate */
5983df1a3d0SPeter Maydell     case 15: /* 386 trap gate */
5993df1a3d0SPeter Maydell         break;
6003df1a3d0SPeter Maydell     default:
6013df1a3d0SPeter Maydell         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
6023df1a3d0SPeter Maydell         break;
6033df1a3d0SPeter Maydell     }
6043df1a3d0SPeter Maydell     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
6053df1a3d0SPeter Maydell     cpl = env->hflags & HF_CPL_MASK;
6063df1a3d0SPeter Maydell     /* check privilege if software int */
6073df1a3d0SPeter Maydell     if (is_int && dpl < cpl) {
6083df1a3d0SPeter Maydell         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
6093df1a3d0SPeter Maydell     }
6103df1a3d0SPeter Maydell 
6113df1a3d0SPeter Maydell     if (type == 5) {
6123df1a3d0SPeter Maydell         /* task gate */
613eaa728eeSbellard         /* must do that check here to return the correct error code */
61420054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
61577b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2);
61620054ef0SBlue Swirl         }
6172999a0b2SBlue Swirl         switch_tss(env, intno * 8, e1, e2, SWITCH_TSS_CALL, old_eip);
618eaa728eeSbellard         if (has_error_code) {
619eaa728eeSbellard             int type;
620eaa728eeSbellard             uint32_t mask;
62120054ef0SBlue Swirl 
622eaa728eeSbellard             /* push the error code */
623eaa728eeSbellard             type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf;
624eaa728eeSbellard             shift = type >> 3;
62520054ef0SBlue Swirl             if (env->segs[R_SS].flags & DESC_B_MASK) {
626eaa728eeSbellard                 mask = 0xffffffff;
62720054ef0SBlue Swirl             } else {
628eaa728eeSbellard                 mask = 0xffff;
62920054ef0SBlue Swirl             }
63008b3ded6Sliguang             esp = (env->regs[R_ESP] - (2 << shift)) & mask;
631eaa728eeSbellard             ssp = env->segs[R_SS].base + esp;
63220054ef0SBlue Swirl             if (shift) {
633329e607dSBlue Swirl                 cpu_stl_kernel(env, ssp, error_code);
63420054ef0SBlue Swirl             } else {
635329e607dSBlue Swirl                 cpu_stw_kernel(env, ssp, error_code);
63620054ef0SBlue Swirl             }
637eaa728eeSbellard             SET_ESP(esp, mask);
638eaa728eeSbellard         }
639eaa728eeSbellard         return;
640eaa728eeSbellard     }
6413df1a3d0SPeter Maydell 
6423df1a3d0SPeter Maydell     /* Otherwise, trap or interrupt gate */
6433df1a3d0SPeter Maydell 
644eaa728eeSbellard     /* check valid bit */
64520054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
64677b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2);
64720054ef0SBlue Swirl     }
648eaa728eeSbellard     selector = e1 >> 16;
649eaa728eeSbellard     offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
65020054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
65177b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, 0);
65220054ef0SBlue Swirl     }
6532999a0b2SBlue Swirl     if (load_segment(env, &e1, &e2, selector) != 0) {
65477b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
65520054ef0SBlue Swirl     }
65620054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) {
65777b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
65820054ef0SBlue Swirl     }
659eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
66020054ef0SBlue Swirl     if (dpl > cpl) {
66177b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
66220054ef0SBlue Swirl     }
66320054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
66477b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc);
66520054ef0SBlue Swirl     }
6661110bfe6SPaolo Bonzini     if (e2 & DESC_C_MASK) {
6671110bfe6SPaolo Bonzini         dpl = cpl;
6681110bfe6SPaolo Bonzini     }
6691110bfe6SPaolo Bonzini     if (dpl < cpl) {
670eaa728eeSbellard         /* to inner privilege */
671100ec099SPavel Dovgalyuk         get_ss_esp_from_tss(env, &ss, &esp, dpl, 0);
67220054ef0SBlue Swirl         if ((ss & 0xfffc) == 0) {
67377b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
67420054ef0SBlue Swirl         }
67520054ef0SBlue Swirl         if ((ss & 3) != dpl) {
67677b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
67720054ef0SBlue Swirl         }
6782999a0b2SBlue Swirl         if (load_segment(env, &ss_e1, &ss_e2, ss) != 0) {
67977b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
68020054ef0SBlue Swirl         }
681eaa728eeSbellard         ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
68220054ef0SBlue Swirl         if (ss_dpl != dpl) {
68377b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
68420054ef0SBlue Swirl         }
685eaa728eeSbellard         if (!(ss_e2 & DESC_S_MASK) ||
686eaa728eeSbellard             (ss_e2 & DESC_CS_MASK) ||
68720054ef0SBlue Swirl             !(ss_e2 & DESC_W_MASK)) {
68877b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
68920054ef0SBlue Swirl         }
69020054ef0SBlue Swirl         if (!(ss_e2 & DESC_P_MASK)) {
69177b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc);
69220054ef0SBlue Swirl         }
693eaa728eeSbellard         new_stack = 1;
694eaa728eeSbellard         sp_mask = get_sp_mask(ss_e2);
695eaa728eeSbellard         ssp = get_seg_base(ss_e1, ss_e2);
6961110bfe6SPaolo Bonzini     } else  {
697eaa728eeSbellard         /* to same privilege */
69887446327SKevin O'Connor         if (vm86) {
69977b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
70020054ef0SBlue Swirl         }
701eaa728eeSbellard         new_stack = 0;
702eaa728eeSbellard         sp_mask = get_sp_mask(env->segs[R_SS].flags);
703eaa728eeSbellard         ssp = env->segs[R_SS].base;
70408b3ded6Sliguang         esp = env->regs[R_ESP];
705eaa728eeSbellard     }
706eaa728eeSbellard 
707eaa728eeSbellard     shift = type >> 3;
708eaa728eeSbellard 
709eaa728eeSbellard #if 0
710eaa728eeSbellard     /* XXX: check that enough room is available */
711eaa728eeSbellard     push_size = 6 + (new_stack << 2) + (has_error_code << 1);
71287446327SKevin O'Connor     if (vm86) {
713eaa728eeSbellard         push_size += 8;
71420054ef0SBlue Swirl     }
715eaa728eeSbellard     push_size <<= shift;
716eaa728eeSbellard #endif
717eaa728eeSbellard     if (shift == 1) {
718eaa728eeSbellard         if (new_stack) {
71987446327SKevin O'Connor             if (vm86) {
720eaa728eeSbellard                 PUSHL(ssp, esp, sp_mask, env->segs[R_GS].selector);
721eaa728eeSbellard                 PUSHL(ssp, esp, sp_mask, env->segs[R_FS].selector);
722eaa728eeSbellard                 PUSHL(ssp, esp, sp_mask, env->segs[R_DS].selector);
723eaa728eeSbellard                 PUSHL(ssp, esp, sp_mask, env->segs[R_ES].selector);
724eaa728eeSbellard             }
725eaa728eeSbellard             PUSHL(ssp, esp, sp_mask, env->segs[R_SS].selector);
72608b3ded6Sliguang             PUSHL(ssp, esp, sp_mask, env->regs[R_ESP]);
727eaa728eeSbellard         }
728997ff0d9SBlue Swirl         PUSHL(ssp, esp, sp_mask, cpu_compute_eflags(env));
729eaa728eeSbellard         PUSHL(ssp, esp, sp_mask, env->segs[R_CS].selector);
730eaa728eeSbellard         PUSHL(ssp, esp, sp_mask, old_eip);
731eaa728eeSbellard         if (has_error_code) {
732eaa728eeSbellard             PUSHL(ssp, esp, sp_mask, error_code);
733eaa728eeSbellard         }
734eaa728eeSbellard     } else {
735eaa728eeSbellard         if (new_stack) {
73687446327SKevin O'Connor             if (vm86) {
737eaa728eeSbellard                 PUSHW(ssp, esp, sp_mask, env->segs[R_GS].selector);
738eaa728eeSbellard                 PUSHW(ssp, esp, sp_mask, env->segs[R_FS].selector);
739eaa728eeSbellard                 PUSHW(ssp, esp, sp_mask, env->segs[R_DS].selector);
740eaa728eeSbellard                 PUSHW(ssp, esp, sp_mask, env->segs[R_ES].selector);
741eaa728eeSbellard             }
742eaa728eeSbellard             PUSHW(ssp, esp, sp_mask, env->segs[R_SS].selector);
74308b3ded6Sliguang             PUSHW(ssp, esp, sp_mask, env->regs[R_ESP]);
744eaa728eeSbellard         }
745997ff0d9SBlue Swirl         PUSHW(ssp, esp, sp_mask, cpu_compute_eflags(env));
746eaa728eeSbellard         PUSHW(ssp, esp, sp_mask, env->segs[R_CS].selector);
747eaa728eeSbellard         PUSHW(ssp, esp, sp_mask, old_eip);
748eaa728eeSbellard         if (has_error_code) {
749eaa728eeSbellard             PUSHW(ssp, esp, sp_mask, error_code);
750eaa728eeSbellard         }
751eaa728eeSbellard     }
752eaa728eeSbellard 
753fd460606SKevin O'Connor     /* interrupt gate clear IF mask */
754fd460606SKevin O'Connor     if ((type & 1) == 0) {
755fd460606SKevin O'Connor         env->eflags &= ~IF_MASK;
756fd460606SKevin O'Connor     }
757fd460606SKevin O'Connor     env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK);
758fd460606SKevin O'Connor 
759eaa728eeSbellard     if (new_stack) {
76087446327SKevin O'Connor         if (vm86) {
761eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0, 0);
762eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0, 0);
763eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0, 0);
764eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0, 0);
765eaa728eeSbellard         }
766eaa728eeSbellard         ss = (ss & ~3) | dpl;
767eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_SS, ss,
768eaa728eeSbellard                                ssp, get_seg_limit(ss_e1, ss_e2), ss_e2);
769eaa728eeSbellard     }
770eaa728eeSbellard     SET_ESP(esp, sp_mask);
771eaa728eeSbellard 
772eaa728eeSbellard     selector = (selector & ~3) | dpl;
773eaa728eeSbellard     cpu_x86_load_seg_cache(env, R_CS, selector,
774eaa728eeSbellard                    get_seg_base(e1, e2),
775eaa728eeSbellard                    get_seg_limit(e1, e2),
776eaa728eeSbellard                    e2);
777eaa728eeSbellard     env->eip = offset;
778eaa728eeSbellard }
779eaa728eeSbellard 
780eaa728eeSbellard #ifdef TARGET_X86_64
781eaa728eeSbellard 
782100ec099SPavel Dovgalyuk #define PUSHQ_RA(sp, val, ra)                   \
783eaa728eeSbellard     {                                           \
784eaa728eeSbellard         sp -= 8;                                \
785100ec099SPavel Dovgalyuk         cpu_stq_kernel_ra(env, sp, (val), ra);  \
786eaa728eeSbellard     }
787eaa728eeSbellard 
788100ec099SPavel Dovgalyuk #define POPQ_RA(sp, val, ra)                    \
789eaa728eeSbellard     {                                           \
790100ec099SPavel Dovgalyuk         val = cpu_ldq_kernel_ra(env, sp, ra);   \
791eaa728eeSbellard         sp += 8;                                \
792eaa728eeSbellard     }
793eaa728eeSbellard 
794100ec099SPavel Dovgalyuk #define PUSHQ(sp, val) PUSHQ_RA(sp, val, 0)
795100ec099SPavel Dovgalyuk #define POPQ(sp, val) POPQ_RA(sp, val, 0)
796100ec099SPavel Dovgalyuk 
7972999a0b2SBlue Swirl static inline target_ulong get_rsp_from_tss(CPUX86State *env, int level)
798eaa728eeSbellard {
7996aa9e42fSRichard Henderson     X86CPU *cpu = env_archcpu(env);
800eaa728eeSbellard     int index;
801eaa728eeSbellard 
802eaa728eeSbellard #if 0
803eaa728eeSbellard     printf("TR: base=" TARGET_FMT_lx " limit=%x\n",
804eaa728eeSbellard            env->tr.base, env->tr.limit);
805eaa728eeSbellard #endif
806eaa728eeSbellard 
80720054ef0SBlue Swirl     if (!(env->tr.flags & DESC_P_MASK)) {
808a47dddd7SAndreas Färber         cpu_abort(CPU(cpu), "invalid tss");
80920054ef0SBlue Swirl     }
810eaa728eeSbellard     index = 8 * level + 4;
81120054ef0SBlue Swirl     if ((index + 7) > env->tr.limit) {
81277b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0A_TSS, env->tr.selector & 0xfffc);
81320054ef0SBlue Swirl     }
814329e607dSBlue Swirl     return cpu_ldq_kernel(env, env->tr.base + index);
815eaa728eeSbellard }
816eaa728eeSbellard 
817eaa728eeSbellard /* 64 bit interrupt */
8182999a0b2SBlue Swirl static void do_interrupt64(CPUX86State *env, int intno, int is_int,
8192999a0b2SBlue Swirl                            int error_code, target_ulong next_eip, int is_hw)
820eaa728eeSbellard {
821eaa728eeSbellard     SegmentCache *dt;
822eaa728eeSbellard     target_ulong ptr;
823eaa728eeSbellard     int type, dpl, selector, cpl, ist;
824eaa728eeSbellard     int has_error_code, new_stack;
825eaa728eeSbellard     uint32_t e1, e2, e3, ss;
826eaa728eeSbellard     target_ulong old_eip, esp, offset;
827eaa728eeSbellard 
828eaa728eeSbellard     has_error_code = 0;
82920054ef0SBlue Swirl     if (!is_int && !is_hw) {
83020054ef0SBlue Swirl         has_error_code = exception_has_error_code(intno);
83120054ef0SBlue Swirl     }
83220054ef0SBlue Swirl     if (is_int) {
833eaa728eeSbellard         old_eip = next_eip;
83420054ef0SBlue Swirl     } else {
835eaa728eeSbellard         old_eip = env->eip;
83620054ef0SBlue Swirl     }
837eaa728eeSbellard 
838eaa728eeSbellard     dt = &env->idt;
83920054ef0SBlue Swirl     if (intno * 16 + 15 > dt->limit) {
84077b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, intno * 16 + 2);
84120054ef0SBlue Swirl     }
842eaa728eeSbellard     ptr = dt->base + intno * 16;
843329e607dSBlue Swirl     e1 = cpu_ldl_kernel(env, ptr);
844329e607dSBlue Swirl     e2 = cpu_ldl_kernel(env, ptr + 4);
845329e607dSBlue Swirl     e3 = cpu_ldl_kernel(env, ptr + 8);
846eaa728eeSbellard     /* check gate type */
847eaa728eeSbellard     type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
848eaa728eeSbellard     switch (type) {
849eaa728eeSbellard     case 14: /* 386 interrupt gate */
850eaa728eeSbellard     case 15: /* 386 trap gate */
851eaa728eeSbellard         break;
852eaa728eeSbellard     default:
85377b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, intno * 16 + 2);
854eaa728eeSbellard         break;
855eaa728eeSbellard     }
856eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
857eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
8581235fc06Sths     /* check privilege if software int */
85920054ef0SBlue Swirl     if (is_int && dpl < cpl) {
86077b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, intno * 16 + 2);
86120054ef0SBlue Swirl     }
862eaa728eeSbellard     /* check valid bit */
86320054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
86477b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0B_NOSEG, intno * 16 + 2);
86520054ef0SBlue Swirl     }
866eaa728eeSbellard     selector = e1 >> 16;
867eaa728eeSbellard     offset = ((target_ulong)e3 << 32) | (e2 & 0xffff0000) | (e1 & 0x0000ffff);
868eaa728eeSbellard     ist = e2 & 7;
86920054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
87077b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, 0);
87120054ef0SBlue Swirl     }
872eaa728eeSbellard 
8732999a0b2SBlue Swirl     if (load_segment(env, &e1, &e2, selector) != 0) {
87477b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
87520054ef0SBlue Swirl     }
87620054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) {
87777b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
87820054ef0SBlue Swirl     }
879eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
88020054ef0SBlue Swirl     if (dpl > cpl) {
88177b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
88220054ef0SBlue Swirl     }
88320054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
88477b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc);
88520054ef0SBlue Swirl     }
88620054ef0SBlue Swirl     if (!(e2 & DESC_L_MASK) || (e2 & DESC_B_MASK)) {
88777b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
88820054ef0SBlue Swirl     }
8891110bfe6SPaolo Bonzini     if (e2 & DESC_C_MASK) {
8901110bfe6SPaolo Bonzini         dpl = cpl;
8911110bfe6SPaolo Bonzini     }
8921110bfe6SPaolo Bonzini     if (dpl < cpl || ist != 0) {
893eaa728eeSbellard         /* to inner privilege */
894eaa728eeSbellard         new_stack = 1;
895ae67dc72SPaolo Bonzini         esp = get_rsp_from_tss(env, ist != 0 ? ist + 3 : dpl);
896ae67dc72SPaolo Bonzini         ss = 0;
8971110bfe6SPaolo Bonzini     } else {
898eaa728eeSbellard         /* to same privilege */
89920054ef0SBlue Swirl         if (env->eflags & VM_MASK) {
90077b2bc2cSBlue Swirl             raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc);
90120054ef0SBlue Swirl         }
902eaa728eeSbellard         new_stack = 0;
90308b3ded6Sliguang         esp = env->regs[R_ESP];
904e95e9b88SWu Xiang     }
905ae67dc72SPaolo Bonzini     esp &= ~0xfLL; /* align stack */
906eaa728eeSbellard 
907eaa728eeSbellard     PUSHQ(esp, env->segs[R_SS].selector);
90808b3ded6Sliguang     PUSHQ(esp, env->regs[R_ESP]);
909997ff0d9SBlue Swirl     PUSHQ(esp, cpu_compute_eflags(env));
910eaa728eeSbellard     PUSHQ(esp, env->segs[R_CS].selector);
911eaa728eeSbellard     PUSHQ(esp, old_eip);
912eaa728eeSbellard     if (has_error_code) {
913eaa728eeSbellard         PUSHQ(esp, error_code);
914eaa728eeSbellard     }
915eaa728eeSbellard 
916fd460606SKevin O'Connor     /* interrupt gate clear IF mask */
917fd460606SKevin O'Connor     if ((type & 1) == 0) {
918fd460606SKevin O'Connor         env->eflags &= ~IF_MASK;
919fd460606SKevin O'Connor     }
920fd460606SKevin O'Connor     env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK);
921fd460606SKevin O'Connor 
922eaa728eeSbellard     if (new_stack) {
923eaa728eeSbellard         ss = 0 | dpl;
924e95e9b88SWu Xiang         cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, dpl << DESC_DPL_SHIFT);
925eaa728eeSbellard     }
92608b3ded6Sliguang     env->regs[R_ESP] = esp;
927eaa728eeSbellard 
928eaa728eeSbellard     selector = (selector & ~3) | dpl;
929eaa728eeSbellard     cpu_x86_load_seg_cache(env, R_CS, selector,
930eaa728eeSbellard                    get_seg_base(e1, e2),
931eaa728eeSbellard                    get_seg_limit(e1, e2),
932eaa728eeSbellard                    e2);
933eaa728eeSbellard     env->eip = offset;
934eaa728eeSbellard }
935eaa728eeSbellard #endif
936eaa728eeSbellard 
937d9957a8bSblueswir1 #ifdef TARGET_X86_64
9382999a0b2SBlue Swirl void helper_sysret(CPUX86State *env, int dflag)
939eaa728eeSbellard {
940eaa728eeSbellard     int cpl, selector;
941eaa728eeSbellard 
942eaa728eeSbellard     if (!(env->efer & MSR_EFER_SCE)) {
943100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP06_ILLOP, 0, GETPC());
944eaa728eeSbellard     }
945eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
946eaa728eeSbellard     if (!(env->cr[0] & CR0_PE_MASK) || cpl != 0) {
947100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
948eaa728eeSbellard     }
949eaa728eeSbellard     selector = (env->star >> 48) & 0xffff;
950eaa728eeSbellard     if (env->hflags & HF_LMA_MASK) {
951fd460606SKevin O'Connor         cpu_load_eflags(env, (uint32_t)(env->regs[11]), TF_MASK | AC_MASK
952fd460606SKevin O'Connor                         | ID_MASK | IF_MASK | IOPL_MASK | VM_MASK | RF_MASK |
953fd460606SKevin O'Connor                         NT_MASK);
954eaa728eeSbellard         if (dflag == 2) {
955eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, (selector + 16) | 3,
956eaa728eeSbellard                                    0, 0xffffffff,
957eaa728eeSbellard                                    DESC_G_MASK | DESC_P_MASK |
958eaa728eeSbellard                                    DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
959eaa728eeSbellard                                    DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK |
960eaa728eeSbellard                                    DESC_L_MASK);
961a4165610Sliguang             env->eip = env->regs[R_ECX];
962eaa728eeSbellard         } else {
963eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, selector | 3,
964eaa728eeSbellard                                    0, 0xffffffff,
965eaa728eeSbellard                                    DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
966eaa728eeSbellard                                    DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
967eaa728eeSbellard                                    DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
968a4165610Sliguang             env->eip = (uint32_t)env->regs[R_ECX];
969eaa728eeSbellard         }
970ac576229SBill Paul         cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3,
971eaa728eeSbellard                                0, 0xffffffff,
972eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
973eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
974eaa728eeSbellard                                DESC_W_MASK | DESC_A_MASK);
975d9957a8bSblueswir1     } else {
976fd460606SKevin O'Connor         env->eflags |= IF_MASK;
977eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, selector | 3,
978eaa728eeSbellard                                0, 0xffffffff,
979eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
980eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
981eaa728eeSbellard                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
982a4165610Sliguang         env->eip = (uint32_t)env->regs[R_ECX];
983ac576229SBill Paul         cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3,
984eaa728eeSbellard                                0, 0xffffffff,
985eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
986eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
987eaa728eeSbellard                                DESC_W_MASK | DESC_A_MASK);
988eaa728eeSbellard     }
989eaa728eeSbellard }
990d9957a8bSblueswir1 #endif
991eaa728eeSbellard 
992eaa728eeSbellard /* real mode interrupt */
9932999a0b2SBlue Swirl static void do_interrupt_real(CPUX86State *env, int intno, int is_int,
9942999a0b2SBlue Swirl                               int error_code, unsigned int next_eip)
995eaa728eeSbellard {
996eaa728eeSbellard     SegmentCache *dt;
997eaa728eeSbellard     target_ulong ptr, ssp;
998eaa728eeSbellard     int selector;
999eaa728eeSbellard     uint32_t offset, esp;
1000eaa728eeSbellard     uint32_t old_cs, old_eip;
1001eaa728eeSbellard 
1002eaa728eeSbellard     /* real mode (simpler!) */
1003eaa728eeSbellard     dt = &env->idt;
100420054ef0SBlue Swirl     if (intno * 4 + 3 > dt->limit) {
100577b2bc2cSBlue Swirl         raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2);
100620054ef0SBlue Swirl     }
1007eaa728eeSbellard     ptr = dt->base + intno * 4;
1008329e607dSBlue Swirl     offset = cpu_lduw_kernel(env, ptr);
1009329e607dSBlue Swirl     selector = cpu_lduw_kernel(env, ptr + 2);
101008b3ded6Sliguang     esp = env->regs[R_ESP];
1011eaa728eeSbellard     ssp = env->segs[R_SS].base;
101220054ef0SBlue Swirl     if (is_int) {
1013eaa728eeSbellard         old_eip = next_eip;
101420054ef0SBlue Swirl     } else {
1015eaa728eeSbellard         old_eip = env->eip;
101620054ef0SBlue Swirl     }
1017eaa728eeSbellard     old_cs = env->segs[R_CS].selector;
1018eaa728eeSbellard     /* XXX: use SS segment size? */
1019997ff0d9SBlue Swirl     PUSHW(ssp, esp, 0xffff, cpu_compute_eflags(env));
1020eaa728eeSbellard     PUSHW(ssp, esp, 0xffff, old_cs);
1021eaa728eeSbellard     PUSHW(ssp, esp, 0xffff, old_eip);
1022eaa728eeSbellard 
1023eaa728eeSbellard     /* update processor state */
102408b3ded6Sliguang     env->regs[R_ESP] = (env->regs[R_ESP] & ~0xffff) | (esp & 0xffff);
1025eaa728eeSbellard     env->eip = offset;
1026eaa728eeSbellard     env->segs[R_CS].selector = selector;
1027eaa728eeSbellard     env->segs[R_CS].base = (selector << 4);
1028eaa728eeSbellard     env->eflags &= ~(IF_MASK | TF_MASK | AC_MASK | RF_MASK);
1029eaa728eeSbellard }
1030eaa728eeSbellard 
1031eaa728eeSbellard /*
1032eaa728eeSbellard  * Begin execution of an interruption. is_int is TRUE if coming from
1033a78d0eabSliguang  * the int instruction. next_eip is the env->eip value AFTER the interrupt
1034eaa728eeSbellard  * instruction. It is only relevant if is_int is TRUE.
1035eaa728eeSbellard  */
1036*30493a03SClaudio Fontana void do_interrupt_all(X86CPU *cpu, int intno, int is_int,
10372999a0b2SBlue Swirl                       int error_code, target_ulong next_eip, int is_hw)
1038eaa728eeSbellard {
1039ca4c810aSAndreas Färber     CPUX86State *env = &cpu->env;
1040ca4c810aSAndreas Färber 
10418fec2b8cSaliguori     if (qemu_loglevel_mask(CPU_LOG_INT)) {
1042eaa728eeSbellard         if ((env->cr[0] & CR0_PE_MASK)) {
1043eaa728eeSbellard             static int count;
104420054ef0SBlue Swirl 
104520054ef0SBlue Swirl             qemu_log("%6d: v=%02x e=%04x i=%d cpl=%d IP=%04x:" TARGET_FMT_lx
104620054ef0SBlue Swirl                      " pc=" TARGET_FMT_lx " SP=%04x:" TARGET_FMT_lx,
1047eaa728eeSbellard                      count, intno, error_code, is_int,
1048eaa728eeSbellard                      env->hflags & HF_CPL_MASK,
1049a78d0eabSliguang                      env->segs[R_CS].selector, env->eip,
1050a78d0eabSliguang                      (int)env->segs[R_CS].base + env->eip,
105108b3ded6Sliguang                      env->segs[R_SS].selector, env->regs[R_ESP]);
1052eaa728eeSbellard             if (intno == 0x0e) {
105393fcfe39Saliguori                 qemu_log(" CR2=" TARGET_FMT_lx, env->cr[2]);
1054eaa728eeSbellard             } else {
10554b34e3adSliguang                 qemu_log(" env->regs[R_EAX]=" TARGET_FMT_lx, env->regs[R_EAX]);
1056eaa728eeSbellard             }
105793fcfe39Saliguori             qemu_log("\n");
1058a0762859SAndreas Färber             log_cpu_state(CPU(cpu), CPU_DUMP_CCOP);
1059eaa728eeSbellard #if 0
1060eaa728eeSbellard             {
1061eaa728eeSbellard                 int i;
10629bd5494eSAdam Lackorzynski                 target_ulong ptr;
106320054ef0SBlue Swirl 
106493fcfe39Saliguori                 qemu_log("       code=");
1065eaa728eeSbellard                 ptr = env->segs[R_CS].base + env->eip;
1066eaa728eeSbellard                 for (i = 0; i < 16; i++) {
106793fcfe39Saliguori                     qemu_log(" %02x", ldub(ptr + i));
1068eaa728eeSbellard                 }
106993fcfe39Saliguori                 qemu_log("\n");
1070eaa728eeSbellard             }
1071eaa728eeSbellard #endif
1072eaa728eeSbellard             count++;
1073eaa728eeSbellard         }
1074eaa728eeSbellard     }
1075eaa728eeSbellard     if (env->cr[0] & CR0_PE_MASK) {
107600ea18d1Saliguori #if !defined(CONFIG_USER_ONLY)
1077f8dc4c64SPaolo Bonzini         if (env->hflags & HF_GUEST_MASK) {
10782999a0b2SBlue Swirl             handle_even_inj(env, intno, is_int, error_code, is_hw, 0);
107920054ef0SBlue Swirl         }
108000ea18d1Saliguori #endif
1081eb38c52cSblueswir1 #ifdef TARGET_X86_64
1082eaa728eeSbellard         if (env->hflags & HF_LMA_MASK) {
10832999a0b2SBlue Swirl             do_interrupt64(env, intno, is_int, error_code, next_eip, is_hw);
1084eaa728eeSbellard         } else
1085eaa728eeSbellard #endif
1086eaa728eeSbellard         {
10872999a0b2SBlue Swirl             do_interrupt_protected(env, intno, is_int, error_code, next_eip,
10882999a0b2SBlue Swirl                                    is_hw);
1089eaa728eeSbellard         }
1090eaa728eeSbellard     } else {
109100ea18d1Saliguori #if !defined(CONFIG_USER_ONLY)
1092f8dc4c64SPaolo Bonzini         if (env->hflags & HF_GUEST_MASK) {
10932999a0b2SBlue Swirl             handle_even_inj(env, intno, is_int, error_code, is_hw, 1);
109420054ef0SBlue Swirl         }
109500ea18d1Saliguori #endif
10962999a0b2SBlue Swirl         do_interrupt_real(env, intno, is_int, error_code, next_eip);
1097eaa728eeSbellard     }
10982ed51f5bSaliguori 
109900ea18d1Saliguori #if !defined(CONFIG_USER_ONLY)
1100f8dc4c64SPaolo Bonzini     if (env->hflags & HF_GUEST_MASK) {
1101fdfba1a2SEdgar E. Iglesias         CPUState *cs = CPU(cpu);
1102b216aa6cSPaolo Bonzini         uint32_t event_inj = x86_ldl_phys(cs, env->vm_vmcb +
110320054ef0SBlue Swirl                                       offsetof(struct vmcb,
110420054ef0SBlue Swirl                                                control.event_inj));
110520054ef0SBlue Swirl 
1106b216aa6cSPaolo Bonzini         x86_stl_phys(cs,
1107ab1da857SEdgar E. Iglesias                  env->vm_vmcb + offsetof(struct vmcb, control.event_inj),
110820054ef0SBlue Swirl                  event_inj & ~SVM_EVTINJ_VALID);
11092ed51f5bSaliguori     }
111000ea18d1Saliguori #endif
1111eaa728eeSbellard }
1112eaa728eeSbellard 
11132999a0b2SBlue Swirl void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw)
1114e694d4e2SBlue Swirl {
11156aa9e42fSRichard Henderson     do_interrupt_all(env_archcpu(env), intno, 0, 0, 0, is_hw);
1116e694d4e2SBlue Swirl }
1117e694d4e2SBlue Swirl 
111842f53feaSRichard Henderson bool x86_cpu_exec_interrupt(CPUState *cs, int interrupt_request)
111942f53feaSRichard Henderson {
112042f53feaSRichard Henderson     X86CPU *cpu = X86_CPU(cs);
112142f53feaSRichard Henderson     CPUX86State *env = &cpu->env;
112292d5f1a4SPaolo Bonzini     int intno;
112342f53feaSRichard Henderson 
112492d5f1a4SPaolo Bonzini     interrupt_request = x86_cpu_pending_interrupt(cs, interrupt_request);
112592d5f1a4SPaolo Bonzini     if (!interrupt_request) {
112692d5f1a4SPaolo Bonzini         return false;
112792d5f1a4SPaolo Bonzini     }
112892d5f1a4SPaolo Bonzini 
112992d5f1a4SPaolo Bonzini     /* Don't process multiple interrupt requests in a single call.
113092d5f1a4SPaolo Bonzini      * This is required to make icount-driven execution deterministic.
113192d5f1a4SPaolo Bonzini      */
113292d5f1a4SPaolo Bonzini     switch (interrupt_request) {
113342f53feaSRichard Henderson #if !defined(CONFIG_USER_ONLY)
113492d5f1a4SPaolo Bonzini     case CPU_INTERRUPT_POLL:
113542f53feaSRichard Henderson         cs->interrupt_request &= ~CPU_INTERRUPT_POLL;
113642f53feaSRichard Henderson         apic_poll_irq(cpu->apic_state);
113792d5f1a4SPaolo Bonzini         break;
113842f53feaSRichard Henderson #endif
113992d5f1a4SPaolo Bonzini     case CPU_INTERRUPT_SIPI:
114042f53feaSRichard Henderson         do_cpu_sipi(cpu);
114192d5f1a4SPaolo Bonzini         break;
114292d5f1a4SPaolo Bonzini     case CPU_INTERRUPT_SMI:
114365c9d60aSPaolo Bonzini         cpu_svm_check_intercept_param(env, SVM_EXIT_SMI, 0, 0);
114442f53feaSRichard Henderson         cs->interrupt_request &= ~CPU_INTERRUPT_SMI;
1145a93b55ecSClaudio Fontana #ifdef CONFIG_USER_ONLY
1146a93b55ecSClaudio Fontana         cpu_abort(CPU(cpu), "SMI interrupt: cannot enter SMM in user-mode");
1147a93b55ecSClaudio Fontana #else
114842f53feaSRichard Henderson         do_smm_enter(cpu);
1149a93b55ecSClaudio Fontana #endif /* CONFIG_USER_ONLY */
115092d5f1a4SPaolo Bonzini         break;
115192d5f1a4SPaolo Bonzini     case CPU_INTERRUPT_NMI:
115202f7fd25SJan Kiszka         cpu_svm_check_intercept_param(env, SVM_EXIT_NMI, 0, 0);
115342f53feaSRichard Henderson         cs->interrupt_request &= ~CPU_INTERRUPT_NMI;
115442f53feaSRichard Henderson         env->hflags2 |= HF2_NMI_MASK;
115542f53feaSRichard Henderson         do_interrupt_x86_hardirq(env, EXCP02_NMI, 1);
115692d5f1a4SPaolo Bonzini         break;
115792d5f1a4SPaolo Bonzini     case CPU_INTERRUPT_MCE:
115842f53feaSRichard Henderson         cs->interrupt_request &= ~CPU_INTERRUPT_MCE;
115942f53feaSRichard Henderson         do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0);
116092d5f1a4SPaolo Bonzini         break;
116192d5f1a4SPaolo Bonzini     case CPU_INTERRUPT_HARD:
116265c9d60aSPaolo Bonzini         cpu_svm_check_intercept_param(env, SVM_EXIT_INTR, 0, 0);
116342f53feaSRichard Henderson         cs->interrupt_request &= ~(CPU_INTERRUPT_HARD |
116442f53feaSRichard Henderson                                    CPU_INTERRUPT_VIRQ);
116542f53feaSRichard Henderson         intno = cpu_get_pic_interrupt(env);
116642f53feaSRichard Henderson         qemu_log_mask(CPU_LOG_TB_IN_ASM,
116742f53feaSRichard Henderson                       "Servicing hardware INT=0x%02x\n", intno);
116842f53feaSRichard Henderson         do_interrupt_x86_hardirq(env, intno, 1);
116992d5f1a4SPaolo Bonzini         break;
117042f53feaSRichard Henderson #if !defined(CONFIG_USER_ONLY)
117192d5f1a4SPaolo Bonzini     case CPU_INTERRUPT_VIRQ:
117242f53feaSRichard Henderson         /* FIXME: this should respect TPR */
117365c9d60aSPaolo Bonzini         cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR, 0, 0);
1174b216aa6cSPaolo Bonzini         intno = x86_ldl_phys(cs, env->vm_vmcb
117542f53feaSRichard Henderson                              + offsetof(struct vmcb, control.int_vector));
117642f53feaSRichard Henderson         qemu_log_mask(CPU_LOG_TB_IN_ASM,
117742f53feaSRichard Henderson                       "Servicing virtual hardware INT=0x%02x\n", intno);
117842f53feaSRichard Henderson         do_interrupt_x86_hardirq(env, intno, 1);
117942f53feaSRichard Henderson         cs->interrupt_request &= ~CPU_INTERRUPT_VIRQ;
118092d5f1a4SPaolo Bonzini         break;
118142f53feaSRichard Henderson #endif
118242f53feaSRichard Henderson     }
118342f53feaSRichard Henderson 
118492d5f1a4SPaolo Bonzini     /* Ensure that no TB jump will be modified as the program flow was changed.  */
118592d5f1a4SPaolo Bonzini     return true;
118642f53feaSRichard Henderson }
118742f53feaSRichard Henderson 
11882999a0b2SBlue Swirl void helper_lldt(CPUX86State *env, int selector)
1189eaa728eeSbellard {
1190eaa728eeSbellard     SegmentCache *dt;
1191eaa728eeSbellard     uint32_t e1, e2;
1192eaa728eeSbellard     int index, entry_limit;
1193eaa728eeSbellard     target_ulong ptr;
1194eaa728eeSbellard 
1195eaa728eeSbellard     selector &= 0xffff;
1196eaa728eeSbellard     if ((selector & 0xfffc) == 0) {
1197eaa728eeSbellard         /* XXX: NULL selector case: invalid LDT */
1198eaa728eeSbellard         env->ldt.base = 0;
1199eaa728eeSbellard         env->ldt.limit = 0;
1200eaa728eeSbellard     } else {
120120054ef0SBlue Swirl         if (selector & 0x4) {
1202100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
120320054ef0SBlue Swirl         }
1204eaa728eeSbellard         dt = &env->gdt;
1205eaa728eeSbellard         index = selector & ~7;
1206eaa728eeSbellard #ifdef TARGET_X86_64
120720054ef0SBlue Swirl         if (env->hflags & HF_LMA_MASK) {
1208eaa728eeSbellard             entry_limit = 15;
120920054ef0SBlue Swirl         } else
1210eaa728eeSbellard #endif
121120054ef0SBlue Swirl         {
1212eaa728eeSbellard             entry_limit = 7;
121320054ef0SBlue Swirl         }
121420054ef0SBlue Swirl         if ((index + entry_limit) > dt->limit) {
1215100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
121620054ef0SBlue Swirl         }
1217eaa728eeSbellard         ptr = dt->base + index;
1218100ec099SPavel Dovgalyuk         e1 = cpu_ldl_kernel_ra(env, ptr, GETPC());
1219100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC());
122020054ef0SBlue Swirl         if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) {
1221100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
122220054ef0SBlue Swirl         }
122320054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1224100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC());
122520054ef0SBlue Swirl         }
1226eaa728eeSbellard #ifdef TARGET_X86_64
1227eaa728eeSbellard         if (env->hflags & HF_LMA_MASK) {
1228eaa728eeSbellard             uint32_t e3;
122920054ef0SBlue Swirl 
1230100ec099SPavel Dovgalyuk             e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC());
1231eaa728eeSbellard             load_seg_cache_raw_dt(&env->ldt, e1, e2);
1232eaa728eeSbellard             env->ldt.base |= (target_ulong)e3 << 32;
1233eaa728eeSbellard         } else
1234eaa728eeSbellard #endif
1235eaa728eeSbellard         {
1236eaa728eeSbellard             load_seg_cache_raw_dt(&env->ldt, e1, e2);
1237eaa728eeSbellard         }
1238eaa728eeSbellard     }
1239eaa728eeSbellard     env->ldt.selector = selector;
1240eaa728eeSbellard }
1241eaa728eeSbellard 
12422999a0b2SBlue Swirl void helper_ltr(CPUX86State *env, int selector)
1243eaa728eeSbellard {
1244eaa728eeSbellard     SegmentCache *dt;
1245eaa728eeSbellard     uint32_t e1, e2;
1246eaa728eeSbellard     int index, type, entry_limit;
1247eaa728eeSbellard     target_ulong ptr;
1248eaa728eeSbellard 
1249eaa728eeSbellard     selector &= 0xffff;
1250eaa728eeSbellard     if ((selector & 0xfffc) == 0) {
1251eaa728eeSbellard         /* NULL selector case: invalid TR */
1252eaa728eeSbellard         env->tr.base = 0;
1253eaa728eeSbellard         env->tr.limit = 0;
1254eaa728eeSbellard         env->tr.flags = 0;
1255eaa728eeSbellard     } else {
125620054ef0SBlue Swirl         if (selector & 0x4) {
1257100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
125820054ef0SBlue Swirl         }
1259eaa728eeSbellard         dt = &env->gdt;
1260eaa728eeSbellard         index = selector & ~7;
1261eaa728eeSbellard #ifdef TARGET_X86_64
126220054ef0SBlue Swirl         if (env->hflags & HF_LMA_MASK) {
1263eaa728eeSbellard             entry_limit = 15;
126420054ef0SBlue Swirl         } else
1265eaa728eeSbellard #endif
126620054ef0SBlue Swirl         {
1267eaa728eeSbellard             entry_limit = 7;
126820054ef0SBlue Swirl         }
126920054ef0SBlue Swirl         if ((index + entry_limit) > dt->limit) {
1270100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
127120054ef0SBlue Swirl         }
1272eaa728eeSbellard         ptr = dt->base + index;
1273100ec099SPavel Dovgalyuk         e1 = cpu_ldl_kernel_ra(env, ptr, GETPC());
1274100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC());
1275eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
1276eaa728eeSbellard         if ((e2 & DESC_S_MASK) ||
127720054ef0SBlue Swirl             (type != 1 && type != 9)) {
1278100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
127920054ef0SBlue Swirl         }
128020054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1281100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC());
128220054ef0SBlue Swirl         }
1283eaa728eeSbellard #ifdef TARGET_X86_64
1284eaa728eeSbellard         if (env->hflags & HF_LMA_MASK) {
1285eaa728eeSbellard             uint32_t e3, e4;
128620054ef0SBlue Swirl 
1287100ec099SPavel Dovgalyuk             e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC());
1288100ec099SPavel Dovgalyuk             e4 = cpu_ldl_kernel_ra(env, ptr + 12, GETPC());
128920054ef0SBlue Swirl             if ((e4 >> DESC_TYPE_SHIFT) & 0xf) {
1290100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
129120054ef0SBlue Swirl             }
1292eaa728eeSbellard             load_seg_cache_raw_dt(&env->tr, e1, e2);
1293eaa728eeSbellard             env->tr.base |= (target_ulong)e3 << 32;
1294eaa728eeSbellard         } else
1295eaa728eeSbellard #endif
1296eaa728eeSbellard         {
1297eaa728eeSbellard             load_seg_cache_raw_dt(&env->tr, e1, e2);
1298eaa728eeSbellard         }
1299eaa728eeSbellard         e2 |= DESC_TSS_BUSY_MASK;
1300100ec099SPavel Dovgalyuk         cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC());
1301eaa728eeSbellard     }
1302eaa728eeSbellard     env->tr.selector = selector;
1303eaa728eeSbellard }
1304eaa728eeSbellard 
1305eaa728eeSbellard /* only works if protected mode and not VM86. seg_reg must be != R_CS */
13062999a0b2SBlue Swirl void helper_load_seg(CPUX86State *env, int seg_reg, int selector)
1307eaa728eeSbellard {
1308eaa728eeSbellard     uint32_t e1, e2;
1309eaa728eeSbellard     int cpl, dpl, rpl;
1310eaa728eeSbellard     SegmentCache *dt;
1311eaa728eeSbellard     int index;
1312eaa728eeSbellard     target_ulong ptr;
1313eaa728eeSbellard 
1314eaa728eeSbellard     selector &= 0xffff;
1315eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
1316eaa728eeSbellard     if ((selector & 0xfffc) == 0) {
1317eaa728eeSbellard         /* null selector case */
1318eaa728eeSbellard         if (seg_reg == R_SS
1319eaa728eeSbellard #ifdef TARGET_X86_64
1320eaa728eeSbellard             && (!(env->hflags & HF_CS64_MASK) || cpl == 3)
1321eaa728eeSbellard #endif
132220054ef0SBlue Swirl             ) {
1323100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
132420054ef0SBlue Swirl         }
1325eaa728eeSbellard         cpu_x86_load_seg_cache(env, seg_reg, selector, 0, 0, 0);
1326eaa728eeSbellard     } else {
1327eaa728eeSbellard 
132820054ef0SBlue Swirl         if (selector & 0x4) {
1329eaa728eeSbellard             dt = &env->ldt;
133020054ef0SBlue Swirl         } else {
1331eaa728eeSbellard             dt = &env->gdt;
133220054ef0SBlue Swirl         }
1333eaa728eeSbellard         index = selector & ~7;
133420054ef0SBlue Swirl         if ((index + 7) > dt->limit) {
1335100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
133620054ef0SBlue Swirl         }
1337eaa728eeSbellard         ptr = dt->base + index;
1338100ec099SPavel Dovgalyuk         e1 = cpu_ldl_kernel_ra(env, ptr, GETPC());
1339100ec099SPavel Dovgalyuk         e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC());
1340eaa728eeSbellard 
134120054ef0SBlue Swirl         if (!(e2 & DESC_S_MASK)) {
1342100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
134320054ef0SBlue Swirl         }
1344eaa728eeSbellard         rpl = selector & 3;
1345eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1346eaa728eeSbellard         if (seg_reg == R_SS) {
1347eaa728eeSbellard             /* must be writable segment */
134820054ef0SBlue Swirl             if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) {
1349100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
135020054ef0SBlue Swirl             }
135120054ef0SBlue Swirl             if (rpl != cpl || dpl != cpl) {
1352100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
135320054ef0SBlue Swirl             }
1354eaa728eeSbellard         } else {
1355eaa728eeSbellard             /* must be readable segment */
135620054ef0SBlue Swirl             if ((e2 & (DESC_CS_MASK | DESC_R_MASK)) == DESC_CS_MASK) {
1357100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
135820054ef0SBlue Swirl             }
1359eaa728eeSbellard 
1360eaa728eeSbellard             if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) {
1361eaa728eeSbellard                 /* if not conforming code, test rights */
136220054ef0SBlue Swirl                 if (dpl < cpl || dpl < rpl) {
1363100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
1364eaa728eeSbellard                 }
1365eaa728eeSbellard             }
136620054ef0SBlue Swirl         }
1367eaa728eeSbellard 
1368eaa728eeSbellard         if (!(e2 & DESC_P_MASK)) {
136920054ef0SBlue Swirl             if (seg_reg == R_SS) {
1370100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0C_STACK, selector & 0xfffc, GETPC());
137120054ef0SBlue Swirl             } else {
1372100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC());
1373eaa728eeSbellard             }
137420054ef0SBlue Swirl         }
1375eaa728eeSbellard 
1376eaa728eeSbellard         /* set the access bit if not already set */
1377eaa728eeSbellard         if (!(e2 & DESC_A_MASK)) {
1378eaa728eeSbellard             e2 |= DESC_A_MASK;
1379100ec099SPavel Dovgalyuk             cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC());
1380eaa728eeSbellard         }
1381eaa728eeSbellard 
1382eaa728eeSbellard         cpu_x86_load_seg_cache(env, seg_reg, selector,
1383eaa728eeSbellard                        get_seg_base(e1, e2),
1384eaa728eeSbellard                        get_seg_limit(e1, e2),
1385eaa728eeSbellard                        e2);
1386eaa728eeSbellard #if 0
138793fcfe39Saliguori         qemu_log("load_seg: sel=0x%04x base=0x%08lx limit=0x%08lx flags=%08x\n",
1388eaa728eeSbellard                 selector, (unsigned long)sc->base, sc->limit, sc->flags);
1389eaa728eeSbellard #endif
1390eaa728eeSbellard     }
1391eaa728eeSbellard }
1392eaa728eeSbellard 
1393eaa728eeSbellard /* protected mode jump */
13942999a0b2SBlue Swirl void helper_ljmp_protected(CPUX86State *env, int new_cs, target_ulong new_eip,
1395100ec099SPavel Dovgalyuk                            target_ulong next_eip)
1396eaa728eeSbellard {
1397eaa728eeSbellard     int gate_cs, type;
1398eaa728eeSbellard     uint32_t e1, e2, cpl, dpl, rpl, limit;
1399eaa728eeSbellard 
140020054ef0SBlue Swirl     if ((new_cs & 0xfffc) == 0) {
1401100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
140220054ef0SBlue Swirl     }
1403100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) {
1404100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
140520054ef0SBlue Swirl     }
1406eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
1407eaa728eeSbellard     if (e2 & DESC_S_MASK) {
140820054ef0SBlue Swirl         if (!(e2 & DESC_CS_MASK)) {
1409100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
141020054ef0SBlue Swirl         }
1411eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1412eaa728eeSbellard         if (e2 & DESC_C_MASK) {
1413eaa728eeSbellard             /* conforming code segment */
141420054ef0SBlue Swirl             if (dpl > cpl) {
1415100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
141620054ef0SBlue Swirl             }
1417eaa728eeSbellard         } else {
1418eaa728eeSbellard             /* non conforming code segment */
1419eaa728eeSbellard             rpl = new_cs & 3;
142020054ef0SBlue Swirl             if (rpl > cpl) {
1421100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
1422eaa728eeSbellard             }
142320054ef0SBlue Swirl             if (dpl != cpl) {
1424100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
142520054ef0SBlue Swirl             }
142620054ef0SBlue Swirl         }
142720054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1428100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC());
142920054ef0SBlue Swirl         }
1430eaa728eeSbellard         limit = get_seg_limit(e1, e2);
1431eaa728eeSbellard         if (new_eip > limit &&
1432db7196dbSAndrew Oates             (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) {
1433db7196dbSAndrew Oates             raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
143420054ef0SBlue Swirl         }
1435eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1436eaa728eeSbellard                        get_seg_base(e1, e2), limit, e2);
1437a78d0eabSliguang         env->eip = new_eip;
1438eaa728eeSbellard     } else {
1439eaa728eeSbellard         /* jump to call or task gate */
1440eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1441eaa728eeSbellard         rpl = new_cs & 3;
1442eaa728eeSbellard         cpl = env->hflags & HF_CPL_MASK;
1443eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
14440aca0605SAndrew Oates 
14450aca0605SAndrew Oates #ifdef TARGET_X86_64
14460aca0605SAndrew Oates         if (env->efer & MSR_EFER_LMA) {
14470aca0605SAndrew Oates             if (type != 12) {
14480aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
14490aca0605SAndrew Oates             }
14500aca0605SAndrew Oates         }
14510aca0605SAndrew Oates #endif
1452eaa728eeSbellard         switch (type) {
1453eaa728eeSbellard         case 1: /* 286 TSS */
1454eaa728eeSbellard         case 9: /* 386 TSS */
1455eaa728eeSbellard         case 5: /* task gate */
145620054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
1457100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
145820054ef0SBlue Swirl             }
1459100ec099SPavel Dovgalyuk             switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_JMP, next_eip, GETPC());
1460eaa728eeSbellard             break;
1461eaa728eeSbellard         case 4: /* 286 call gate */
1462eaa728eeSbellard         case 12: /* 386 call gate */
146320054ef0SBlue Swirl             if ((dpl < cpl) || (dpl < rpl)) {
1464100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
146520054ef0SBlue Swirl             }
146620054ef0SBlue Swirl             if (!(e2 & DESC_P_MASK)) {
1467100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC());
146820054ef0SBlue Swirl             }
1469eaa728eeSbellard             gate_cs = e1 >> 16;
1470eaa728eeSbellard             new_eip = (e1 & 0xffff);
147120054ef0SBlue Swirl             if (type == 12) {
1472eaa728eeSbellard                 new_eip |= (e2 & 0xffff0000);
147320054ef0SBlue Swirl             }
14740aca0605SAndrew Oates 
14750aca0605SAndrew Oates #ifdef TARGET_X86_64
14760aca0605SAndrew Oates             if (env->efer & MSR_EFER_LMA) {
14770aca0605SAndrew Oates                 /* load the upper 8 bytes of the 64-bit call gate */
14780aca0605SAndrew Oates                 if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) {
14790aca0605SAndrew Oates                     raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc,
14800aca0605SAndrew Oates                                            GETPC());
14810aca0605SAndrew Oates                 }
14820aca0605SAndrew Oates                 type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
14830aca0605SAndrew Oates                 if (type != 0) {
14840aca0605SAndrew Oates                     raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc,
14850aca0605SAndrew Oates                                            GETPC());
14860aca0605SAndrew Oates                 }
14870aca0605SAndrew Oates                 new_eip |= ((target_ulong)e1) << 32;
14880aca0605SAndrew Oates             }
14890aca0605SAndrew Oates #endif
14900aca0605SAndrew Oates 
1491100ec099SPavel Dovgalyuk             if (load_segment_ra(env, &e1, &e2, gate_cs, GETPC()) != 0) {
1492100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
149320054ef0SBlue Swirl             }
1494eaa728eeSbellard             dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1495eaa728eeSbellard             /* must be code segment */
1496eaa728eeSbellard             if (((e2 & (DESC_S_MASK | DESC_CS_MASK)) !=
149720054ef0SBlue Swirl                  (DESC_S_MASK | DESC_CS_MASK))) {
1498100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
149920054ef0SBlue Swirl             }
1500eaa728eeSbellard             if (((e2 & DESC_C_MASK) && (dpl > cpl)) ||
150120054ef0SBlue Swirl                 (!(e2 & DESC_C_MASK) && (dpl != cpl))) {
1502100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
150320054ef0SBlue Swirl             }
15040aca0605SAndrew Oates #ifdef TARGET_X86_64
15050aca0605SAndrew Oates             if (env->efer & MSR_EFER_LMA) {
15060aca0605SAndrew Oates                 if (!(e2 & DESC_L_MASK)) {
15070aca0605SAndrew Oates                     raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
15080aca0605SAndrew Oates                 }
15090aca0605SAndrew Oates                 if (e2 & DESC_B_MASK) {
15100aca0605SAndrew Oates                     raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
15110aca0605SAndrew Oates                 }
15120aca0605SAndrew Oates             }
15130aca0605SAndrew Oates #endif
151420054ef0SBlue Swirl             if (!(e2 & DESC_P_MASK)) {
1515100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC());
151620054ef0SBlue Swirl             }
1517eaa728eeSbellard             limit = get_seg_limit(e1, e2);
15180aca0605SAndrew Oates             if (new_eip > limit &&
15190aca0605SAndrew Oates                 (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) {
1520100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
152120054ef0SBlue Swirl             }
1522eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, (gate_cs & 0xfffc) | cpl,
1523eaa728eeSbellard                                    get_seg_base(e1, e2), limit, e2);
1524a78d0eabSliguang             env->eip = new_eip;
1525eaa728eeSbellard             break;
1526eaa728eeSbellard         default:
1527100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
1528eaa728eeSbellard             break;
1529eaa728eeSbellard         }
1530eaa728eeSbellard     }
1531eaa728eeSbellard }
1532eaa728eeSbellard 
1533eaa728eeSbellard /* real mode call */
15342999a0b2SBlue Swirl void helper_lcall_real(CPUX86State *env, int new_cs, target_ulong new_eip1,
1535eaa728eeSbellard                        int shift, int next_eip)
1536eaa728eeSbellard {
1537eaa728eeSbellard     int new_eip;
1538eaa728eeSbellard     uint32_t esp, esp_mask;
1539eaa728eeSbellard     target_ulong ssp;
1540eaa728eeSbellard 
1541eaa728eeSbellard     new_eip = new_eip1;
154208b3ded6Sliguang     esp = env->regs[R_ESP];
1543eaa728eeSbellard     esp_mask = get_sp_mask(env->segs[R_SS].flags);
1544eaa728eeSbellard     ssp = env->segs[R_SS].base;
1545eaa728eeSbellard     if (shift) {
1546100ec099SPavel Dovgalyuk         PUSHL_RA(ssp, esp, esp_mask, env->segs[R_CS].selector, GETPC());
1547100ec099SPavel Dovgalyuk         PUSHL_RA(ssp, esp, esp_mask, next_eip, GETPC());
1548eaa728eeSbellard     } else {
1549100ec099SPavel Dovgalyuk         PUSHW_RA(ssp, esp, esp_mask, env->segs[R_CS].selector, GETPC());
1550100ec099SPavel Dovgalyuk         PUSHW_RA(ssp, esp, esp_mask, next_eip, GETPC());
1551eaa728eeSbellard     }
1552eaa728eeSbellard 
1553eaa728eeSbellard     SET_ESP(esp, esp_mask);
1554eaa728eeSbellard     env->eip = new_eip;
1555eaa728eeSbellard     env->segs[R_CS].selector = new_cs;
1556eaa728eeSbellard     env->segs[R_CS].base = (new_cs << 4);
1557eaa728eeSbellard }
1558eaa728eeSbellard 
1559eaa728eeSbellard /* protected mode call */
15602999a0b2SBlue Swirl void helper_lcall_protected(CPUX86State *env, int new_cs, target_ulong new_eip,
1561100ec099SPavel Dovgalyuk                             int shift, target_ulong next_eip)
1562eaa728eeSbellard {
1563eaa728eeSbellard     int new_stack, i;
15640aca0605SAndrew Oates     uint32_t e1, e2, cpl, dpl, rpl, selector, param_count;
15650aca0605SAndrew Oates     uint32_t ss = 0, ss_e1 = 0, ss_e2 = 0, type, ss_dpl, sp_mask;
1566eaa728eeSbellard     uint32_t val, limit, old_sp_mask;
15670aca0605SAndrew Oates     target_ulong ssp, old_ssp, offset, sp;
1568eaa728eeSbellard 
15690aca0605SAndrew Oates     LOG_PCALL("lcall %04x:" TARGET_FMT_lx " s=%d\n", new_cs, new_eip, shift);
15706aa9e42fSRichard Henderson     LOG_PCALL_STATE(env_cpu(env));
157120054ef0SBlue Swirl     if ((new_cs & 0xfffc) == 0) {
1572100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
157320054ef0SBlue Swirl     }
1574100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) {
1575100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
157620054ef0SBlue Swirl     }
1577eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
1578d12d51d5Saliguori     LOG_PCALL("desc=%08x:%08x\n", e1, e2);
1579eaa728eeSbellard     if (e2 & DESC_S_MASK) {
158020054ef0SBlue Swirl         if (!(e2 & DESC_CS_MASK)) {
1581100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
158220054ef0SBlue Swirl         }
1583eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1584eaa728eeSbellard         if (e2 & DESC_C_MASK) {
1585eaa728eeSbellard             /* conforming code segment */
158620054ef0SBlue Swirl             if (dpl > cpl) {
1587100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
158820054ef0SBlue Swirl             }
1589eaa728eeSbellard         } else {
1590eaa728eeSbellard             /* non conforming code segment */
1591eaa728eeSbellard             rpl = new_cs & 3;
159220054ef0SBlue Swirl             if (rpl > cpl) {
1593100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
1594eaa728eeSbellard             }
159520054ef0SBlue Swirl             if (dpl != cpl) {
1596100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
159720054ef0SBlue Swirl             }
159820054ef0SBlue Swirl         }
159920054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1600100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC());
160120054ef0SBlue Swirl         }
1602eaa728eeSbellard 
1603eaa728eeSbellard #ifdef TARGET_X86_64
1604eaa728eeSbellard         /* XXX: check 16/32 bit cases in long mode */
1605eaa728eeSbellard         if (shift == 2) {
1606eaa728eeSbellard             target_ulong rsp;
160720054ef0SBlue Swirl 
1608eaa728eeSbellard             /* 64 bit case */
160908b3ded6Sliguang             rsp = env->regs[R_ESP];
1610100ec099SPavel Dovgalyuk             PUSHQ_RA(rsp, env->segs[R_CS].selector, GETPC());
1611100ec099SPavel Dovgalyuk             PUSHQ_RA(rsp, next_eip, GETPC());
1612eaa728eeSbellard             /* from this point, not restartable */
161308b3ded6Sliguang             env->regs[R_ESP] = rsp;
1614eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1615eaa728eeSbellard                                    get_seg_base(e1, e2),
1616eaa728eeSbellard                                    get_seg_limit(e1, e2), e2);
1617a78d0eabSliguang             env->eip = new_eip;
1618eaa728eeSbellard         } else
1619eaa728eeSbellard #endif
1620eaa728eeSbellard         {
162108b3ded6Sliguang             sp = env->regs[R_ESP];
1622eaa728eeSbellard             sp_mask = get_sp_mask(env->segs[R_SS].flags);
1623eaa728eeSbellard             ssp = env->segs[R_SS].base;
1624eaa728eeSbellard             if (shift) {
1625100ec099SPavel Dovgalyuk                 PUSHL_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC());
1626100ec099SPavel Dovgalyuk                 PUSHL_RA(ssp, sp, sp_mask, next_eip, GETPC());
1627eaa728eeSbellard             } else {
1628100ec099SPavel Dovgalyuk                 PUSHW_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC());
1629100ec099SPavel Dovgalyuk                 PUSHW_RA(ssp, sp, sp_mask, next_eip, GETPC());
1630eaa728eeSbellard             }
1631eaa728eeSbellard 
1632eaa728eeSbellard             limit = get_seg_limit(e1, e2);
163320054ef0SBlue Swirl             if (new_eip > limit) {
1634100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
163520054ef0SBlue Swirl             }
1636eaa728eeSbellard             /* from this point, not restartable */
1637eaa728eeSbellard             SET_ESP(sp, sp_mask);
1638eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl,
1639eaa728eeSbellard                                    get_seg_base(e1, e2), limit, e2);
1640a78d0eabSliguang             env->eip = new_eip;
1641eaa728eeSbellard         }
1642eaa728eeSbellard     } else {
1643eaa728eeSbellard         /* check gate type */
1644eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
1645eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1646eaa728eeSbellard         rpl = new_cs & 3;
16470aca0605SAndrew Oates 
16480aca0605SAndrew Oates #ifdef TARGET_X86_64
16490aca0605SAndrew Oates         if (env->efer & MSR_EFER_LMA) {
16500aca0605SAndrew Oates             if (type != 12) {
16510aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
16520aca0605SAndrew Oates             }
16530aca0605SAndrew Oates         }
16540aca0605SAndrew Oates #endif
16550aca0605SAndrew Oates 
1656eaa728eeSbellard         switch (type) {
1657eaa728eeSbellard         case 1: /* available 286 TSS */
1658eaa728eeSbellard         case 9: /* available 386 TSS */
1659eaa728eeSbellard         case 5: /* task gate */
166020054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
1661100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
166220054ef0SBlue Swirl             }
1663100ec099SPavel Dovgalyuk             switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_CALL, next_eip, GETPC());
1664eaa728eeSbellard             return;
1665eaa728eeSbellard         case 4: /* 286 call gate */
1666eaa728eeSbellard         case 12: /* 386 call gate */
1667eaa728eeSbellard             break;
1668eaa728eeSbellard         default:
1669100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
1670eaa728eeSbellard             break;
1671eaa728eeSbellard         }
1672eaa728eeSbellard         shift = type >> 3;
1673eaa728eeSbellard 
167420054ef0SBlue Swirl         if (dpl < cpl || dpl < rpl) {
1675100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC());
167620054ef0SBlue Swirl         }
1677eaa728eeSbellard         /* check valid bit */
167820054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1679100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG,  new_cs & 0xfffc, GETPC());
168020054ef0SBlue Swirl         }
1681eaa728eeSbellard         selector = e1 >> 16;
1682eaa728eeSbellard         param_count = e2 & 0x1f;
16830aca0605SAndrew Oates         offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff);
16840aca0605SAndrew Oates #ifdef TARGET_X86_64
16850aca0605SAndrew Oates         if (env->efer & MSR_EFER_LMA) {
16860aca0605SAndrew Oates             /* load the upper 8 bytes of the 64-bit call gate */
16870aca0605SAndrew Oates             if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) {
16880aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc,
16890aca0605SAndrew Oates                                        GETPC());
16900aca0605SAndrew Oates             }
16910aca0605SAndrew Oates             type = (e2 >> DESC_TYPE_SHIFT) & 0x1f;
16920aca0605SAndrew Oates             if (type != 0) {
16930aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc,
16940aca0605SAndrew Oates                                        GETPC());
16950aca0605SAndrew Oates             }
16960aca0605SAndrew Oates             offset |= ((target_ulong)e1) << 32;
16970aca0605SAndrew Oates         }
16980aca0605SAndrew Oates #endif
169920054ef0SBlue Swirl         if ((selector & 0xfffc) == 0) {
1700100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
170120054ef0SBlue Swirl         }
1702eaa728eeSbellard 
1703100ec099SPavel Dovgalyuk         if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
1704100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
170520054ef0SBlue Swirl         }
170620054ef0SBlue Swirl         if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) {
1707100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
170820054ef0SBlue Swirl         }
1709eaa728eeSbellard         dpl = (e2 >> DESC_DPL_SHIFT) & 3;
171020054ef0SBlue Swirl         if (dpl > cpl) {
1711100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
171220054ef0SBlue Swirl         }
17130aca0605SAndrew Oates #ifdef TARGET_X86_64
17140aca0605SAndrew Oates         if (env->efer & MSR_EFER_LMA) {
17150aca0605SAndrew Oates             if (!(e2 & DESC_L_MASK)) {
17160aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
17170aca0605SAndrew Oates             }
17180aca0605SAndrew Oates             if (e2 & DESC_B_MASK) {
17190aca0605SAndrew Oates                 raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC());
17200aca0605SAndrew Oates             }
17210aca0605SAndrew Oates             shift++;
17220aca0605SAndrew Oates         }
17230aca0605SAndrew Oates #endif
172420054ef0SBlue Swirl         if (!(e2 & DESC_P_MASK)) {
1725100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC());
172620054ef0SBlue Swirl         }
1727eaa728eeSbellard 
1728eaa728eeSbellard         if (!(e2 & DESC_C_MASK) && dpl < cpl) {
1729eaa728eeSbellard             /* to inner privilege */
17300aca0605SAndrew Oates #ifdef TARGET_X86_64
17310aca0605SAndrew Oates             if (shift == 2) {
17320aca0605SAndrew Oates                 sp = get_rsp_from_tss(env, dpl);
17330aca0605SAndrew Oates                 ss = dpl;  /* SS = NULL selector with RPL = new CPL */
17340aca0605SAndrew Oates                 new_stack = 1;
17350aca0605SAndrew Oates                 sp_mask = 0;
17360aca0605SAndrew Oates                 ssp = 0;  /* SS base is always zero in IA-32e mode */
17370aca0605SAndrew Oates                 LOG_PCALL("new ss:rsp=%04x:%016llx env->regs[R_ESP]="
17380aca0605SAndrew Oates                           TARGET_FMT_lx "\n", ss, sp, env->regs[R_ESP]);
17390aca0605SAndrew Oates             } else
17400aca0605SAndrew Oates #endif
17410aca0605SAndrew Oates             {
17420aca0605SAndrew Oates                 uint32_t sp32;
17430aca0605SAndrew Oates                 get_ss_esp_from_tss(env, &ss, &sp32, dpl, GETPC());
174490a2541bSliguang                 LOG_PCALL("new ss:esp=%04x:%08x param_count=%d env->regs[R_ESP]="
17450aca0605SAndrew Oates                           TARGET_FMT_lx "\n", ss, sp32, param_count,
174690a2541bSliguang                           env->regs[R_ESP]);
17470aca0605SAndrew Oates                 sp = sp32;
174820054ef0SBlue Swirl                 if ((ss & 0xfffc) == 0) {
1749100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
175020054ef0SBlue Swirl                 }
175120054ef0SBlue Swirl                 if ((ss & 3) != dpl) {
1752100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
175320054ef0SBlue Swirl                 }
1754100ec099SPavel Dovgalyuk                 if (load_segment_ra(env, &ss_e1, &ss_e2, ss, GETPC()) != 0) {
1755100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
175620054ef0SBlue Swirl                 }
1757eaa728eeSbellard                 ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
175820054ef0SBlue Swirl                 if (ss_dpl != dpl) {
1759100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
176020054ef0SBlue Swirl                 }
1761eaa728eeSbellard                 if (!(ss_e2 & DESC_S_MASK) ||
1762eaa728eeSbellard                     (ss_e2 & DESC_CS_MASK) ||
176320054ef0SBlue Swirl                     !(ss_e2 & DESC_W_MASK)) {
1764100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
176520054ef0SBlue Swirl                 }
176620054ef0SBlue Swirl                 if (!(ss_e2 & DESC_P_MASK)) {
1767100ec099SPavel Dovgalyuk                     raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC());
176820054ef0SBlue Swirl                 }
1769eaa728eeSbellard 
17700aca0605SAndrew Oates                 sp_mask = get_sp_mask(ss_e2);
17710aca0605SAndrew Oates                 ssp = get_seg_base(ss_e1, ss_e2);
17720aca0605SAndrew Oates             }
17730aca0605SAndrew Oates 
177420054ef0SBlue Swirl             /* push_size = ((param_count * 2) + 8) << shift; */
1775eaa728eeSbellard 
1776eaa728eeSbellard             old_sp_mask = get_sp_mask(env->segs[R_SS].flags);
1777eaa728eeSbellard             old_ssp = env->segs[R_SS].base;
17780aca0605SAndrew Oates #ifdef TARGET_X86_64
17790aca0605SAndrew Oates             if (shift == 2) {
17800aca0605SAndrew Oates                 /* XXX: verify if new stack address is canonical */
17810aca0605SAndrew Oates                 PUSHQ_RA(sp, env->segs[R_SS].selector, GETPC());
17820aca0605SAndrew Oates                 PUSHQ_RA(sp, env->regs[R_ESP], GETPC());
17830aca0605SAndrew Oates                 /* parameters aren't supported for 64-bit call gates */
17840aca0605SAndrew Oates             } else
17850aca0605SAndrew Oates #endif
17860aca0605SAndrew Oates             if (shift == 1) {
1787100ec099SPavel Dovgalyuk                 PUSHL_RA(ssp, sp, sp_mask, env->segs[R_SS].selector, GETPC());
1788100ec099SPavel Dovgalyuk                 PUSHL_RA(ssp, sp, sp_mask, env->regs[R_ESP], GETPC());
1789eaa728eeSbellard                 for (i = param_count - 1; i >= 0; i--) {
1790100ec099SPavel Dovgalyuk                     val = cpu_ldl_kernel_ra(env, old_ssp +
179190a2541bSliguang                                             ((env->regs[R_ESP] + i * 4) &
1792100ec099SPavel Dovgalyuk                                              old_sp_mask), GETPC());
1793100ec099SPavel Dovgalyuk                     PUSHL_RA(ssp, sp, sp_mask, val, GETPC());
1794eaa728eeSbellard                 }
1795eaa728eeSbellard             } else {
1796100ec099SPavel Dovgalyuk                 PUSHW_RA(ssp, sp, sp_mask, env->segs[R_SS].selector, GETPC());
1797100ec099SPavel Dovgalyuk                 PUSHW_RA(ssp, sp, sp_mask, env->regs[R_ESP], GETPC());
1798eaa728eeSbellard                 for (i = param_count - 1; i >= 0; i--) {
1799100ec099SPavel Dovgalyuk                     val = cpu_lduw_kernel_ra(env, old_ssp +
180090a2541bSliguang                                              ((env->regs[R_ESP] + i * 2) &
1801100ec099SPavel Dovgalyuk                                               old_sp_mask), GETPC());
1802100ec099SPavel Dovgalyuk                     PUSHW_RA(ssp, sp, sp_mask, val, GETPC());
1803eaa728eeSbellard                 }
1804eaa728eeSbellard             }
1805eaa728eeSbellard             new_stack = 1;
1806eaa728eeSbellard         } else {
1807eaa728eeSbellard             /* to same privilege */
180808b3ded6Sliguang             sp = env->regs[R_ESP];
1809eaa728eeSbellard             sp_mask = get_sp_mask(env->segs[R_SS].flags);
1810eaa728eeSbellard             ssp = env->segs[R_SS].base;
181120054ef0SBlue Swirl             /* push_size = (4 << shift); */
1812eaa728eeSbellard             new_stack = 0;
1813eaa728eeSbellard         }
1814eaa728eeSbellard 
18150aca0605SAndrew Oates #ifdef TARGET_X86_64
18160aca0605SAndrew Oates         if (shift == 2) {
18170aca0605SAndrew Oates             PUSHQ_RA(sp, env->segs[R_CS].selector, GETPC());
18180aca0605SAndrew Oates             PUSHQ_RA(sp, next_eip, GETPC());
18190aca0605SAndrew Oates         } else
18200aca0605SAndrew Oates #endif
18210aca0605SAndrew Oates         if (shift == 1) {
1822100ec099SPavel Dovgalyuk             PUSHL_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC());
1823100ec099SPavel Dovgalyuk             PUSHL_RA(ssp, sp, sp_mask, next_eip, GETPC());
1824eaa728eeSbellard         } else {
1825100ec099SPavel Dovgalyuk             PUSHW_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC());
1826100ec099SPavel Dovgalyuk             PUSHW_RA(ssp, sp, sp_mask, next_eip, GETPC());
1827eaa728eeSbellard         }
1828eaa728eeSbellard 
1829eaa728eeSbellard         /* from this point, not restartable */
1830eaa728eeSbellard 
1831eaa728eeSbellard         if (new_stack) {
18320aca0605SAndrew Oates #ifdef TARGET_X86_64
18330aca0605SAndrew Oates             if (shift == 2) {
18340aca0605SAndrew Oates                 cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, 0);
18350aca0605SAndrew Oates             } else
18360aca0605SAndrew Oates #endif
18370aca0605SAndrew Oates             {
1838eaa728eeSbellard                 ss = (ss & ~3) | dpl;
1839eaa728eeSbellard                 cpu_x86_load_seg_cache(env, R_SS, ss,
1840eaa728eeSbellard                                        ssp,
1841eaa728eeSbellard                                        get_seg_limit(ss_e1, ss_e2),
1842eaa728eeSbellard                                        ss_e2);
1843eaa728eeSbellard             }
18440aca0605SAndrew Oates         }
1845eaa728eeSbellard 
1846eaa728eeSbellard         selector = (selector & ~3) | dpl;
1847eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, selector,
1848eaa728eeSbellard                        get_seg_base(e1, e2),
1849eaa728eeSbellard                        get_seg_limit(e1, e2),
1850eaa728eeSbellard                        e2);
1851eaa728eeSbellard         SET_ESP(sp, sp_mask);
1852a78d0eabSliguang         env->eip = offset;
1853eaa728eeSbellard     }
1854eaa728eeSbellard }
1855eaa728eeSbellard 
1856eaa728eeSbellard /* real and vm86 mode iret */
18572999a0b2SBlue Swirl void helper_iret_real(CPUX86State *env, int shift)
1858eaa728eeSbellard {
1859eaa728eeSbellard     uint32_t sp, new_cs, new_eip, new_eflags, sp_mask;
1860eaa728eeSbellard     target_ulong ssp;
1861eaa728eeSbellard     int eflags_mask;
1862eaa728eeSbellard 
1863eaa728eeSbellard     sp_mask = 0xffff; /* XXXX: use SS segment size? */
186408b3ded6Sliguang     sp = env->regs[R_ESP];
1865eaa728eeSbellard     ssp = env->segs[R_SS].base;
1866eaa728eeSbellard     if (shift == 1) {
1867eaa728eeSbellard         /* 32 bits */
1868100ec099SPavel Dovgalyuk         POPL_RA(ssp, sp, sp_mask, new_eip, GETPC());
1869100ec099SPavel Dovgalyuk         POPL_RA(ssp, sp, sp_mask, new_cs, GETPC());
1870eaa728eeSbellard         new_cs &= 0xffff;
1871100ec099SPavel Dovgalyuk         POPL_RA(ssp, sp, sp_mask, new_eflags, GETPC());
1872eaa728eeSbellard     } else {
1873eaa728eeSbellard         /* 16 bits */
1874100ec099SPavel Dovgalyuk         POPW_RA(ssp, sp, sp_mask, new_eip, GETPC());
1875100ec099SPavel Dovgalyuk         POPW_RA(ssp, sp, sp_mask, new_cs, GETPC());
1876100ec099SPavel Dovgalyuk         POPW_RA(ssp, sp, sp_mask, new_eflags, GETPC());
1877eaa728eeSbellard     }
187808b3ded6Sliguang     env->regs[R_ESP] = (env->regs[R_ESP] & ~sp_mask) | (sp & sp_mask);
1879bdadc0b5Smalc     env->segs[R_CS].selector = new_cs;
1880bdadc0b5Smalc     env->segs[R_CS].base = (new_cs << 4);
1881eaa728eeSbellard     env->eip = new_eip;
188220054ef0SBlue Swirl     if (env->eflags & VM_MASK) {
188320054ef0SBlue Swirl         eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | RF_MASK |
188420054ef0SBlue Swirl             NT_MASK;
188520054ef0SBlue Swirl     } else {
188620054ef0SBlue Swirl         eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | IOPL_MASK |
188720054ef0SBlue Swirl             RF_MASK | NT_MASK;
188820054ef0SBlue Swirl     }
188920054ef0SBlue Swirl     if (shift == 0) {
1890eaa728eeSbellard         eflags_mask &= 0xffff;
189120054ef0SBlue Swirl     }
1892997ff0d9SBlue Swirl     cpu_load_eflags(env, new_eflags, eflags_mask);
1893db620f46Sbellard     env->hflags2 &= ~HF2_NMI_MASK;
1894eaa728eeSbellard }
1895eaa728eeSbellard 
1896c117e5b1SPhilippe Mathieu-Daudé static inline void validate_seg(CPUX86State *env, X86Seg seg_reg, int cpl)
1897eaa728eeSbellard {
1898eaa728eeSbellard     int dpl;
1899eaa728eeSbellard     uint32_t e2;
1900eaa728eeSbellard 
1901eaa728eeSbellard     /* XXX: on x86_64, we do not want to nullify FS and GS because
1902eaa728eeSbellard        they may still contain a valid base. I would be interested to
1903eaa728eeSbellard        know how a real x86_64 CPU behaves */
1904eaa728eeSbellard     if ((seg_reg == R_FS || seg_reg == R_GS) &&
190520054ef0SBlue Swirl         (env->segs[seg_reg].selector & 0xfffc) == 0) {
1906eaa728eeSbellard         return;
190720054ef0SBlue Swirl     }
1908eaa728eeSbellard 
1909eaa728eeSbellard     e2 = env->segs[seg_reg].flags;
1910eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
1911eaa728eeSbellard     if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) {
1912eaa728eeSbellard         /* data or non conforming code segment */
1913eaa728eeSbellard         if (dpl < cpl) {
1914c2ba0515SBin Meng             cpu_x86_load_seg_cache(env, seg_reg, 0,
1915c2ba0515SBin Meng                                    env->segs[seg_reg].base,
1916c2ba0515SBin Meng                                    env->segs[seg_reg].limit,
1917c2ba0515SBin Meng                                    env->segs[seg_reg].flags & ~DESC_P_MASK);
1918eaa728eeSbellard         }
1919eaa728eeSbellard     }
1920eaa728eeSbellard }
1921eaa728eeSbellard 
1922eaa728eeSbellard /* protected mode iret */
19232999a0b2SBlue Swirl static inline void helper_ret_protected(CPUX86State *env, int shift,
1924100ec099SPavel Dovgalyuk                                         int is_iret, int addend,
1925100ec099SPavel Dovgalyuk                                         uintptr_t retaddr)
1926eaa728eeSbellard {
1927eaa728eeSbellard     uint32_t new_cs, new_eflags, new_ss;
1928eaa728eeSbellard     uint32_t new_es, new_ds, new_fs, new_gs;
1929eaa728eeSbellard     uint32_t e1, e2, ss_e1, ss_e2;
1930eaa728eeSbellard     int cpl, dpl, rpl, eflags_mask, iopl;
1931eaa728eeSbellard     target_ulong ssp, sp, new_eip, new_esp, sp_mask;
1932eaa728eeSbellard 
1933eaa728eeSbellard #ifdef TARGET_X86_64
193420054ef0SBlue Swirl     if (shift == 2) {
1935eaa728eeSbellard         sp_mask = -1;
193620054ef0SBlue Swirl     } else
1937eaa728eeSbellard #endif
193820054ef0SBlue Swirl     {
1939eaa728eeSbellard         sp_mask = get_sp_mask(env->segs[R_SS].flags);
194020054ef0SBlue Swirl     }
194108b3ded6Sliguang     sp = env->regs[R_ESP];
1942eaa728eeSbellard     ssp = env->segs[R_SS].base;
1943eaa728eeSbellard     new_eflags = 0; /* avoid warning */
1944eaa728eeSbellard #ifdef TARGET_X86_64
1945eaa728eeSbellard     if (shift == 2) {
1946100ec099SPavel Dovgalyuk         POPQ_RA(sp, new_eip, retaddr);
1947100ec099SPavel Dovgalyuk         POPQ_RA(sp, new_cs, retaddr);
1948eaa728eeSbellard         new_cs &= 0xffff;
1949eaa728eeSbellard         if (is_iret) {
1950100ec099SPavel Dovgalyuk             POPQ_RA(sp, new_eflags, retaddr);
1951eaa728eeSbellard         }
1952eaa728eeSbellard     } else
1953eaa728eeSbellard #endif
195420054ef0SBlue Swirl     {
1955eaa728eeSbellard         if (shift == 1) {
1956eaa728eeSbellard             /* 32 bits */
1957100ec099SPavel Dovgalyuk             POPL_RA(ssp, sp, sp_mask, new_eip, retaddr);
1958100ec099SPavel Dovgalyuk             POPL_RA(ssp, sp, sp_mask, new_cs, retaddr);
1959eaa728eeSbellard             new_cs &= 0xffff;
1960eaa728eeSbellard             if (is_iret) {
1961100ec099SPavel Dovgalyuk                 POPL_RA(ssp, sp, sp_mask, new_eflags, retaddr);
196220054ef0SBlue Swirl                 if (new_eflags & VM_MASK) {
1963eaa728eeSbellard                     goto return_to_vm86;
1964eaa728eeSbellard                 }
196520054ef0SBlue Swirl             }
1966eaa728eeSbellard         } else {
1967eaa728eeSbellard             /* 16 bits */
1968100ec099SPavel Dovgalyuk             POPW_RA(ssp, sp, sp_mask, new_eip, retaddr);
1969100ec099SPavel Dovgalyuk             POPW_RA(ssp, sp, sp_mask, new_cs, retaddr);
197020054ef0SBlue Swirl             if (is_iret) {
1971100ec099SPavel Dovgalyuk                 POPW_RA(ssp, sp, sp_mask, new_eflags, retaddr);
1972eaa728eeSbellard             }
197320054ef0SBlue Swirl         }
197420054ef0SBlue Swirl     }
1975d12d51d5Saliguori     LOG_PCALL("lret new %04x:" TARGET_FMT_lx " s=%d addend=0x%x\n",
1976eaa728eeSbellard               new_cs, new_eip, shift, addend);
19776aa9e42fSRichard Henderson     LOG_PCALL_STATE(env_cpu(env));
197820054ef0SBlue Swirl     if ((new_cs & 0xfffc) == 0) {
1979100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
1980eaa728eeSbellard     }
1981100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, new_cs, retaddr) != 0) {
1982100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
198320054ef0SBlue Swirl     }
198420054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK) ||
198520054ef0SBlue Swirl         !(e2 & DESC_CS_MASK)) {
1986100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
198720054ef0SBlue Swirl     }
198820054ef0SBlue Swirl     cpl = env->hflags & HF_CPL_MASK;
198920054ef0SBlue Swirl     rpl = new_cs & 3;
199020054ef0SBlue Swirl     if (rpl < cpl) {
1991100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
199220054ef0SBlue Swirl     }
199320054ef0SBlue Swirl     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
199420054ef0SBlue Swirl     if (e2 & DESC_C_MASK) {
199520054ef0SBlue Swirl         if (dpl > rpl) {
1996100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
199720054ef0SBlue Swirl         }
199820054ef0SBlue Swirl     } else {
199920054ef0SBlue Swirl         if (dpl != rpl) {
2000100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr);
200120054ef0SBlue Swirl         }
200220054ef0SBlue Swirl     }
200320054ef0SBlue Swirl     if (!(e2 & DESC_P_MASK)) {
2004100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, retaddr);
200520054ef0SBlue Swirl     }
2006eaa728eeSbellard 
2007eaa728eeSbellard     sp += addend;
2008eaa728eeSbellard     if (rpl == cpl && (!(env->hflags & HF_CS64_MASK) ||
2009eaa728eeSbellard                        ((env->hflags & HF_CS64_MASK) && !is_iret))) {
20101235fc06Sths         /* return to same privilege level */
2011eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, new_cs,
2012eaa728eeSbellard                        get_seg_base(e1, e2),
2013eaa728eeSbellard                        get_seg_limit(e1, e2),
2014eaa728eeSbellard                        e2);
2015eaa728eeSbellard     } else {
2016eaa728eeSbellard         /* return to different privilege level */
2017eaa728eeSbellard #ifdef TARGET_X86_64
2018eaa728eeSbellard         if (shift == 2) {
2019100ec099SPavel Dovgalyuk             POPQ_RA(sp, new_esp, retaddr);
2020100ec099SPavel Dovgalyuk             POPQ_RA(sp, new_ss, retaddr);
2021eaa728eeSbellard             new_ss &= 0xffff;
2022eaa728eeSbellard         } else
2023eaa728eeSbellard #endif
202420054ef0SBlue Swirl         {
2025eaa728eeSbellard             if (shift == 1) {
2026eaa728eeSbellard                 /* 32 bits */
2027100ec099SPavel Dovgalyuk                 POPL_RA(ssp, sp, sp_mask, new_esp, retaddr);
2028100ec099SPavel Dovgalyuk                 POPL_RA(ssp, sp, sp_mask, new_ss, retaddr);
2029eaa728eeSbellard                 new_ss &= 0xffff;
2030eaa728eeSbellard             } else {
2031eaa728eeSbellard                 /* 16 bits */
2032100ec099SPavel Dovgalyuk                 POPW_RA(ssp, sp, sp_mask, new_esp, retaddr);
2033100ec099SPavel Dovgalyuk                 POPW_RA(ssp, sp, sp_mask, new_ss, retaddr);
2034eaa728eeSbellard             }
203520054ef0SBlue Swirl         }
2036d12d51d5Saliguori         LOG_PCALL("new ss:esp=%04x:" TARGET_FMT_lx "\n",
2037eaa728eeSbellard                   new_ss, new_esp);
2038eaa728eeSbellard         if ((new_ss & 0xfffc) == 0) {
2039eaa728eeSbellard #ifdef TARGET_X86_64
2040eaa728eeSbellard             /* NULL ss is allowed in long mode if cpl != 3 */
2041eaa728eeSbellard             /* XXX: test CS64? */
2042eaa728eeSbellard             if ((env->hflags & HF_LMA_MASK) && rpl != 3) {
2043eaa728eeSbellard                 cpu_x86_load_seg_cache(env, R_SS, new_ss,
2044eaa728eeSbellard                                        0, 0xffffffff,
2045eaa728eeSbellard                                        DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2046eaa728eeSbellard                                        DESC_S_MASK | (rpl << DESC_DPL_SHIFT) |
2047eaa728eeSbellard                                        DESC_W_MASK | DESC_A_MASK);
2048eaa728eeSbellard                 ss_e2 = DESC_B_MASK; /* XXX: should not be needed? */
2049eaa728eeSbellard             } else
2050eaa728eeSbellard #endif
2051eaa728eeSbellard             {
2052100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr);
2053eaa728eeSbellard             }
2054eaa728eeSbellard         } else {
205520054ef0SBlue Swirl             if ((new_ss & 3) != rpl) {
2056100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr);
205720054ef0SBlue Swirl             }
2058100ec099SPavel Dovgalyuk             if (load_segment_ra(env, &ss_e1, &ss_e2, new_ss, retaddr) != 0) {
2059100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr);
206020054ef0SBlue Swirl             }
2061eaa728eeSbellard             if (!(ss_e2 & DESC_S_MASK) ||
2062eaa728eeSbellard                 (ss_e2 & DESC_CS_MASK) ||
206320054ef0SBlue Swirl                 !(ss_e2 & DESC_W_MASK)) {
2064100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr);
206520054ef0SBlue Swirl             }
2066eaa728eeSbellard             dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3;
206720054ef0SBlue Swirl             if (dpl != rpl) {
2068100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr);
206920054ef0SBlue Swirl             }
207020054ef0SBlue Swirl             if (!(ss_e2 & DESC_P_MASK)) {
2071100ec099SPavel Dovgalyuk                 raise_exception_err_ra(env, EXCP0B_NOSEG, new_ss & 0xfffc, retaddr);
207220054ef0SBlue Swirl             }
2073eaa728eeSbellard             cpu_x86_load_seg_cache(env, R_SS, new_ss,
2074eaa728eeSbellard                                    get_seg_base(ss_e1, ss_e2),
2075eaa728eeSbellard                                    get_seg_limit(ss_e1, ss_e2),
2076eaa728eeSbellard                                    ss_e2);
2077eaa728eeSbellard         }
2078eaa728eeSbellard 
2079eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, new_cs,
2080eaa728eeSbellard                        get_seg_base(e1, e2),
2081eaa728eeSbellard                        get_seg_limit(e1, e2),
2082eaa728eeSbellard                        e2);
2083eaa728eeSbellard         sp = new_esp;
2084eaa728eeSbellard #ifdef TARGET_X86_64
208520054ef0SBlue Swirl         if (env->hflags & HF_CS64_MASK) {
2086eaa728eeSbellard             sp_mask = -1;
208720054ef0SBlue Swirl         } else
2088eaa728eeSbellard #endif
208920054ef0SBlue Swirl         {
2090eaa728eeSbellard             sp_mask = get_sp_mask(ss_e2);
209120054ef0SBlue Swirl         }
2092eaa728eeSbellard 
2093eaa728eeSbellard         /* validate data segments */
20942999a0b2SBlue Swirl         validate_seg(env, R_ES, rpl);
20952999a0b2SBlue Swirl         validate_seg(env, R_DS, rpl);
20962999a0b2SBlue Swirl         validate_seg(env, R_FS, rpl);
20972999a0b2SBlue Swirl         validate_seg(env, R_GS, rpl);
2098eaa728eeSbellard 
2099eaa728eeSbellard         sp += addend;
2100eaa728eeSbellard     }
2101eaa728eeSbellard     SET_ESP(sp, sp_mask);
2102eaa728eeSbellard     env->eip = new_eip;
2103eaa728eeSbellard     if (is_iret) {
2104eaa728eeSbellard         /* NOTE: 'cpl' is the _old_ CPL */
2105eaa728eeSbellard         eflags_mask = TF_MASK | AC_MASK | ID_MASK | RF_MASK | NT_MASK;
210620054ef0SBlue Swirl         if (cpl == 0) {
2107eaa728eeSbellard             eflags_mask |= IOPL_MASK;
210820054ef0SBlue Swirl         }
2109eaa728eeSbellard         iopl = (env->eflags >> IOPL_SHIFT) & 3;
211020054ef0SBlue Swirl         if (cpl <= iopl) {
2111eaa728eeSbellard             eflags_mask |= IF_MASK;
211220054ef0SBlue Swirl         }
211320054ef0SBlue Swirl         if (shift == 0) {
2114eaa728eeSbellard             eflags_mask &= 0xffff;
211520054ef0SBlue Swirl         }
2116997ff0d9SBlue Swirl         cpu_load_eflags(env, new_eflags, eflags_mask);
2117eaa728eeSbellard     }
2118eaa728eeSbellard     return;
2119eaa728eeSbellard 
2120eaa728eeSbellard  return_to_vm86:
2121100ec099SPavel Dovgalyuk     POPL_RA(ssp, sp, sp_mask, new_esp, retaddr);
2122100ec099SPavel Dovgalyuk     POPL_RA(ssp, sp, sp_mask, new_ss, retaddr);
2123100ec099SPavel Dovgalyuk     POPL_RA(ssp, sp, sp_mask, new_es, retaddr);
2124100ec099SPavel Dovgalyuk     POPL_RA(ssp, sp, sp_mask, new_ds, retaddr);
2125100ec099SPavel Dovgalyuk     POPL_RA(ssp, sp, sp_mask, new_fs, retaddr);
2126100ec099SPavel Dovgalyuk     POPL_RA(ssp, sp, sp_mask, new_gs, retaddr);
2127eaa728eeSbellard 
2128eaa728eeSbellard     /* modify processor state */
2129997ff0d9SBlue Swirl     cpu_load_eflags(env, new_eflags, TF_MASK | AC_MASK | ID_MASK |
2130997ff0d9SBlue Swirl                     IF_MASK | IOPL_MASK | VM_MASK | NT_MASK | VIF_MASK |
2131997ff0d9SBlue Swirl                     VIP_MASK);
21322999a0b2SBlue Swirl     load_seg_vm(env, R_CS, new_cs & 0xffff);
21332999a0b2SBlue Swirl     load_seg_vm(env, R_SS, new_ss & 0xffff);
21342999a0b2SBlue Swirl     load_seg_vm(env, R_ES, new_es & 0xffff);
21352999a0b2SBlue Swirl     load_seg_vm(env, R_DS, new_ds & 0xffff);
21362999a0b2SBlue Swirl     load_seg_vm(env, R_FS, new_fs & 0xffff);
21372999a0b2SBlue Swirl     load_seg_vm(env, R_GS, new_gs & 0xffff);
2138eaa728eeSbellard 
2139eaa728eeSbellard     env->eip = new_eip & 0xffff;
214008b3ded6Sliguang     env->regs[R_ESP] = new_esp;
2141eaa728eeSbellard }
2142eaa728eeSbellard 
21432999a0b2SBlue Swirl void helper_iret_protected(CPUX86State *env, int shift, int next_eip)
2144eaa728eeSbellard {
2145eaa728eeSbellard     int tss_selector, type;
2146eaa728eeSbellard     uint32_t e1, e2;
2147eaa728eeSbellard 
2148eaa728eeSbellard     /* specific case for TSS */
2149eaa728eeSbellard     if (env->eflags & NT_MASK) {
2150eaa728eeSbellard #ifdef TARGET_X86_64
215120054ef0SBlue Swirl         if (env->hflags & HF_LMA_MASK) {
2152100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
215320054ef0SBlue Swirl         }
2154eaa728eeSbellard #endif
2155100ec099SPavel Dovgalyuk         tss_selector = cpu_lduw_kernel_ra(env, env->tr.base + 0, GETPC());
215620054ef0SBlue Swirl         if (tss_selector & 4) {
2157100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC());
215820054ef0SBlue Swirl         }
2159100ec099SPavel Dovgalyuk         if (load_segment_ra(env, &e1, &e2, tss_selector, GETPC()) != 0) {
2160100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC());
216120054ef0SBlue Swirl         }
2162eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0x17;
2163eaa728eeSbellard         /* NOTE: we check both segment and busy TSS */
216420054ef0SBlue Swirl         if (type != 3) {
2165100ec099SPavel Dovgalyuk             raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC());
216620054ef0SBlue Swirl         }
2167100ec099SPavel Dovgalyuk         switch_tss_ra(env, tss_selector, e1, e2, SWITCH_TSS_IRET, next_eip, GETPC());
2168eaa728eeSbellard     } else {
2169100ec099SPavel Dovgalyuk         helper_ret_protected(env, shift, 1, 0, GETPC());
2170eaa728eeSbellard     }
2171db620f46Sbellard     env->hflags2 &= ~HF2_NMI_MASK;
2172eaa728eeSbellard }
2173eaa728eeSbellard 
21742999a0b2SBlue Swirl void helper_lret_protected(CPUX86State *env, int shift, int addend)
2175eaa728eeSbellard {
2176100ec099SPavel Dovgalyuk     helper_ret_protected(env, shift, 0, addend, GETPC());
2177eaa728eeSbellard }
2178eaa728eeSbellard 
21792999a0b2SBlue Swirl void helper_sysenter(CPUX86State *env)
2180eaa728eeSbellard {
2181eaa728eeSbellard     if (env->sysenter_cs == 0) {
2182100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
2183eaa728eeSbellard     }
2184eaa728eeSbellard     env->eflags &= ~(VM_MASK | IF_MASK | RF_MASK);
21852436b61aSbalrog 
21862436b61aSbalrog #ifdef TARGET_X86_64
21872436b61aSbalrog     if (env->hflags & HF_LMA_MASK) {
21882436b61aSbalrog         cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc,
21892436b61aSbalrog                                0, 0xffffffff,
21902436b61aSbalrog                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
21912436b61aSbalrog                                DESC_S_MASK |
219220054ef0SBlue Swirl                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK |
219320054ef0SBlue Swirl                                DESC_L_MASK);
21942436b61aSbalrog     } else
21952436b61aSbalrog #endif
21962436b61aSbalrog     {
2197eaa728eeSbellard         cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc,
2198eaa728eeSbellard                                0, 0xffffffff,
2199eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2200eaa728eeSbellard                                DESC_S_MASK |
2201eaa728eeSbellard                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
22022436b61aSbalrog     }
2203eaa728eeSbellard     cpu_x86_load_seg_cache(env, R_SS, (env->sysenter_cs + 8) & 0xfffc,
2204eaa728eeSbellard                            0, 0xffffffff,
2205eaa728eeSbellard                            DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2206eaa728eeSbellard                            DESC_S_MASK |
2207eaa728eeSbellard                            DESC_W_MASK | DESC_A_MASK);
220808b3ded6Sliguang     env->regs[R_ESP] = env->sysenter_esp;
2209a78d0eabSliguang     env->eip = env->sysenter_eip;
2210eaa728eeSbellard }
2211eaa728eeSbellard 
22122999a0b2SBlue Swirl void helper_sysexit(CPUX86State *env, int dflag)
2213eaa728eeSbellard {
2214eaa728eeSbellard     int cpl;
2215eaa728eeSbellard 
2216eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2217eaa728eeSbellard     if (env->sysenter_cs == 0 || cpl != 0) {
2218100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC());
2219eaa728eeSbellard     }
22202436b61aSbalrog #ifdef TARGET_X86_64
22212436b61aSbalrog     if (dflag == 2) {
222220054ef0SBlue Swirl         cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 32) & 0xfffc) |
222320054ef0SBlue Swirl                                3, 0, 0xffffffff,
22242436b61aSbalrog                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
22252436b61aSbalrog                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
222620054ef0SBlue Swirl                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK |
222720054ef0SBlue Swirl                                DESC_L_MASK);
222820054ef0SBlue Swirl         cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 40) & 0xfffc) |
222920054ef0SBlue Swirl                                3, 0, 0xffffffff,
22302436b61aSbalrog                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
22312436b61aSbalrog                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
22322436b61aSbalrog                                DESC_W_MASK | DESC_A_MASK);
22332436b61aSbalrog     } else
22342436b61aSbalrog #endif
22352436b61aSbalrog     {
223620054ef0SBlue Swirl         cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 16) & 0xfffc) |
223720054ef0SBlue Swirl                                3, 0, 0xffffffff,
2238eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2239eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
2240eaa728eeSbellard                                DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK);
224120054ef0SBlue Swirl         cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 24) & 0xfffc) |
224220054ef0SBlue Swirl                                3, 0, 0xffffffff,
2243eaa728eeSbellard                                DESC_G_MASK | DESC_B_MASK | DESC_P_MASK |
2244eaa728eeSbellard                                DESC_S_MASK | (3 << DESC_DPL_SHIFT) |
2245eaa728eeSbellard                                DESC_W_MASK | DESC_A_MASK);
22462436b61aSbalrog     }
224708b3ded6Sliguang     env->regs[R_ESP] = env->regs[R_ECX];
2248a78d0eabSliguang     env->eip = env->regs[R_EDX];
2249eaa728eeSbellard }
2250eaa728eeSbellard 
22512999a0b2SBlue Swirl target_ulong helper_lsl(CPUX86State *env, target_ulong selector1)
2252eaa728eeSbellard {
2253eaa728eeSbellard     unsigned int limit;
2254eaa728eeSbellard     uint32_t e1, e2, eflags, selector;
2255eaa728eeSbellard     int rpl, dpl, cpl, type;
2256eaa728eeSbellard 
2257eaa728eeSbellard     selector = selector1 & 0xffff;
2258f0967a1aSBlue Swirl     eflags = cpu_cc_compute_all(env, CC_OP);
225920054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
2260dc1ded53Saliguori         goto fail;
226120054ef0SBlue Swirl     }
2262100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
2263eaa728eeSbellard         goto fail;
226420054ef0SBlue Swirl     }
2265eaa728eeSbellard     rpl = selector & 3;
2266eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2267eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2268eaa728eeSbellard     if (e2 & DESC_S_MASK) {
2269eaa728eeSbellard         if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
2270eaa728eeSbellard             /* conforming */
2271eaa728eeSbellard         } else {
227220054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
2273eaa728eeSbellard                 goto fail;
2274eaa728eeSbellard             }
227520054ef0SBlue Swirl         }
2276eaa728eeSbellard     } else {
2277eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
2278eaa728eeSbellard         switch (type) {
2279eaa728eeSbellard         case 1:
2280eaa728eeSbellard         case 2:
2281eaa728eeSbellard         case 3:
2282eaa728eeSbellard         case 9:
2283eaa728eeSbellard         case 11:
2284eaa728eeSbellard             break;
2285eaa728eeSbellard         default:
2286eaa728eeSbellard             goto fail;
2287eaa728eeSbellard         }
2288eaa728eeSbellard         if (dpl < cpl || dpl < rpl) {
2289eaa728eeSbellard         fail:
2290eaa728eeSbellard             CC_SRC = eflags & ~CC_Z;
2291eaa728eeSbellard             return 0;
2292eaa728eeSbellard         }
2293eaa728eeSbellard     }
2294eaa728eeSbellard     limit = get_seg_limit(e1, e2);
2295eaa728eeSbellard     CC_SRC = eflags | CC_Z;
2296eaa728eeSbellard     return limit;
2297eaa728eeSbellard }
2298eaa728eeSbellard 
22992999a0b2SBlue Swirl target_ulong helper_lar(CPUX86State *env, target_ulong selector1)
2300eaa728eeSbellard {
2301eaa728eeSbellard     uint32_t e1, e2, eflags, selector;
2302eaa728eeSbellard     int rpl, dpl, cpl, type;
2303eaa728eeSbellard 
2304eaa728eeSbellard     selector = selector1 & 0xffff;
2305f0967a1aSBlue Swirl     eflags = cpu_cc_compute_all(env, CC_OP);
230620054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
2307eaa728eeSbellard         goto fail;
230820054ef0SBlue Swirl     }
2309100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
2310eaa728eeSbellard         goto fail;
231120054ef0SBlue Swirl     }
2312eaa728eeSbellard     rpl = selector & 3;
2313eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2314eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2315eaa728eeSbellard     if (e2 & DESC_S_MASK) {
2316eaa728eeSbellard         if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) {
2317eaa728eeSbellard             /* conforming */
2318eaa728eeSbellard         } else {
231920054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
2320eaa728eeSbellard                 goto fail;
2321eaa728eeSbellard             }
232220054ef0SBlue Swirl         }
2323eaa728eeSbellard     } else {
2324eaa728eeSbellard         type = (e2 >> DESC_TYPE_SHIFT) & 0xf;
2325eaa728eeSbellard         switch (type) {
2326eaa728eeSbellard         case 1:
2327eaa728eeSbellard         case 2:
2328eaa728eeSbellard         case 3:
2329eaa728eeSbellard         case 4:
2330eaa728eeSbellard         case 5:
2331eaa728eeSbellard         case 9:
2332eaa728eeSbellard         case 11:
2333eaa728eeSbellard         case 12:
2334eaa728eeSbellard             break;
2335eaa728eeSbellard         default:
2336eaa728eeSbellard             goto fail;
2337eaa728eeSbellard         }
2338eaa728eeSbellard         if (dpl < cpl || dpl < rpl) {
2339eaa728eeSbellard         fail:
2340eaa728eeSbellard             CC_SRC = eflags & ~CC_Z;
2341eaa728eeSbellard             return 0;
2342eaa728eeSbellard         }
2343eaa728eeSbellard     }
2344eaa728eeSbellard     CC_SRC = eflags | CC_Z;
2345eaa728eeSbellard     return e2 & 0x00f0ff00;
2346eaa728eeSbellard }
2347eaa728eeSbellard 
23482999a0b2SBlue Swirl void helper_verr(CPUX86State *env, target_ulong selector1)
2349eaa728eeSbellard {
2350eaa728eeSbellard     uint32_t e1, e2, eflags, selector;
2351eaa728eeSbellard     int rpl, dpl, cpl;
2352eaa728eeSbellard 
2353eaa728eeSbellard     selector = selector1 & 0xffff;
2354f0967a1aSBlue Swirl     eflags = cpu_cc_compute_all(env, CC_OP);
235520054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
2356eaa728eeSbellard         goto fail;
235720054ef0SBlue Swirl     }
2358100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
2359eaa728eeSbellard         goto fail;
236020054ef0SBlue Swirl     }
236120054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK)) {
2362eaa728eeSbellard         goto fail;
236320054ef0SBlue Swirl     }
2364eaa728eeSbellard     rpl = selector & 3;
2365eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2366eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2367eaa728eeSbellard     if (e2 & DESC_CS_MASK) {
236820054ef0SBlue Swirl         if (!(e2 & DESC_R_MASK)) {
2369eaa728eeSbellard             goto fail;
237020054ef0SBlue Swirl         }
2371eaa728eeSbellard         if (!(e2 & DESC_C_MASK)) {
237220054ef0SBlue Swirl             if (dpl < cpl || dpl < rpl) {
2373eaa728eeSbellard                 goto fail;
2374eaa728eeSbellard             }
237520054ef0SBlue Swirl         }
2376eaa728eeSbellard     } else {
2377eaa728eeSbellard         if (dpl < cpl || dpl < rpl) {
2378eaa728eeSbellard         fail:
2379eaa728eeSbellard             CC_SRC = eflags & ~CC_Z;
2380eaa728eeSbellard             return;
2381eaa728eeSbellard         }
2382eaa728eeSbellard     }
2383eaa728eeSbellard     CC_SRC = eflags | CC_Z;
2384eaa728eeSbellard }
2385eaa728eeSbellard 
23862999a0b2SBlue Swirl void helper_verw(CPUX86State *env, target_ulong selector1)
2387eaa728eeSbellard {
2388eaa728eeSbellard     uint32_t e1, e2, eflags, selector;
2389eaa728eeSbellard     int rpl, dpl, cpl;
2390eaa728eeSbellard 
2391eaa728eeSbellard     selector = selector1 & 0xffff;
2392f0967a1aSBlue Swirl     eflags = cpu_cc_compute_all(env, CC_OP);
239320054ef0SBlue Swirl     if ((selector & 0xfffc) == 0) {
2394eaa728eeSbellard         goto fail;
239520054ef0SBlue Swirl     }
2396100ec099SPavel Dovgalyuk     if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) {
2397eaa728eeSbellard         goto fail;
239820054ef0SBlue Swirl     }
239920054ef0SBlue Swirl     if (!(e2 & DESC_S_MASK)) {
2400eaa728eeSbellard         goto fail;
240120054ef0SBlue Swirl     }
2402eaa728eeSbellard     rpl = selector & 3;
2403eaa728eeSbellard     dpl = (e2 >> DESC_DPL_SHIFT) & 3;
2404eaa728eeSbellard     cpl = env->hflags & HF_CPL_MASK;
2405eaa728eeSbellard     if (e2 & DESC_CS_MASK) {
2406eaa728eeSbellard         goto fail;
2407eaa728eeSbellard     } else {
240820054ef0SBlue Swirl         if (dpl < cpl || dpl < rpl) {
2409eaa728eeSbellard             goto fail;
241020054ef0SBlue Swirl         }
2411eaa728eeSbellard         if (!(e2 & DESC_W_MASK)) {
2412eaa728eeSbellard         fail:
2413eaa728eeSbellard             CC_SRC = eflags & ~CC_Z;
2414eaa728eeSbellard             return;
2415eaa728eeSbellard         }
2416eaa728eeSbellard     }
2417eaa728eeSbellard     CC_SRC = eflags | CC_Z;
2418eaa728eeSbellard }
2419eaa728eeSbellard 
242081cf8d8aSPaolo Bonzini /* check if Port I/O is allowed in TSS */
2421100ec099SPavel Dovgalyuk static inline void check_io(CPUX86State *env, int addr, int size,
2422100ec099SPavel Dovgalyuk                             uintptr_t retaddr)
242381cf8d8aSPaolo Bonzini {
242481cf8d8aSPaolo Bonzini     int io_offset, val, mask;
242581cf8d8aSPaolo Bonzini 
242681cf8d8aSPaolo Bonzini     /* TSS must be a valid 32 bit one */
242781cf8d8aSPaolo Bonzini     if (!(env->tr.flags & DESC_P_MASK) ||
242881cf8d8aSPaolo Bonzini         ((env->tr.flags >> DESC_TYPE_SHIFT) & 0xf) != 9 ||
242981cf8d8aSPaolo Bonzini         env->tr.limit < 103) {
243081cf8d8aSPaolo Bonzini         goto fail;
243181cf8d8aSPaolo Bonzini     }
2432100ec099SPavel Dovgalyuk     io_offset = cpu_lduw_kernel_ra(env, env->tr.base + 0x66, retaddr);
243381cf8d8aSPaolo Bonzini     io_offset += (addr >> 3);
243481cf8d8aSPaolo Bonzini     /* Note: the check needs two bytes */
243581cf8d8aSPaolo Bonzini     if ((io_offset + 1) > env->tr.limit) {
243681cf8d8aSPaolo Bonzini         goto fail;
243781cf8d8aSPaolo Bonzini     }
2438100ec099SPavel Dovgalyuk     val = cpu_lduw_kernel_ra(env, env->tr.base + io_offset, retaddr);
243981cf8d8aSPaolo Bonzini     val >>= (addr & 7);
244081cf8d8aSPaolo Bonzini     mask = (1 << size) - 1;
244181cf8d8aSPaolo Bonzini     /* all bits must be zero to allow the I/O */
244281cf8d8aSPaolo Bonzini     if ((val & mask) != 0) {
244381cf8d8aSPaolo Bonzini     fail:
2444100ec099SPavel Dovgalyuk         raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr);
244581cf8d8aSPaolo Bonzini     }
244681cf8d8aSPaolo Bonzini }
244781cf8d8aSPaolo Bonzini 
244881cf8d8aSPaolo Bonzini void helper_check_iob(CPUX86State *env, uint32_t t0)
244981cf8d8aSPaolo Bonzini {
2450100ec099SPavel Dovgalyuk     check_io(env, t0, 1, GETPC());
245181cf8d8aSPaolo Bonzini }
245281cf8d8aSPaolo Bonzini 
245381cf8d8aSPaolo Bonzini void helper_check_iow(CPUX86State *env, uint32_t t0)
245481cf8d8aSPaolo Bonzini {
2455100ec099SPavel Dovgalyuk     check_io(env, t0, 2, GETPC());
245681cf8d8aSPaolo Bonzini }
245781cf8d8aSPaolo Bonzini 
245881cf8d8aSPaolo Bonzini void helper_check_iol(CPUX86State *env, uint32_t t0)
245981cf8d8aSPaolo Bonzini {
2460100ec099SPavel Dovgalyuk     check_io(env, t0, 4, GETPC());
246181cf8d8aSPaolo Bonzini }
2462