1eaa728eeSbellard /* 210774999SBlue Swirl * x86 segmentation related helpers: 310774999SBlue Swirl * TSS, interrupts, system calls, jumps and call/task gates, descriptors 4eaa728eeSbellard * 5eaa728eeSbellard * Copyright (c) 2003 Fabrice Bellard 6eaa728eeSbellard * 7eaa728eeSbellard * This library is free software; you can redistribute it and/or 8eaa728eeSbellard * modify it under the terms of the GNU Lesser General Public 9eaa728eeSbellard * License as published by the Free Software Foundation; either 10d9ff33adSChetan Pant * version 2.1 of the License, or (at your option) any later version. 11eaa728eeSbellard * 12eaa728eeSbellard * This library is distributed in the hope that it will be useful, 13eaa728eeSbellard * but WITHOUT ANY WARRANTY; without even the implied warranty of 14eaa728eeSbellard * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15eaa728eeSbellard * Lesser General Public License for more details. 16eaa728eeSbellard * 17eaa728eeSbellard * You should have received a copy of the GNU Lesser General Public 188167ee88SBlue Swirl * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19eaa728eeSbellard */ 2083dae095SPaolo Bonzini 21b6a0aa05SPeter Maydell #include "qemu/osdep.h" 223e457172SBlue Swirl #include "cpu.h" 231de7afc9SPaolo Bonzini #include "qemu/log.h" 242ef6175aSRichard Henderson #include "exec/helper-proto.h" 2563c91552SPaolo Bonzini #include "exec/exec-all.h" 26f08b6170SPaolo Bonzini #include "exec/cpu_ldst.h" 27508127e2SPaolo Bonzini #include "exec/log.h" 28ed69e831SClaudio Fontana #include "helper-tcg.h" 2930493a03SClaudio Fontana #include "seg_helper.h" 308a201bd4SPaolo Bonzini 31eaa728eeSbellard /* return non zero if error */ 32100ec099SPavel Dovgalyuk static inline int load_segment_ra(CPUX86State *env, uint32_t *e1_ptr, 33100ec099SPavel Dovgalyuk uint32_t *e2_ptr, int selector, 34100ec099SPavel Dovgalyuk uintptr_t retaddr) 35eaa728eeSbellard { 36eaa728eeSbellard SegmentCache *dt; 37eaa728eeSbellard int index; 38eaa728eeSbellard target_ulong ptr; 39eaa728eeSbellard 4020054ef0SBlue Swirl if (selector & 0x4) { 41eaa728eeSbellard dt = &env->ldt; 4220054ef0SBlue Swirl } else { 43eaa728eeSbellard dt = &env->gdt; 4420054ef0SBlue Swirl } 45eaa728eeSbellard index = selector & ~7; 4620054ef0SBlue Swirl if ((index + 7) > dt->limit) { 47eaa728eeSbellard return -1; 4820054ef0SBlue Swirl } 49eaa728eeSbellard ptr = dt->base + index; 50100ec099SPavel Dovgalyuk *e1_ptr = cpu_ldl_kernel_ra(env, ptr, retaddr); 51100ec099SPavel Dovgalyuk *e2_ptr = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 52eaa728eeSbellard return 0; 53eaa728eeSbellard } 54eaa728eeSbellard 55100ec099SPavel Dovgalyuk static inline int load_segment(CPUX86State *env, uint32_t *e1_ptr, 56100ec099SPavel Dovgalyuk uint32_t *e2_ptr, int selector) 57100ec099SPavel Dovgalyuk { 58100ec099SPavel Dovgalyuk return load_segment_ra(env, e1_ptr, e2_ptr, selector, 0); 59100ec099SPavel Dovgalyuk } 60100ec099SPavel Dovgalyuk 61eaa728eeSbellard static inline unsigned int get_seg_limit(uint32_t e1, uint32_t e2) 62eaa728eeSbellard { 63eaa728eeSbellard unsigned int limit; 6420054ef0SBlue Swirl 65eaa728eeSbellard limit = (e1 & 0xffff) | (e2 & 0x000f0000); 6620054ef0SBlue Swirl if (e2 & DESC_G_MASK) { 67eaa728eeSbellard limit = (limit << 12) | 0xfff; 6820054ef0SBlue Swirl } 69eaa728eeSbellard return limit; 70eaa728eeSbellard } 71eaa728eeSbellard 72eaa728eeSbellard static inline uint32_t get_seg_base(uint32_t e1, uint32_t e2) 73eaa728eeSbellard { 7420054ef0SBlue Swirl return (e1 >> 16) | ((e2 & 0xff) << 16) | (e2 & 0xff000000); 75eaa728eeSbellard } 76eaa728eeSbellard 7720054ef0SBlue Swirl static inline void load_seg_cache_raw_dt(SegmentCache *sc, uint32_t e1, 7820054ef0SBlue Swirl uint32_t e2) 79eaa728eeSbellard { 80eaa728eeSbellard sc->base = get_seg_base(e1, e2); 81eaa728eeSbellard sc->limit = get_seg_limit(e1, e2); 82eaa728eeSbellard sc->flags = e2; 83eaa728eeSbellard } 84eaa728eeSbellard 85eaa728eeSbellard /* init the segment cache in vm86 mode. */ 862999a0b2SBlue Swirl static inline void load_seg_vm(CPUX86State *env, int seg, int selector) 87eaa728eeSbellard { 88eaa728eeSbellard selector &= 0xffff; 89b98dbc90SPaolo Bonzini 90b98dbc90SPaolo Bonzini cpu_x86_load_seg_cache(env, seg, selector, (selector << 4), 0xffff, 91b98dbc90SPaolo Bonzini DESC_P_MASK | DESC_S_MASK | DESC_W_MASK | 92b98dbc90SPaolo Bonzini DESC_A_MASK | (3 << DESC_DPL_SHIFT)); 93eaa728eeSbellard } 94eaa728eeSbellard 952999a0b2SBlue Swirl static inline void get_ss_esp_from_tss(CPUX86State *env, uint32_t *ss_ptr, 96100ec099SPavel Dovgalyuk uint32_t *esp_ptr, int dpl, 97100ec099SPavel Dovgalyuk uintptr_t retaddr) 98eaa728eeSbellard { 996aa9e42fSRichard Henderson X86CPU *cpu = env_archcpu(env); 100eaa728eeSbellard int type, index, shift; 101eaa728eeSbellard 102eaa728eeSbellard #if 0 103eaa728eeSbellard { 104eaa728eeSbellard int i; 105eaa728eeSbellard printf("TR: base=%p limit=%x\n", env->tr.base, env->tr.limit); 106eaa728eeSbellard for (i = 0; i < env->tr.limit; i++) { 107eaa728eeSbellard printf("%02x ", env->tr.base[i]); 10820054ef0SBlue Swirl if ((i & 7) == 7) { 10920054ef0SBlue Swirl printf("\n"); 11020054ef0SBlue Swirl } 111eaa728eeSbellard } 112eaa728eeSbellard printf("\n"); 113eaa728eeSbellard } 114eaa728eeSbellard #endif 115eaa728eeSbellard 11620054ef0SBlue Swirl if (!(env->tr.flags & DESC_P_MASK)) { 117a47dddd7SAndreas Färber cpu_abort(CPU(cpu), "invalid tss"); 11820054ef0SBlue Swirl } 119eaa728eeSbellard type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf; 12020054ef0SBlue Swirl if ((type & 7) != 1) { 121a47dddd7SAndreas Färber cpu_abort(CPU(cpu), "invalid tss type"); 12220054ef0SBlue Swirl } 123eaa728eeSbellard shift = type >> 3; 124eaa728eeSbellard index = (dpl * 4 + 2) << shift; 12520054ef0SBlue Swirl if (index + (4 << shift) - 1 > env->tr.limit) { 126100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, env->tr.selector & 0xfffc, retaddr); 12720054ef0SBlue Swirl } 128eaa728eeSbellard if (shift == 0) { 129100ec099SPavel Dovgalyuk *esp_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index, retaddr); 130100ec099SPavel Dovgalyuk *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 2, retaddr); 131eaa728eeSbellard } else { 132100ec099SPavel Dovgalyuk *esp_ptr = cpu_ldl_kernel_ra(env, env->tr.base + index, retaddr); 133100ec099SPavel Dovgalyuk *ss_ptr = cpu_lduw_kernel_ra(env, env->tr.base + index + 4, retaddr); 134eaa728eeSbellard } 135eaa728eeSbellard } 136eaa728eeSbellard 137c117e5b1SPhilippe Mathieu-Daudé static void tss_load_seg(CPUX86State *env, X86Seg seg_reg, int selector, 138c117e5b1SPhilippe Mathieu-Daudé int cpl, uintptr_t retaddr) 139eaa728eeSbellard { 140eaa728eeSbellard uint32_t e1, e2; 141d3b54918SPaolo Bonzini int rpl, dpl; 142eaa728eeSbellard 143eaa728eeSbellard if ((selector & 0xfffc) != 0) { 144100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, retaddr) != 0) { 145100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 14620054ef0SBlue Swirl } 14720054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 148100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 14920054ef0SBlue Swirl } 150eaa728eeSbellard rpl = selector & 3; 151eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 152eaa728eeSbellard if (seg_reg == R_CS) { 15320054ef0SBlue Swirl if (!(e2 & DESC_CS_MASK)) { 154100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 15520054ef0SBlue Swirl } 15620054ef0SBlue Swirl if (dpl != rpl) { 157100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 15820054ef0SBlue Swirl } 159eaa728eeSbellard } else if (seg_reg == R_SS) { 160eaa728eeSbellard /* SS must be writable data */ 16120054ef0SBlue Swirl if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) { 162100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 16320054ef0SBlue Swirl } 16420054ef0SBlue Swirl if (dpl != cpl || dpl != rpl) { 165100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 16620054ef0SBlue Swirl } 167eaa728eeSbellard } else { 168eaa728eeSbellard /* not readable code */ 16920054ef0SBlue Swirl if ((e2 & DESC_CS_MASK) && !(e2 & DESC_R_MASK)) { 170100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 17120054ef0SBlue Swirl } 172eaa728eeSbellard /* if data or non conforming code, checks the rights */ 173eaa728eeSbellard if (((e2 >> DESC_TYPE_SHIFT) & 0xf) < 12) { 17420054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 175100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 176eaa728eeSbellard } 177eaa728eeSbellard } 17820054ef0SBlue Swirl } 17920054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 180100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, retaddr); 18120054ef0SBlue Swirl } 182eaa728eeSbellard cpu_x86_load_seg_cache(env, seg_reg, selector, 183eaa728eeSbellard get_seg_base(e1, e2), 184eaa728eeSbellard get_seg_limit(e1, e2), 185eaa728eeSbellard e2); 186eaa728eeSbellard } else { 18720054ef0SBlue Swirl if (seg_reg == R_SS || seg_reg == R_CS) { 188100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, selector & 0xfffc, retaddr); 189eaa728eeSbellard } 190eaa728eeSbellard } 19120054ef0SBlue Swirl } 192eaa728eeSbellard 193eaa728eeSbellard #define SWITCH_TSS_JMP 0 194eaa728eeSbellard #define SWITCH_TSS_IRET 1 195eaa728eeSbellard #define SWITCH_TSS_CALL 2 196eaa728eeSbellard 197eaa728eeSbellard /* XXX: restore CPU state in registers (PowerPC case) */ 198100ec099SPavel Dovgalyuk static void switch_tss_ra(CPUX86State *env, int tss_selector, 199eaa728eeSbellard uint32_t e1, uint32_t e2, int source, 200100ec099SPavel Dovgalyuk uint32_t next_eip, uintptr_t retaddr) 201eaa728eeSbellard { 202eaa728eeSbellard int tss_limit, tss_limit_max, type, old_tss_limit_max, old_type, v1, v2, i; 203eaa728eeSbellard target_ulong tss_base; 204eaa728eeSbellard uint32_t new_regs[8], new_segs[6]; 205eaa728eeSbellard uint32_t new_eflags, new_eip, new_cr3, new_ldt, new_trap; 206eaa728eeSbellard uint32_t old_eflags, eflags_mask; 207eaa728eeSbellard SegmentCache *dt; 208eaa728eeSbellard int index; 209eaa728eeSbellard target_ulong ptr; 210eaa728eeSbellard 211eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 21220054ef0SBlue Swirl LOG_PCALL("switch_tss: sel=0x%04x type=%d src=%d\n", tss_selector, type, 21320054ef0SBlue Swirl source); 214eaa728eeSbellard 215eaa728eeSbellard /* if task gate, we read the TSS segment and we load it */ 216eaa728eeSbellard if (type == 5) { 21720054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 218100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr); 21920054ef0SBlue Swirl } 220eaa728eeSbellard tss_selector = e1 >> 16; 22120054ef0SBlue Swirl if (tss_selector & 4) { 222100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr); 22320054ef0SBlue Swirl } 224100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, tss_selector, retaddr) != 0) { 225100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr); 226eaa728eeSbellard } 22720054ef0SBlue Swirl if (e2 & DESC_S_MASK) { 228100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr); 22920054ef0SBlue Swirl } 23020054ef0SBlue Swirl type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 23120054ef0SBlue Swirl if ((type & 7) != 1) { 232100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, tss_selector & 0xfffc, retaddr); 23320054ef0SBlue Swirl } 23420054ef0SBlue Swirl } 235eaa728eeSbellard 23620054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 237100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, tss_selector & 0xfffc, retaddr); 23820054ef0SBlue Swirl } 239eaa728eeSbellard 24020054ef0SBlue Swirl if (type & 8) { 241eaa728eeSbellard tss_limit_max = 103; 24220054ef0SBlue Swirl } else { 243eaa728eeSbellard tss_limit_max = 43; 24420054ef0SBlue Swirl } 245eaa728eeSbellard tss_limit = get_seg_limit(e1, e2); 246eaa728eeSbellard tss_base = get_seg_base(e1, e2); 247eaa728eeSbellard if ((tss_selector & 4) != 0 || 24820054ef0SBlue Swirl tss_limit < tss_limit_max) { 249100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, retaddr); 25020054ef0SBlue Swirl } 251eaa728eeSbellard old_type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf; 25220054ef0SBlue Swirl if (old_type & 8) { 253eaa728eeSbellard old_tss_limit_max = 103; 25420054ef0SBlue Swirl } else { 255eaa728eeSbellard old_tss_limit_max = 43; 25620054ef0SBlue Swirl } 257eaa728eeSbellard 258eaa728eeSbellard /* read all the registers from the new TSS */ 259eaa728eeSbellard if (type & 8) { 260eaa728eeSbellard /* 32 bit */ 261100ec099SPavel Dovgalyuk new_cr3 = cpu_ldl_kernel_ra(env, tss_base + 0x1c, retaddr); 262100ec099SPavel Dovgalyuk new_eip = cpu_ldl_kernel_ra(env, tss_base + 0x20, retaddr); 263100ec099SPavel Dovgalyuk new_eflags = cpu_ldl_kernel_ra(env, tss_base + 0x24, retaddr); 26420054ef0SBlue Swirl for (i = 0; i < 8; i++) { 265100ec099SPavel Dovgalyuk new_regs[i] = cpu_ldl_kernel_ra(env, tss_base + (0x28 + i * 4), 266100ec099SPavel Dovgalyuk retaddr); 26720054ef0SBlue Swirl } 26820054ef0SBlue Swirl for (i = 0; i < 6; i++) { 269100ec099SPavel Dovgalyuk new_segs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x48 + i * 4), 270100ec099SPavel Dovgalyuk retaddr); 27120054ef0SBlue Swirl } 272100ec099SPavel Dovgalyuk new_ldt = cpu_lduw_kernel_ra(env, tss_base + 0x60, retaddr); 273100ec099SPavel Dovgalyuk new_trap = cpu_ldl_kernel_ra(env, tss_base + 0x64, retaddr); 274eaa728eeSbellard } else { 275eaa728eeSbellard /* 16 bit */ 276eaa728eeSbellard new_cr3 = 0; 277100ec099SPavel Dovgalyuk new_eip = cpu_lduw_kernel_ra(env, tss_base + 0x0e, retaddr); 278100ec099SPavel Dovgalyuk new_eflags = cpu_lduw_kernel_ra(env, tss_base + 0x10, retaddr); 27920054ef0SBlue Swirl for (i = 0; i < 8; i++) { 280a5505f6bSPaolo Bonzini new_regs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x12 + i * 2), retaddr); 28120054ef0SBlue Swirl } 28220054ef0SBlue Swirl for (i = 0; i < 4; i++) { 28328f6aa11SPaolo Bonzini new_segs[i] = cpu_lduw_kernel_ra(env, tss_base + (0x22 + i * 2), 284100ec099SPavel Dovgalyuk retaddr); 28520054ef0SBlue Swirl } 286100ec099SPavel Dovgalyuk new_ldt = cpu_lduw_kernel_ra(env, tss_base + 0x2a, retaddr); 287eaa728eeSbellard new_segs[R_FS] = 0; 288eaa728eeSbellard new_segs[R_GS] = 0; 289eaa728eeSbellard new_trap = 0; 290eaa728eeSbellard } 2914581cbcdSBlue Swirl /* XXX: avoid a compiler warning, see 2924581cbcdSBlue Swirl http://support.amd.com/us/Processor_TechDocs/24593.pdf 2934581cbcdSBlue Swirl chapters 12.2.5 and 13.2.4 on how to implement TSS Trap bit */ 2944581cbcdSBlue Swirl (void)new_trap; 295eaa728eeSbellard 296eaa728eeSbellard /* NOTE: we must avoid memory exceptions during the task switch, 297eaa728eeSbellard so we make dummy accesses before */ 298eaa728eeSbellard /* XXX: it can still fail in some cases, so a bigger hack is 299eaa728eeSbellard necessary to valid the TLB after having done the accesses */ 300eaa728eeSbellard 301100ec099SPavel Dovgalyuk v1 = cpu_ldub_kernel_ra(env, env->tr.base, retaddr); 302100ec099SPavel Dovgalyuk v2 = cpu_ldub_kernel_ra(env, env->tr.base + old_tss_limit_max, retaddr); 303100ec099SPavel Dovgalyuk cpu_stb_kernel_ra(env, env->tr.base, v1, retaddr); 304100ec099SPavel Dovgalyuk cpu_stb_kernel_ra(env, env->tr.base + old_tss_limit_max, v2, retaddr); 305eaa728eeSbellard 306eaa728eeSbellard /* clear busy bit (it is restartable) */ 307eaa728eeSbellard if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_IRET) { 308eaa728eeSbellard target_ulong ptr; 309eaa728eeSbellard uint32_t e2; 31020054ef0SBlue Swirl 311eaa728eeSbellard ptr = env->gdt.base + (env->tr.selector & ~7); 312100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 313eaa728eeSbellard e2 &= ~DESC_TSS_BUSY_MASK; 314100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, ptr + 4, e2, retaddr); 315eaa728eeSbellard } 316997ff0d9SBlue Swirl old_eflags = cpu_compute_eflags(env); 31720054ef0SBlue Swirl if (source == SWITCH_TSS_IRET) { 318eaa728eeSbellard old_eflags &= ~NT_MASK; 31920054ef0SBlue Swirl } 320eaa728eeSbellard 321eaa728eeSbellard /* save the current state in the old TSS */ 322*1b627f38SPaolo Bonzini if (old_type & 8) { 323eaa728eeSbellard /* 32 bit */ 324100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + 0x20, next_eip, retaddr); 325100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + 0x24, old_eflags, retaddr); 326100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 0 * 4), env->regs[R_EAX], retaddr); 327100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 1 * 4), env->regs[R_ECX], retaddr); 328100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 2 * 4), env->regs[R_EDX], retaddr); 329100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 3 * 4), env->regs[R_EBX], retaddr); 330100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 4 * 4), env->regs[R_ESP], retaddr); 331100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 5 * 4), env->regs[R_EBP], retaddr); 332100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 6 * 4), env->regs[R_ESI], retaddr); 333100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, env->tr.base + (0x28 + 7 * 4), env->regs[R_EDI], retaddr); 33420054ef0SBlue Swirl for (i = 0; i < 6; i++) { 335100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x48 + i * 4), 336100ec099SPavel Dovgalyuk env->segs[i].selector, retaddr); 33720054ef0SBlue Swirl } 338eaa728eeSbellard } else { 339eaa728eeSbellard /* 16 bit */ 340100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + 0x0e, next_eip, retaddr); 341100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + 0x10, old_eflags, retaddr); 342100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 0 * 2), env->regs[R_EAX], retaddr); 343100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 1 * 2), env->regs[R_ECX], retaddr); 344100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 2 * 2), env->regs[R_EDX], retaddr); 345100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 3 * 2), env->regs[R_EBX], retaddr); 346100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 4 * 2), env->regs[R_ESP], retaddr); 347100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 5 * 2), env->regs[R_EBP], retaddr); 348100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 6 * 2), env->regs[R_ESI], retaddr); 349100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, env->tr.base + (0x12 + 7 * 2), env->regs[R_EDI], retaddr); 35020054ef0SBlue Swirl for (i = 0; i < 4; i++) { 35128f6aa11SPaolo Bonzini cpu_stw_kernel_ra(env, env->tr.base + (0x22 + i * 2), 352100ec099SPavel Dovgalyuk env->segs[i].selector, retaddr); 353eaa728eeSbellard } 35420054ef0SBlue Swirl } 355eaa728eeSbellard 356eaa728eeSbellard /* now if an exception occurs, it will occurs in the next task 357eaa728eeSbellard context */ 358eaa728eeSbellard 359eaa728eeSbellard if (source == SWITCH_TSS_CALL) { 360100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, tss_base, env->tr.selector, retaddr); 361eaa728eeSbellard new_eflags |= NT_MASK; 362eaa728eeSbellard } 363eaa728eeSbellard 364eaa728eeSbellard /* set busy bit */ 365eaa728eeSbellard if (source == SWITCH_TSS_JMP || source == SWITCH_TSS_CALL) { 366eaa728eeSbellard target_ulong ptr; 367eaa728eeSbellard uint32_t e2; 36820054ef0SBlue Swirl 369eaa728eeSbellard ptr = env->gdt.base + (tss_selector & ~7); 370100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 371eaa728eeSbellard e2 |= DESC_TSS_BUSY_MASK; 372100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, ptr + 4, e2, retaddr); 373eaa728eeSbellard } 374eaa728eeSbellard 375eaa728eeSbellard /* set the new CPU state */ 376eaa728eeSbellard /* from this point, any exception which occurs can give problems */ 377eaa728eeSbellard env->cr[0] |= CR0_TS_MASK; 378eaa728eeSbellard env->hflags |= HF_TS_MASK; 379eaa728eeSbellard env->tr.selector = tss_selector; 380eaa728eeSbellard env->tr.base = tss_base; 381eaa728eeSbellard env->tr.limit = tss_limit; 382eaa728eeSbellard env->tr.flags = e2 & ~DESC_TSS_BUSY_MASK; 383eaa728eeSbellard 384eaa728eeSbellard if ((type & 8) && (env->cr[0] & CR0_PG_MASK)) { 385eaa728eeSbellard cpu_x86_update_cr3(env, new_cr3); 386eaa728eeSbellard } 387eaa728eeSbellard 388eaa728eeSbellard /* load all registers without an exception, then reload them with 389eaa728eeSbellard possible exception */ 390eaa728eeSbellard env->eip = new_eip; 391eaa728eeSbellard eflags_mask = TF_MASK | AC_MASK | ID_MASK | 392eaa728eeSbellard IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | NT_MASK; 393a5505f6bSPaolo Bonzini if (type & 8) { 394997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, eflags_mask); 395a5505f6bSPaolo Bonzini for (i = 0; i < 8; i++) { 396a5505f6bSPaolo Bonzini env->regs[i] = new_regs[i]; 397a5505f6bSPaolo Bonzini } 398a5505f6bSPaolo Bonzini } else { 399a5505f6bSPaolo Bonzini cpu_load_eflags(env, new_eflags, eflags_mask & 0xffff); 400a5505f6bSPaolo Bonzini for (i = 0; i < 8; i++) { 401a5505f6bSPaolo Bonzini env->regs[i] = (env->regs[i] & 0xffff0000) | new_regs[i]; 402a5505f6bSPaolo Bonzini } 403a5505f6bSPaolo Bonzini } 404eaa728eeSbellard if (new_eflags & VM_MASK) { 40520054ef0SBlue Swirl for (i = 0; i < 6; i++) { 4062999a0b2SBlue Swirl load_seg_vm(env, i, new_segs[i]); 40720054ef0SBlue Swirl } 408eaa728eeSbellard } else { 409eaa728eeSbellard /* first just selectors as the rest may trigger exceptions */ 41020054ef0SBlue Swirl for (i = 0; i < 6; i++) { 411eaa728eeSbellard cpu_x86_load_seg_cache(env, i, new_segs[i], 0, 0, 0); 412eaa728eeSbellard } 41320054ef0SBlue Swirl } 414eaa728eeSbellard 415eaa728eeSbellard env->ldt.selector = new_ldt & ~4; 416eaa728eeSbellard env->ldt.base = 0; 417eaa728eeSbellard env->ldt.limit = 0; 418eaa728eeSbellard env->ldt.flags = 0; 419eaa728eeSbellard 420eaa728eeSbellard /* load the LDT */ 42120054ef0SBlue Swirl if (new_ldt & 4) { 422100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 42320054ef0SBlue Swirl } 424eaa728eeSbellard 425eaa728eeSbellard if ((new_ldt & 0xfffc) != 0) { 426eaa728eeSbellard dt = &env->gdt; 427eaa728eeSbellard index = new_ldt & ~7; 42820054ef0SBlue Swirl if ((index + 7) > dt->limit) { 429100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 43020054ef0SBlue Swirl } 431eaa728eeSbellard ptr = dt->base + index; 432100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, retaddr); 433100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, retaddr); 43420054ef0SBlue Swirl if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) { 435100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 43620054ef0SBlue Swirl } 43720054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 438100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, new_ldt & 0xfffc, retaddr); 43920054ef0SBlue Swirl } 440eaa728eeSbellard load_seg_cache_raw_dt(&env->ldt, e1, e2); 441eaa728eeSbellard } 442eaa728eeSbellard 443eaa728eeSbellard /* load the segments */ 444eaa728eeSbellard if (!(new_eflags & VM_MASK)) { 445d3b54918SPaolo Bonzini int cpl = new_segs[R_CS] & 3; 446100ec099SPavel Dovgalyuk tss_load_seg(env, R_CS, new_segs[R_CS], cpl, retaddr); 447100ec099SPavel Dovgalyuk tss_load_seg(env, R_SS, new_segs[R_SS], cpl, retaddr); 448100ec099SPavel Dovgalyuk tss_load_seg(env, R_ES, new_segs[R_ES], cpl, retaddr); 449100ec099SPavel Dovgalyuk tss_load_seg(env, R_DS, new_segs[R_DS], cpl, retaddr); 450100ec099SPavel Dovgalyuk tss_load_seg(env, R_FS, new_segs[R_FS], cpl, retaddr); 451100ec099SPavel Dovgalyuk tss_load_seg(env, R_GS, new_segs[R_GS], cpl, retaddr); 452eaa728eeSbellard } 453eaa728eeSbellard 454a78d0eabSliguang /* check that env->eip is in the CS segment limits */ 455eaa728eeSbellard if (new_eip > env->segs[R_CS].limit) { 456eaa728eeSbellard /* XXX: different exception if CALL? */ 457100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr); 458eaa728eeSbellard } 45901df040bSaliguori 46001df040bSaliguori #ifndef CONFIG_USER_ONLY 46101df040bSaliguori /* reset local breakpoints */ 462428065ceSliguang if (env->dr[7] & DR7_LOCAL_BP_MASK) { 46393d00d0fSRichard Henderson cpu_x86_update_dr7(env, env->dr[7] & ~DR7_LOCAL_BP_MASK); 46401df040bSaliguori } 46501df040bSaliguori #endif 466eaa728eeSbellard } 467eaa728eeSbellard 468100ec099SPavel Dovgalyuk static void switch_tss(CPUX86State *env, int tss_selector, 469100ec099SPavel Dovgalyuk uint32_t e1, uint32_t e2, int source, 470100ec099SPavel Dovgalyuk uint32_t next_eip) 471100ec099SPavel Dovgalyuk { 472100ec099SPavel Dovgalyuk switch_tss_ra(env, tss_selector, e1, e2, source, next_eip, 0); 473100ec099SPavel Dovgalyuk } 474100ec099SPavel Dovgalyuk 475eaa728eeSbellard static inline unsigned int get_sp_mask(unsigned int e2) 476eaa728eeSbellard { 4770aca0605SAndrew Oates #ifdef TARGET_X86_64 4780aca0605SAndrew Oates if (e2 & DESC_L_MASK) { 4790aca0605SAndrew Oates return 0; 4800aca0605SAndrew Oates } else 4810aca0605SAndrew Oates #endif 48220054ef0SBlue Swirl if (e2 & DESC_B_MASK) { 483eaa728eeSbellard return 0xffffffff; 48420054ef0SBlue Swirl } else { 485eaa728eeSbellard return 0xffff; 486eaa728eeSbellard } 48720054ef0SBlue Swirl } 488eaa728eeSbellard 48930493a03SClaudio Fontana int exception_has_error_code(int intno) 4902ed51f5bSaliguori { 4912ed51f5bSaliguori switch (intno) { 4922ed51f5bSaliguori case 8: 4932ed51f5bSaliguori case 10: 4942ed51f5bSaliguori case 11: 4952ed51f5bSaliguori case 12: 4962ed51f5bSaliguori case 13: 4972ed51f5bSaliguori case 14: 4982ed51f5bSaliguori case 17: 4992ed51f5bSaliguori return 1; 5002ed51f5bSaliguori } 5012ed51f5bSaliguori return 0; 5022ed51f5bSaliguori } 5032ed51f5bSaliguori 504eaa728eeSbellard #ifdef TARGET_X86_64 505eaa728eeSbellard #define SET_ESP(val, sp_mask) \ 506eaa728eeSbellard do { \ 50720054ef0SBlue Swirl if ((sp_mask) == 0xffff) { \ 50808b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~0xffff) | \ 50908b3ded6Sliguang ((val) & 0xffff); \ 51020054ef0SBlue Swirl } else if ((sp_mask) == 0xffffffffLL) { \ 51108b3ded6Sliguang env->regs[R_ESP] = (uint32_t)(val); \ 51220054ef0SBlue Swirl } else { \ 51308b3ded6Sliguang env->regs[R_ESP] = (val); \ 51420054ef0SBlue Swirl } \ 515eaa728eeSbellard } while (0) 516eaa728eeSbellard #else 51720054ef0SBlue Swirl #define SET_ESP(val, sp_mask) \ 51820054ef0SBlue Swirl do { \ 51908b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~(sp_mask)) | \ 52008b3ded6Sliguang ((val) & (sp_mask)); \ 52120054ef0SBlue Swirl } while (0) 522eaa728eeSbellard #endif 523eaa728eeSbellard 524c0a04f0eSaliguori /* in 64-bit machines, this can overflow. So this segment addition macro 525c0a04f0eSaliguori * can be used to trim the value to 32-bit whenever needed */ 526c0a04f0eSaliguori #define SEG_ADDL(ssp, sp, sp_mask) ((uint32_t)((ssp) + (sp & (sp_mask)))) 527c0a04f0eSaliguori 528eaa728eeSbellard /* XXX: add a is_user flag to have proper security support */ 529100ec099SPavel Dovgalyuk #define PUSHW_RA(ssp, sp, sp_mask, val, ra) \ 530eaa728eeSbellard { \ 531eaa728eeSbellard sp -= 2; \ 532100ec099SPavel Dovgalyuk cpu_stw_kernel_ra(env, (ssp) + (sp & (sp_mask)), (val), ra); \ 533eaa728eeSbellard } 534eaa728eeSbellard 535100ec099SPavel Dovgalyuk #define PUSHL_RA(ssp, sp, sp_mask, val, ra) \ 536eaa728eeSbellard { \ 537eaa728eeSbellard sp -= 4; \ 538100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, SEG_ADDL(ssp, sp, sp_mask), (uint32_t)(val), ra); \ 539eaa728eeSbellard } 540eaa728eeSbellard 541100ec099SPavel Dovgalyuk #define POPW_RA(ssp, sp, sp_mask, val, ra) \ 542eaa728eeSbellard { \ 543100ec099SPavel Dovgalyuk val = cpu_lduw_kernel_ra(env, (ssp) + (sp & (sp_mask)), ra); \ 544eaa728eeSbellard sp += 2; \ 545eaa728eeSbellard } 546eaa728eeSbellard 547100ec099SPavel Dovgalyuk #define POPL_RA(ssp, sp, sp_mask, val, ra) \ 548eaa728eeSbellard { \ 549100ec099SPavel Dovgalyuk val = (uint32_t)cpu_ldl_kernel_ra(env, SEG_ADDL(ssp, sp, sp_mask), ra); \ 550eaa728eeSbellard sp += 4; \ 551eaa728eeSbellard } 552eaa728eeSbellard 553100ec099SPavel Dovgalyuk #define PUSHW(ssp, sp, sp_mask, val) PUSHW_RA(ssp, sp, sp_mask, val, 0) 554100ec099SPavel Dovgalyuk #define PUSHL(ssp, sp, sp_mask, val) PUSHL_RA(ssp, sp, sp_mask, val, 0) 555100ec099SPavel Dovgalyuk #define POPW(ssp, sp, sp_mask, val) POPW_RA(ssp, sp, sp_mask, val, 0) 556100ec099SPavel Dovgalyuk #define POPL(ssp, sp, sp_mask, val) POPL_RA(ssp, sp, sp_mask, val, 0) 557100ec099SPavel Dovgalyuk 558eaa728eeSbellard /* protected mode interrupt */ 5592999a0b2SBlue Swirl static void do_interrupt_protected(CPUX86State *env, int intno, int is_int, 5602999a0b2SBlue Swirl int error_code, unsigned int next_eip, 5612999a0b2SBlue Swirl int is_hw) 562eaa728eeSbellard { 563eaa728eeSbellard SegmentCache *dt; 564eaa728eeSbellard target_ulong ptr, ssp; 565eaa728eeSbellard int type, dpl, selector, ss_dpl, cpl; 566eaa728eeSbellard int has_error_code, new_stack, shift; 5671c918ebaSblueswir1 uint32_t e1, e2, offset, ss = 0, esp, ss_e1 = 0, ss_e2 = 0; 568eaa728eeSbellard uint32_t old_eip, sp_mask; 56987446327SKevin O'Connor int vm86 = env->eflags & VM_MASK; 570eaa728eeSbellard 571eaa728eeSbellard has_error_code = 0; 57220054ef0SBlue Swirl if (!is_int && !is_hw) { 57320054ef0SBlue Swirl has_error_code = exception_has_error_code(intno); 57420054ef0SBlue Swirl } 57520054ef0SBlue Swirl if (is_int) { 576eaa728eeSbellard old_eip = next_eip; 57720054ef0SBlue Swirl } else { 578eaa728eeSbellard old_eip = env->eip; 57920054ef0SBlue Swirl } 580eaa728eeSbellard 581eaa728eeSbellard dt = &env->idt; 58220054ef0SBlue Swirl if (intno * 8 + 7 > dt->limit) { 58377b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 58420054ef0SBlue Swirl } 585eaa728eeSbellard ptr = dt->base + intno * 8; 586329e607dSBlue Swirl e1 = cpu_ldl_kernel(env, ptr); 587329e607dSBlue Swirl e2 = cpu_ldl_kernel(env, ptr + 4); 588eaa728eeSbellard /* check gate type */ 589eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 590eaa728eeSbellard switch (type) { 591eaa728eeSbellard case 5: /* task gate */ 5923df1a3d0SPeter Maydell case 6: /* 286 interrupt gate */ 5933df1a3d0SPeter Maydell case 7: /* 286 trap gate */ 5943df1a3d0SPeter Maydell case 14: /* 386 interrupt gate */ 5953df1a3d0SPeter Maydell case 15: /* 386 trap gate */ 5963df1a3d0SPeter Maydell break; 5973df1a3d0SPeter Maydell default: 5983df1a3d0SPeter Maydell raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 5993df1a3d0SPeter Maydell break; 6003df1a3d0SPeter Maydell } 6013df1a3d0SPeter Maydell dpl = (e2 >> DESC_DPL_SHIFT) & 3; 6023df1a3d0SPeter Maydell cpl = env->hflags & HF_CPL_MASK; 6033df1a3d0SPeter Maydell /* check privilege if software int */ 6043df1a3d0SPeter Maydell if (is_int && dpl < cpl) { 6053df1a3d0SPeter Maydell raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 6063df1a3d0SPeter Maydell } 6073df1a3d0SPeter Maydell 6083df1a3d0SPeter Maydell if (type == 5) { 6093df1a3d0SPeter Maydell /* task gate */ 610eaa728eeSbellard /* must do that check here to return the correct error code */ 61120054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 61277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2); 61320054ef0SBlue Swirl } 6142999a0b2SBlue Swirl switch_tss(env, intno * 8, e1, e2, SWITCH_TSS_CALL, old_eip); 615eaa728eeSbellard if (has_error_code) { 616eaa728eeSbellard int type; 617eaa728eeSbellard uint32_t mask; 61820054ef0SBlue Swirl 619eaa728eeSbellard /* push the error code */ 620eaa728eeSbellard type = (env->tr.flags >> DESC_TYPE_SHIFT) & 0xf; 621eaa728eeSbellard shift = type >> 3; 62220054ef0SBlue Swirl if (env->segs[R_SS].flags & DESC_B_MASK) { 623eaa728eeSbellard mask = 0xffffffff; 62420054ef0SBlue Swirl } else { 625eaa728eeSbellard mask = 0xffff; 62620054ef0SBlue Swirl } 62708b3ded6Sliguang esp = (env->regs[R_ESP] - (2 << shift)) & mask; 628eaa728eeSbellard ssp = env->segs[R_SS].base + esp; 62920054ef0SBlue Swirl if (shift) { 630329e607dSBlue Swirl cpu_stl_kernel(env, ssp, error_code); 63120054ef0SBlue Swirl } else { 632329e607dSBlue Swirl cpu_stw_kernel(env, ssp, error_code); 63320054ef0SBlue Swirl } 634eaa728eeSbellard SET_ESP(esp, mask); 635eaa728eeSbellard } 636eaa728eeSbellard return; 637eaa728eeSbellard } 6383df1a3d0SPeter Maydell 6393df1a3d0SPeter Maydell /* Otherwise, trap or interrupt gate */ 6403df1a3d0SPeter Maydell 641eaa728eeSbellard /* check valid bit */ 64220054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 64377b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, intno * 8 + 2); 64420054ef0SBlue Swirl } 645eaa728eeSbellard selector = e1 >> 16; 646eaa728eeSbellard offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff); 64720054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 64877b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, 0); 64920054ef0SBlue Swirl } 6502999a0b2SBlue Swirl if (load_segment(env, &e1, &e2, selector) != 0) { 65177b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 65220054ef0SBlue Swirl } 65320054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) { 65477b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 65520054ef0SBlue Swirl } 656eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 65720054ef0SBlue Swirl if (dpl > cpl) { 65877b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 65920054ef0SBlue Swirl } 66020054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 66177b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc); 66220054ef0SBlue Swirl } 6631110bfe6SPaolo Bonzini if (e2 & DESC_C_MASK) { 6641110bfe6SPaolo Bonzini dpl = cpl; 6651110bfe6SPaolo Bonzini } 6661110bfe6SPaolo Bonzini if (dpl < cpl) { 667eaa728eeSbellard /* to inner privilege */ 668100ec099SPavel Dovgalyuk get_ss_esp_from_tss(env, &ss, &esp, dpl, 0); 66920054ef0SBlue Swirl if ((ss & 0xfffc) == 0) { 67077b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 67120054ef0SBlue Swirl } 67220054ef0SBlue Swirl if ((ss & 3) != dpl) { 67377b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 67420054ef0SBlue Swirl } 6752999a0b2SBlue Swirl if (load_segment(env, &ss_e1, &ss_e2, ss) != 0) { 67677b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 67720054ef0SBlue Swirl } 678eaa728eeSbellard ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3; 67920054ef0SBlue Swirl if (ss_dpl != dpl) { 68077b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 68120054ef0SBlue Swirl } 682eaa728eeSbellard if (!(ss_e2 & DESC_S_MASK) || 683eaa728eeSbellard (ss_e2 & DESC_CS_MASK) || 68420054ef0SBlue Swirl !(ss_e2 & DESC_W_MASK)) { 68577b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 68620054ef0SBlue Swirl } 68720054ef0SBlue Swirl if (!(ss_e2 & DESC_P_MASK)) { 68877b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, ss & 0xfffc); 68920054ef0SBlue Swirl } 690eaa728eeSbellard new_stack = 1; 691eaa728eeSbellard sp_mask = get_sp_mask(ss_e2); 692eaa728eeSbellard ssp = get_seg_base(ss_e1, ss_e2); 6931110bfe6SPaolo Bonzini } else { 694eaa728eeSbellard /* to same privilege */ 69587446327SKevin O'Connor if (vm86) { 69677b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 69720054ef0SBlue Swirl } 698eaa728eeSbellard new_stack = 0; 699eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 700eaa728eeSbellard ssp = env->segs[R_SS].base; 70108b3ded6Sliguang esp = env->regs[R_ESP]; 702eaa728eeSbellard } 703eaa728eeSbellard 704eaa728eeSbellard shift = type >> 3; 705eaa728eeSbellard 706eaa728eeSbellard #if 0 707eaa728eeSbellard /* XXX: check that enough room is available */ 708eaa728eeSbellard push_size = 6 + (new_stack << 2) + (has_error_code << 1); 70987446327SKevin O'Connor if (vm86) { 710eaa728eeSbellard push_size += 8; 71120054ef0SBlue Swirl } 712eaa728eeSbellard push_size <<= shift; 713eaa728eeSbellard #endif 714eaa728eeSbellard if (shift == 1) { 715eaa728eeSbellard if (new_stack) { 71687446327SKevin O'Connor if (vm86) { 717eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_GS].selector); 718eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_FS].selector); 719eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_DS].selector); 720eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_ES].selector); 721eaa728eeSbellard } 722eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_SS].selector); 72308b3ded6Sliguang PUSHL(ssp, esp, sp_mask, env->regs[R_ESP]); 724eaa728eeSbellard } 725997ff0d9SBlue Swirl PUSHL(ssp, esp, sp_mask, cpu_compute_eflags(env)); 726eaa728eeSbellard PUSHL(ssp, esp, sp_mask, env->segs[R_CS].selector); 727eaa728eeSbellard PUSHL(ssp, esp, sp_mask, old_eip); 728eaa728eeSbellard if (has_error_code) { 729eaa728eeSbellard PUSHL(ssp, esp, sp_mask, error_code); 730eaa728eeSbellard } 731eaa728eeSbellard } else { 732eaa728eeSbellard if (new_stack) { 73387446327SKevin O'Connor if (vm86) { 734eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_GS].selector); 735eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_FS].selector); 736eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_DS].selector); 737eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_ES].selector); 738eaa728eeSbellard } 739eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_SS].selector); 74008b3ded6Sliguang PUSHW(ssp, esp, sp_mask, env->regs[R_ESP]); 741eaa728eeSbellard } 742997ff0d9SBlue Swirl PUSHW(ssp, esp, sp_mask, cpu_compute_eflags(env)); 743eaa728eeSbellard PUSHW(ssp, esp, sp_mask, env->segs[R_CS].selector); 744eaa728eeSbellard PUSHW(ssp, esp, sp_mask, old_eip); 745eaa728eeSbellard if (has_error_code) { 746eaa728eeSbellard PUSHW(ssp, esp, sp_mask, error_code); 747eaa728eeSbellard } 748eaa728eeSbellard } 749eaa728eeSbellard 750fd460606SKevin O'Connor /* interrupt gate clear IF mask */ 751fd460606SKevin O'Connor if ((type & 1) == 0) { 752fd460606SKevin O'Connor env->eflags &= ~IF_MASK; 753fd460606SKevin O'Connor } 754fd460606SKevin O'Connor env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK); 755fd460606SKevin O'Connor 756eaa728eeSbellard if (new_stack) { 75787446327SKevin O'Connor if (vm86) { 758eaa728eeSbellard cpu_x86_load_seg_cache(env, R_ES, 0, 0, 0, 0); 759eaa728eeSbellard cpu_x86_load_seg_cache(env, R_DS, 0, 0, 0, 0); 760eaa728eeSbellard cpu_x86_load_seg_cache(env, R_FS, 0, 0, 0, 0); 761eaa728eeSbellard cpu_x86_load_seg_cache(env, R_GS, 0, 0, 0, 0); 762eaa728eeSbellard } 763eaa728eeSbellard ss = (ss & ~3) | dpl; 764eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, ss, 765eaa728eeSbellard ssp, get_seg_limit(ss_e1, ss_e2), ss_e2); 766eaa728eeSbellard } 767eaa728eeSbellard SET_ESP(esp, sp_mask); 768eaa728eeSbellard 769eaa728eeSbellard selector = (selector & ~3) | dpl; 770eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector, 771eaa728eeSbellard get_seg_base(e1, e2), 772eaa728eeSbellard get_seg_limit(e1, e2), 773eaa728eeSbellard e2); 774eaa728eeSbellard env->eip = offset; 775eaa728eeSbellard } 776eaa728eeSbellard 777eaa728eeSbellard #ifdef TARGET_X86_64 778eaa728eeSbellard 779100ec099SPavel Dovgalyuk #define PUSHQ_RA(sp, val, ra) \ 780eaa728eeSbellard { \ 781eaa728eeSbellard sp -= 8; \ 782100ec099SPavel Dovgalyuk cpu_stq_kernel_ra(env, sp, (val), ra); \ 783eaa728eeSbellard } 784eaa728eeSbellard 785100ec099SPavel Dovgalyuk #define POPQ_RA(sp, val, ra) \ 786eaa728eeSbellard { \ 787100ec099SPavel Dovgalyuk val = cpu_ldq_kernel_ra(env, sp, ra); \ 788eaa728eeSbellard sp += 8; \ 789eaa728eeSbellard } 790eaa728eeSbellard 791100ec099SPavel Dovgalyuk #define PUSHQ(sp, val) PUSHQ_RA(sp, val, 0) 792100ec099SPavel Dovgalyuk #define POPQ(sp, val) POPQ_RA(sp, val, 0) 793100ec099SPavel Dovgalyuk 7942999a0b2SBlue Swirl static inline target_ulong get_rsp_from_tss(CPUX86State *env, int level) 795eaa728eeSbellard { 7966aa9e42fSRichard Henderson X86CPU *cpu = env_archcpu(env); 797eaa728eeSbellard int index; 798eaa728eeSbellard 799eaa728eeSbellard #if 0 800eaa728eeSbellard printf("TR: base=" TARGET_FMT_lx " limit=%x\n", 801eaa728eeSbellard env->tr.base, env->tr.limit); 802eaa728eeSbellard #endif 803eaa728eeSbellard 80420054ef0SBlue Swirl if (!(env->tr.flags & DESC_P_MASK)) { 805a47dddd7SAndreas Färber cpu_abort(CPU(cpu), "invalid tss"); 80620054ef0SBlue Swirl } 807eaa728eeSbellard index = 8 * level + 4; 80820054ef0SBlue Swirl if ((index + 7) > env->tr.limit) { 80977b2bc2cSBlue Swirl raise_exception_err(env, EXCP0A_TSS, env->tr.selector & 0xfffc); 81020054ef0SBlue Swirl } 811329e607dSBlue Swirl return cpu_ldq_kernel(env, env->tr.base + index); 812eaa728eeSbellard } 813eaa728eeSbellard 814eaa728eeSbellard /* 64 bit interrupt */ 8152999a0b2SBlue Swirl static void do_interrupt64(CPUX86State *env, int intno, int is_int, 8162999a0b2SBlue Swirl int error_code, target_ulong next_eip, int is_hw) 817eaa728eeSbellard { 818eaa728eeSbellard SegmentCache *dt; 819eaa728eeSbellard target_ulong ptr; 820eaa728eeSbellard int type, dpl, selector, cpl, ist; 821eaa728eeSbellard int has_error_code, new_stack; 822eaa728eeSbellard uint32_t e1, e2, e3, ss; 823eaa728eeSbellard target_ulong old_eip, esp, offset; 824eaa728eeSbellard 825eaa728eeSbellard has_error_code = 0; 82620054ef0SBlue Swirl if (!is_int && !is_hw) { 82720054ef0SBlue Swirl has_error_code = exception_has_error_code(intno); 82820054ef0SBlue Swirl } 82920054ef0SBlue Swirl if (is_int) { 830eaa728eeSbellard old_eip = next_eip; 83120054ef0SBlue Swirl } else { 832eaa728eeSbellard old_eip = env->eip; 83320054ef0SBlue Swirl } 834eaa728eeSbellard 835eaa728eeSbellard dt = &env->idt; 83620054ef0SBlue Swirl if (intno * 16 + 15 > dt->limit) { 83777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, intno * 16 + 2); 83820054ef0SBlue Swirl } 839eaa728eeSbellard ptr = dt->base + intno * 16; 840329e607dSBlue Swirl e1 = cpu_ldl_kernel(env, ptr); 841329e607dSBlue Swirl e2 = cpu_ldl_kernel(env, ptr + 4); 842329e607dSBlue Swirl e3 = cpu_ldl_kernel(env, ptr + 8); 843eaa728eeSbellard /* check gate type */ 844eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 845eaa728eeSbellard switch (type) { 846eaa728eeSbellard case 14: /* 386 interrupt gate */ 847eaa728eeSbellard case 15: /* 386 trap gate */ 848eaa728eeSbellard break; 849eaa728eeSbellard default: 85077b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, intno * 16 + 2); 851eaa728eeSbellard break; 852eaa728eeSbellard } 853eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 854eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 8551235fc06Sths /* check privilege if software int */ 85620054ef0SBlue Swirl if (is_int && dpl < cpl) { 85777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, intno * 16 + 2); 85820054ef0SBlue Swirl } 859eaa728eeSbellard /* check valid bit */ 86020054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 86177b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, intno * 16 + 2); 86220054ef0SBlue Swirl } 863eaa728eeSbellard selector = e1 >> 16; 864eaa728eeSbellard offset = ((target_ulong)e3 << 32) | (e2 & 0xffff0000) | (e1 & 0x0000ffff); 865eaa728eeSbellard ist = e2 & 7; 86620054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 86777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, 0); 86820054ef0SBlue Swirl } 869eaa728eeSbellard 8702999a0b2SBlue Swirl if (load_segment(env, &e1, &e2, selector) != 0) { 87177b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 87220054ef0SBlue Swirl } 87320054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) { 87477b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 87520054ef0SBlue Swirl } 876eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 87720054ef0SBlue Swirl if (dpl > cpl) { 87877b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 87920054ef0SBlue Swirl } 88020054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 88177b2bc2cSBlue Swirl raise_exception_err(env, EXCP0B_NOSEG, selector & 0xfffc); 88220054ef0SBlue Swirl } 88320054ef0SBlue Swirl if (!(e2 & DESC_L_MASK) || (e2 & DESC_B_MASK)) { 88477b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 88520054ef0SBlue Swirl } 8861110bfe6SPaolo Bonzini if (e2 & DESC_C_MASK) { 8871110bfe6SPaolo Bonzini dpl = cpl; 8881110bfe6SPaolo Bonzini } 8891110bfe6SPaolo Bonzini if (dpl < cpl || ist != 0) { 890eaa728eeSbellard /* to inner privilege */ 891eaa728eeSbellard new_stack = 1; 892ae67dc72SPaolo Bonzini esp = get_rsp_from_tss(env, ist != 0 ? ist + 3 : dpl); 893ae67dc72SPaolo Bonzini ss = 0; 8941110bfe6SPaolo Bonzini } else { 895eaa728eeSbellard /* to same privilege */ 89620054ef0SBlue Swirl if (env->eflags & VM_MASK) { 89777b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, selector & 0xfffc); 89820054ef0SBlue Swirl } 899eaa728eeSbellard new_stack = 0; 90008b3ded6Sliguang esp = env->regs[R_ESP]; 901e95e9b88SWu Xiang } 902ae67dc72SPaolo Bonzini esp &= ~0xfLL; /* align stack */ 903eaa728eeSbellard 904eaa728eeSbellard PUSHQ(esp, env->segs[R_SS].selector); 90508b3ded6Sliguang PUSHQ(esp, env->regs[R_ESP]); 906997ff0d9SBlue Swirl PUSHQ(esp, cpu_compute_eflags(env)); 907eaa728eeSbellard PUSHQ(esp, env->segs[R_CS].selector); 908eaa728eeSbellard PUSHQ(esp, old_eip); 909eaa728eeSbellard if (has_error_code) { 910eaa728eeSbellard PUSHQ(esp, error_code); 911eaa728eeSbellard } 912eaa728eeSbellard 913fd460606SKevin O'Connor /* interrupt gate clear IF mask */ 914fd460606SKevin O'Connor if ((type & 1) == 0) { 915fd460606SKevin O'Connor env->eflags &= ~IF_MASK; 916fd460606SKevin O'Connor } 917fd460606SKevin O'Connor env->eflags &= ~(TF_MASK | VM_MASK | RF_MASK | NT_MASK); 918fd460606SKevin O'Connor 919eaa728eeSbellard if (new_stack) { 920eaa728eeSbellard ss = 0 | dpl; 921e95e9b88SWu Xiang cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, dpl << DESC_DPL_SHIFT); 922eaa728eeSbellard } 92308b3ded6Sliguang env->regs[R_ESP] = esp; 924eaa728eeSbellard 925eaa728eeSbellard selector = (selector & ~3) | dpl; 926eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector, 927eaa728eeSbellard get_seg_base(e1, e2), 928eaa728eeSbellard get_seg_limit(e1, e2), 929eaa728eeSbellard e2); 930eaa728eeSbellard env->eip = offset; 931eaa728eeSbellard } 932eaa728eeSbellard #endif 933eaa728eeSbellard 934d9957a8bSblueswir1 #ifdef TARGET_X86_64 9352999a0b2SBlue Swirl void helper_sysret(CPUX86State *env, int dflag) 936eaa728eeSbellard { 937eaa728eeSbellard int cpl, selector; 938eaa728eeSbellard 939eaa728eeSbellard if (!(env->efer & MSR_EFER_SCE)) { 940100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP06_ILLOP, 0, GETPC()); 941eaa728eeSbellard } 942eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 943eaa728eeSbellard if (!(env->cr[0] & CR0_PE_MASK) || cpl != 0) { 944100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 945eaa728eeSbellard } 946eaa728eeSbellard selector = (env->star >> 48) & 0xffff; 947eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 948fd460606SKevin O'Connor cpu_load_eflags(env, (uint32_t)(env->regs[11]), TF_MASK | AC_MASK 949fd460606SKevin O'Connor | ID_MASK | IF_MASK | IOPL_MASK | VM_MASK | RF_MASK | 950fd460606SKevin O'Connor NT_MASK); 951eaa728eeSbellard if (dflag == 2) { 952eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (selector + 16) | 3, 953eaa728eeSbellard 0, 0xffffffff, 954eaa728eeSbellard DESC_G_MASK | DESC_P_MASK | 955eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 956eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 957eaa728eeSbellard DESC_L_MASK); 958a4165610Sliguang env->eip = env->regs[R_ECX]; 959eaa728eeSbellard } else { 960eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector | 3, 961eaa728eeSbellard 0, 0xffffffff, 962eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 963eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 964eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 965a4165610Sliguang env->eip = (uint32_t)env->regs[R_ECX]; 966eaa728eeSbellard } 967ac576229SBill Paul cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3, 968eaa728eeSbellard 0, 0xffffffff, 969eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 970eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 971eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 972d9957a8bSblueswir1 } else { 973fd460606SKevin O'Connor env->eflags |= IF_MASK; 974eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector | 3, 975eaa728eeSbellard 0, 0xffffffff, 976eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 977eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 978eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 979a4165610Sliguang env->eip = (uint32_t)env->regs[R_ECX]; 980ac576229SBill Paul cpu_x86_load_seg_cache(env, R_SS, (selector + 8) | 3, 981eaa728eeSbellard 0, 0xffffffff, 982eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 983eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 984eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 985eaa728eeSbellard } 986eaa728eeSbellard } 987d9957a8bSblueswir1 #endif 988eaa728eeSbellard 989eaa728eeSbellard /* real mode interrupt */ 9902999a0b2SBlue Swirl static void do_interrupt_real(CPUX86State *env, int intno, int is_int, 9912999a0b2SBlue Swirl int error_code, unsigned int next_eip) 992eaa728eeSbellard { 993eaa728eeSbellard SegmentCache *dt; 994eaa728eeSbellard target_ulong ptr, ssp; 995eaa728eeSbellard int selector; 996eaa728eeSbellard uint32_t offset, esp; 997eaa728eeSbellard uint32_t old_cs, old_eip; 998eaa728eeSbellard 999eaa728eeSbellard /* real mode (simpler!) */ 1000eaa728eeSbellard dt = &env->idt; 100120054ef0SBlue Swirl if (intno * 4 + 3 > dt->limit) { 100277b2bc2cSBlue Swirl raise_exception_err(env, EXCP0D_GPF, intno * 8 + 2); 100320054ef0SBlue Swirl } 1004eaa728eeSbellard ptr = dt->base + intno * 4; 1005329e607dSBlue Swirl offset = cpu_lduw_kernel(env, ptr); 1006329e607dSBlue Swirl selector = cpu_lduw_kernel(env, ptr + 2); 100708b3ded6Sliguang esp = env->regs[R_ESP]; 1008eaa728eeSbellard ssp = env->segs[R_SS].base; 100920054ef0SBlue Swirl if (is_int) { 1010eaa728eeSbellard old_eip = next_eip; 101120054ef0SBlue Swirl } else { 1012eaa728eeSbellard old_eip = env->eip; 101320054ef0SBlue Swirl } 1014eaa728eeSbellard old_cs = env->segs[R_CS].selector; 1015eaa728eeSbellard /* XXX: use SS segment size? */ 1016997ff0d9SBlue Swirl PUSHW(ssp, esp, 0xffff, cpu_compute_eflags(env)); 1017eaa728eeSbellard PUSHW(ssp, esp, 0xffff, old_cs); 1018eaa728eeSbellard PUSHW(ssp, esp, 0xffff, old_eip); 1019eaa728eeSbellard 1020eaa728eeSbellard /* update processor state */ 102108b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~0xffff) | (esp & 0xffff); 1022eaa728eeSbellard env->eip = offset; 1023eaa728eeSbellard env->segs[R_CS].selector = selector; 1024eaa728eeSbellard env->segs[R_CS].base = (selector << 4); 1025eaa728eeSbellard env->eflags &= ~(IF_MASK | TF_MASK | AC_MASK | RF_MASK); 1026eaa728eeSbellard } 1027eaa728eeSbellard 1028eaa728eeSbellard /* 1029eaa728eeSbellard * Begin execution of an interruption. is_int is TRUE if coming from 1030a78d0eabSliguang * the int instruction. next_eip is the env->eip value AFTER the interrupt 1031eaa728eeSbellard * instruction. It is only relevant if is_int is TRUE. 1032eaa728eeSbellard */ 103330493a03SClaudio Fontana void do_interrupt_all(X86CPU *cpu, int intno, int is_int, 10342999a0b2SBlue Swirl int error_code, target_ulong next_eip, int is_hw) 1035eaa728eeSbellard { 1036ca4c810aSAndreas Färber CPUX86State *env = &cpu->env; 1037ca4c810aSAndreas Färber 10388fec2b8cSaliguori if (qemu_loglevel_mask(CPU_LOG_INT)) { 1039eaa728eeSbellard if ((env->cr[0] & CR0_PE_MASK)) { 1040eaa728eeSbellard static int count; 104120054ef0SBlue Swirl 104220054ef0SBlue Swirl qemu_log("%6d: v=%02x e=%04x i=%d cpl=%d IP=%04x:" TARGET_FMT_lx 104320054ef0SBlue Swirl " pc=" TARGET_FMT_lx " SP=%04x:" TARGET_FMT_lx, 1044eaa728eeSbellard count, intno, error_code, is_int, 1045eaa728eeSbellard env->hflags & HF_CPL_MASK, 1046a78d0eabSliguang env->segs[R_CS].selector, env->eip, 1047a78d0eabSliguang (int)env->segs[R_CS].base + env->eip, 104808b3ded6Sliguang env->segs[R_SS].selector, env->regs[R_ESP]); 1049eaa728eeSbellard if (intno == 0x0e) { 105093fcfe39Saliguori qemu_log(" CR2=" TARGET_FMT_lx, env->cr[2]); 1051eaa728eeSbellard } else { 10524b34e3adSliguang qemu_log(" env->regs[R_EAX]=" TARGET_FMT_lx, env->regs[R_EAX]); 1053eaa728eeSbellard } 105493fcfe39Saliguori qemu_log("\n"); 1055a0762859SAndreas Färber log_cpu_state(CPU(cpu), CPU_DUMP_CCOP); 1056eaa728eeSbellard #if 0 1057eaa728eeSbellard { 1058eaa728eeSbellard int i; 10599bd5494eSAdam Lackorzynski target_ulong ptr; 106020054ef0SBlue Swirl 106193fcfe39Saliguori qemu_log(" code="); 1062eaa728eeSbellard ptr = env->segs[R_CS].base + env->eip; 1063eaa728eeSbellard for (i = 0; i < 16; i++) { 106493fcfe39Saliguori qemu_log(" %02x", ldub(ptr + i)); 1065eaa728eeSbellard } 106693fcfe39Saliguori qemu_log("\n"); 1067eaa728eeSbellard } 1068eaa728eeSbellard #endif 1069eaa728eeSbellard count++; 1070eaa728eeSbellard } 1071eaa728eeSbellard } 1072eaa728eeSbellard if (env->cr[0] & CR0_PE_MASK) { 107300ea18d1Saliguori #if !defined(CONFIG_USER_ONLY) 1074f8dc4c64SPaolo Bonzini if (env->hflags & HF_GUEST_MASK) { 10752999a0b2SBlue Swirl handle_even_inj(env, intno, is_int, error_code, is_hw, 0); 107620054ef0SBlue Swirl } 107700ea18d1Saliguori #endif 1078eb38c52cSblueswir1 #ifdef TARGET_X86_64 1079eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 10802999a0b2SBlue Swirl do_interrupt64(env, intno, is_int, error_code, next_eip, is_hw); 1081eaa728eeSbellard } else 1082eaa728eeSbellard #endif 1083eaa728eeSbellard { 10842999a0b2SBlue Swirl do_interrupt_protected(env, intno, is_int, error_code, next_eip, 10852999a0b2SBlue Swirl is_hw); 1086eaa728eeSbellard } 1087eaa728eeSbellard } else { 108800ea18d1Saliguori #if !defined(CONFIG_USER_ONLY) 1089f8dc4c64SPaolo Bonzini if (env->hflags & HF_GUEST_MASK) { 10902999a0b2SBlue Swirl handle_even_inj(env, intno, is_int, error_code, is_hw, 1); 109120054ef0SBlue Swirl } 109200ea18d1Saliguori #endif 10932999a0b2SBlue Swirl do_interrupt_real(env, intno, is_int, error_code, next_eip); 1094eaa728eeSbellard } 10952ed51f5bSaliguori 109600ea18d1Saliguori #if !defined(CONFIG_USER_ONLY) 1097f8dc4c64SPaolo Bonzini if (env->hflags & HF_GUEST_MASK) { 1098fdfba1a2SEdgar E. Iglesias CPUState *cs = CPU(cpu); 1099b216aa6cSPaolo Bonzini uint32_t event_inj = x86_ldl_phys(cs, env->vm_vmcb + 110020054ef0SBlue Swirl offsetof(struct vmcb, 110120054ef0SBlue Swirl control.event_inj)); 110220054ef0SBlue Swirl 1103b216aa6cSPaolo Bonzini x86_stl_phys(cs, 1104ab1da857SEdgar E. Iglesias env->vm_vmcb + offsetof(struct vmcb, control.event_inj), 110520054ef0SBlue Swirl event_inj & ~SVM_EVTINJ_VALID); 11062ed51f5bSaliguori } 110700ea18d1Saliguori #endif 1108eaa728eeSbellard } 1109eaa728eeSbellard 11102999a0b2SBlue Swirl void do_interrupt_x86_hardirq(CPUX86State *env, int intno, int is_hw) 1111e694d4e2SBlue Swirl { 11126aa9e42fSRichard Henderson do_interrupt_all(env_archcpu(env), intno, 0, 0, 0, is_hw); 1113e694d4e2SBlue Swirl } 1114e694d4e2SBlue Swirl 111542f53feaSRichard Henderson bool x86_cpu_exec_interrupt(CPUState *cs, int interrupt_request) 111642f53feaSRichard Henderson { 111742f53feaSRichard Henderson X86CPU *cpu = X86_CPU(cs); 111842f53feaSRichard Henderson CPUX86State *env = &cpu->env; 111992d5f1a4SPaolo Bonzini int intno; 112042f53feaSRichard Henderson 112192d5f1a4SPaolo Bonzini interrupt_request = x86_cpu_pending_interrupt(cs, interrupt_request); 112292d5f1a4SPaolo Bonzini if (!interrupt_request) { 112392d5f1a4SPaolo Bonzini return false; 112492d5f1a4SPaolo Bonzini } 112592d5f1a4SPaolo Bonzini 112692d5f1a4SPaolo Bonzini /* Don't process multiple interrupt requests in a single call. 112792d5f1a4SPaolo Bonzini * This is required to make icount-driven execution deterministic. 112892d5f1a4SPaolo Bonzini */ 112992d5f1a4SPaolo Bonzini switch (interrupt_request) { 113042f53feaSRichard Henderson #if !defined(CONFIG_USER_ONLY) 113192d5f1a4SPaolo Bonzini case CPU_INTERRUPT_POLL: 113242f53feaSRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_POLL; 113342f53feaSRichard Henderson apic_poll_irq(cpu->apic_state); 113492d5f1a4SPaolo Bonzini break; 113542f53feaSRichard Henderson #endif 113692d5f1a4SPaolo Bonzini case CPU_INTERRUPT_SIPI: 113742f53feaSRichard Henderson do_cpu_sipi(cpu); 113892d5f1a4SPaolo Bonzini break; 113992d5f1a4SPaolo Bonzini case CPU_INTERRUPT_SMI: 114065c9d60aSPaolo Bonzini cpu_svm_check_intercept_param(env, SVM_EXIT_SMI, 0, 0); 114142f53feaSRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_SMI; 1142a93b55ecSClaudio Fontana #ifdef CONFIG_USER_ONLY 1143a93b55ecSClaudio Fontana cpu_abort(CPU(cpu), "SMI interrupt: cannot enter SMM in user-mode"); 1144a93b55ecSClaudio Fontana #else 114542f53feaSRichard Henderson do_smm_enter(cpu); 1146a93b55ecSClaudio Fontana #endif /* CONFIG_USER_ONLY */ 114792d5f1a4SPaolo Bonzini break; 114892d5f1a4SPaolo Bonzini case CPU_INTERRUPT_NMI: 114902f7fd25SJan Kiszka cpu_svm_check_intercept_param(env, SVM_EXIT_NMI, 0, 0); 115042f53feaSRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_NMI; 115142f53feaSRichard Henderson env->hflags2 |= HF2_NMI_MASK; 115242f53feaSRichard Henderson do_interrupt_x86_hardirq(env, EXCP02_NMI, 1); 115392d5f1a4SPaolo Bonzini break; 115492d5f1a4SPaolo Bonzini case CPU_INTERRUPT_MCE: 115542f53feaSRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_MCE; 115642f53feaSRichard Henderson do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0); 115792d5f1a4SPaolo Bonzini break; 115892d5f1a4SPaolo Bonzini case CPU_INTERRUPT_HARD: 115965c9d60aSPaolo Bonzini cpu_svm_check_intercept_param(env, SVM_EXIT_INTR, 0, 0); 116042f53feaSRichard Henderson cs->interrupt_request &= ~(CPU_INTERRUPT_HARD | 116142f53feaSRichard Henderson CPU_INTERRUPT_VIRQ); 116242f53feaSRichard Henderson intno = cpu_get_pic_interrupt(env); 116342f53feaSRichard Henderson qemu_log_mask(CPU_LOG_TB_IN_ASM, 116442f53feaSRichard Henderson "Servicing hardware INT=0x%02x\n", intno); 116542f53feaSRichard Henderson do_interrupt_x86_hardirq(env, intno, 1); 116692d5f1a4SPaolo Bonzini break; 116742f53feaSRichard Henderson #if !defined(CONFIG_USER_ONLY) 116892d5f1a4SPaolo Bonzini case CPU_INTERRUPT_VIRQ: 116942f53feaSRichard Henderson /* FIXME: this should respect TPR */ 117065c9d60aSPaolo Bonzini cpu_svm_check_intercept_param(env, SVM_EXIT_VINTR, 0, 0); 1171b216aa6cSPaolo Bonzini intno = x86_ldl_phys(cs, env->vm_vmcb 117242f53feaSRichard Henderson + offsetof(struct vmcb, control.int_vector)); 117342f53feaSRichard Henderson qemu_log_mask(CPU_LOG_TB_IN_ASM, 117442f53feaSRichard Henderson "Servicing virtual hardware INT=0x%02x\n", intno); 117542f53feaSRichard Henderson do_interrupt_x86_hardirq(env, intno, 1); 117642f53feaSRichard Henderson cs->interrupt_request &= ~CPU_INTERRUPT_VIRQ; 117792d5f1a4SPaolo Bonzini break; 117842f53feaSRichard Henderson #endif 117942f53feaSRichard Henderson } 118042f53feaSRichard Henderson 118192d5f1a4SPaolo Bonzini /* Ensure that no TB jump will be modified as the program flow was changed. */ 118292d5f1a4SPaolo Bonzini return true; 118342f53feaSRichard Henderson } 118442f53feaSRichard Henderson 11852999a0b2SBlue Swirl void helper_lldt(CPUX86State *env, int selector) 1186eaa728eeSbellard { 1187eaa728eeSbellard SegmentCache *dt; 1188eaa728eeSbellard uint32_t e1, e2; 1189eaa728eeSbellard int index, entry_limit; 1190eaa728eeSbellard target_ulong ptr; 1191eaa728eeSbellard 1192eaa728eeSbellard selector &= 0xffff; 1193eaa728eeSbellard if ((selector & 0xfffc) == 0) { 1194eaa728eeSbellard /* XXX: NULL selector case: invalid LDT */ 1195eaa728eeSbellard env->ldt.base = 0; 1196eaa728eeSbellard env->ldt.limit = 0; 1197eaa728eeSbellard } else { 119820054ef0SBlue Swirl if (selector & 0x4) { 1199100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 120020054ef0SBlue Swirl } 1201eaa728eeSbellard dt = &env->gdt; 1202eaa728eeSbellard index = selector & ~7; 1203eaa728eeSbellard #ifdef TARGET_X86_64 120420054ef0SBlue Swirl if (env->hflags & HF_LMA_MASK) { 1205eaa728eeSbellard entry_limit = 15; 120620054ef0SBlue Swirl } else 1207eaa728eeSbellard #endif 120820054ef0SBlue Swirl { 1209eaa728eeSbellard entry_limit = 7; 121020054ef0SBlue Swirl } 121120054ef0SBlue Swirl if ((index + entry_limit) > dt->limit) { 1212100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 121320054ef0SBlue Swirl } 1214eaa728eeSbellard ptr = dt->base + index; 1215100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, GETPC()); 1216100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC()); 121720054ef0SBlue Swirl if ((e2 & DESC_S_MASK) || ((e2 >> DESC_TYPE_SHIFT) & 0xf) != 2) { 1218100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 121920054ef0SBlue Swirl } 122020054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1221100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 122220054ef0SBlue Swirl } 1223eaa728eeSbellard #ifdef TARGET_X86_64 1224eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 1225eaa728eeSbellard uint32_t e3; 122620054ef0SBlue Swirl 1227100ec099SPavel Dovgalyuk e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC()); 1228eaa728eeSbellard load_seg_cache_raw_dt(&env->ldt, e1, e2); 1229eaa728eeSbellard env->ldt.base |= (target_ulong)e3 << 32; 1230eaa728eeSbellard } else 1231eaa728eeSbellard #endif 1232eaa728eeSbellard { 1233eaa728eeSbellard load_seg_cache_raw_dt(&env->ldt, e1, e2); 1234eaa728eeSbellard } 1235eaa728eeSbellard } 1236eaa728eeSbellard env->ldt.selector = selector; 1237eaa728eeSbellard } 1238eaa728eeSbellard 12392999a0b2SBlue Swirl void helper_ltr(CPUX86State *env, int selector) 1240eaa728eeSbellard { 1241eaa728eeSbellard SegmentCache *dt; 1242eaa728eeSbellard uint32_t e1, e2; 1243eaa728eeSbellard int index, type, entry_limit; 1244eaa728eeSbellard target_ulong ptr; 1245eaa728eeSbellard 1246eaa728eeSbellard selector &= 0xffff; 1247eaa728eeSbellard if ((selector & 0xfffc) == 0) { 1248eaa728eeSbellard /* NULL selector case: invalid TR */ 1249eaa728eeSbellard env->tr.base = 0; 1250eaa728eeSbellard env->tr.limit = 0; 1251eaa728eeSbellard env->tr.flags = 0; 1252eaa728eeSbellard } else { 125320054ef0SBlue Swirl if (selector & 0x4) { 1254100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 125520054ef0SBlue Swirl } 1256eaa728eeSbellard dt = &env->gdt; 1257eaa728eeSbellard index = selector & ~7; 1258eaa728eeSbellard #ifdef TARGET_X86_64 125920054ef0SBlue Swirl if (env->hflags & HF_LMA_MASK) { 1260eaa728eeSbellard entry_limit = 15; 126120054ef0SBlue Swirl } else 1262eaa728eeSbellard #endif 126320054ef0SBlue Swirl { 1264eaa728eeSbellard entry_limit = 7; 126520054ef0SBlue Swirl } 126620054ef0SBlue Swirl if ((index + entry_limit) > dt->limit) { 1267100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 126820054ef0SBlue Swirl } 1269eaa728eeSbellard ptr = dt->base + index; 1270100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, GETPC()); 1271100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC()); 1272eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 1273eaa728eeSbellard if ((e2 & DESC_S_MASK) || 127420054ef0SBlue Swirl (type != 1 && type != 9)) { 1275100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 127620054ef0SBlue Swirl } 127720054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1278100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 127920054ef0SBlue Swirl } 1280eaa728eeSbellard #ifdef TARGET_X86_64 1281eaa728eeSbellard if (env->hflags & HF_LMA_MASK) { 1282eaa728eeSbellard uint32_t e3, e4; 128320054ef0SBlue Swirl 1284100ec099SPavel Dovgalyuk e3 = cpu_ldl_kernel_ra(env, ptr + 8, GETPC()); 1285100ec099SPavel Dovgalyuk e4 = cpu_ldl_kernel_ra(env, ptr + 12, GETPC()); 128620054ef0SBlue Swirl if ((e4 >> DESC_TYPE_SHIFT) & 0xf) { 1287100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 128820054ef0SBlue Swirl } 1289eaa728eeSbellard load_seg_cache_raw_dt(&env->tr, e1, e2); 1290eaa728eeSbellard env->tr.base |= (target_ulong)e3 << 32; 1291eaa728eeSbellard } else 1292eaa728eeSbellard #endif 1293eaa728eeSbellard { 1294eaa728eeSbellard load_seg_cache_raw_dt(&env->tr, e1, e2); 1295eaa728eeSbellard } 1296eaa728eeSbellard e2 |= DESC_TSS_BUSY_MASK; 1297100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC()); 1298eaa728eeSbellard } 1299eaa728eeSbellard env->tr.selector = selector; 1300eaa728eeSbellard } 1301eaa728eeSbellard 1302eaa728eeSbellard /* only works if protected mode and not VM86. seg_reg must be != R_CS */ 13032999a0b2SBlue Swirl void helper_load_seg(CPUX86State *env, int seg_reg, int selector) 1304eaa728eeSbellard { 1305eaa728eeSbellard uint32_t e1, e2; 1306eaa728eeSbellard int cpl, dpl, rpl; 1307eaa728eeSbellard SegmentCache *dt; 1308eaa728eeSbellard int index; 1309eaa728eeSbellard target_ulong ptr; 1310eaa728eeSbellard 1311eaa728eeSbellard selector &= 0xffff; 1312eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1313eaa728eeSbellard if ((selector & 0xfffc) == 0) { 1314eaa728eeSbellard /* null selector case */ 1315eaa728eeSbellard if (seg_reg == R_SS 1316eaa728eeSbellard #ifdef TARGET_X86_64 1317eaa728eeSbellard && (!(env->hflags & HF_CS64_MASK) || cpl == 3) 1318eaa728eeSbellard #endif 131920054ef0SBlue Swirl ) { 1320100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 132120054ef0SBlue Swirl } 1322eaa728eeSbellard cpu_x86_load_seg_cache(env, seg_reg, selector, 0, 0, 0); 1323eaa728eeSbellard } else { 1324eaa728eeSbellard 132520054ef0SBlue Swirl if (selector & 0x4) { 1326eaa728eeSbellard dt = &env->ldt; 132720054ef0SBlue Swirl } else { 1328eaa728eeSbellard dt = &env->gdt; 132920054ef0SBlue Swirl } 1330eaa728eeSbellard index = selector & ~7; 133120054ef0SBlue Swirl if ((index + 7) > dt->limit) { 1332100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 133320054ef0SBlue Swirl } 1334eaa728eeSbellard ptr = dt->base + index; 1335100ec099SPavel Dovgalyuk e1 = cpu_ldl_kernel_ra(env, ptr, GETPC()); 1336100ec099SPavel Dovgalyuk e2 = cpu_ldl_kernel_ra(env, ptr + 4, GETPC()); 1337eaa728eeSbellard 133820054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 1339100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 134020054ef0SBlue Swirl } 1341eaa728eeSbellard rpl = selector & 3; 1342eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1343eaa728eeSbellard if (seg_reg == R_SS) { 1344eaa728eeSbellard /* must be writable segment */ 134520054ef0SBlue Swirl if ((e2 & DESC_CS_MASK) || !(e2 & DESC_W_MASK)) { 1346100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 134720054ef0SBlue Swirl } 134820054ef0SBlue Swirl if (rpl != cpl || dpl != cpl) { 1349100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 135020054ef0SBlue Swirl } 1351eaa728eeSbellard } else { 1352eaa728eeSbellard /* must be readable segment */ 135320054ef0SBlue Swirl if ((e2 & (DESC_CS_MASK | DESC_R_MASK)) == DESC_CS_MASK) { 1354100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 135520054ef0SBlue Swirl } 1356eaa728eeSbellard 1357eaa728eeSbellard if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) { 1358eaa728eeSbellard /* if not conforming code, test rights */ 135920054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1360100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 1361eaa728eeSbellard } 1362eaa728eeSbellard } 136320054ef0SBlue Swirl } 1364eaa728eeSbellard 1365eaa728eeSbellard if (!(e2 & DESC_P_MASK)) { 136620054ef0SBlue Swirl if (seg_reg == R_SS) { 1367100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0C_STACK, selector & 0xfffc, GETPC()); 136820054ef0SBlue Swirl } else { 1369100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 1370eaa728eeSbellard } 137120054ef0SBlue Swirl } 1372eaa728eeSbellard 1373eaa728eeSbellard /* set the access bit if not already set */ 1374eaa728eeSbellard if (!(e2 & DESC_A_MASK)) { 1375eaa728eeSbellard e2 |= DESC_A_MASK; 1376100ec099SPavel Dovgalyuk cpu_stl_kernel_ra(env, ptr + 4, e2, GETPC()); 1377eaa728eeSbellard } 1378eaa728eeSbellard 1379eaa728eeSbellard cpu_x86_load_seg_cache(env, seg_reg, selector, 1380eaa728eeSbellard get_seg_base(e1, e2), 1381eaa728eeSbellard get_seg_limit(e1, e2), 1382eaa728eeSbellard e2); 1383eaa728eeSbellard #if 0 138493fcfe39Saliguori qemu_log("load_seg: sel=0x%04x base=0x%08lx limit=0x%08lx flags=%08x\n", 1385eaa728eeSbellard selector, (unsigned long)sc->base, sc->limit, sc->flags); 1386eaa728eeSbellard #endif 1387eaa728eeSbellard } 1388eaa728eeSbellard } 1389eaa728eeSbellard 1390eaa728eeSbellard /* protected mode jump */ 13912999a0b2SBlue Swirl void helper_ljmp_protected(CPUX86State *env, int new_cs, target_ulong new_eip, 1392100ec099SPavel Dovgalyuk target_ulong next_eip) 1393eaa728eeSbellard { 1394eaa728eeSbellard int gate_cs, type; 1395eaa728eeSbellard uint32_t e1, e2, cpl, dpl, rpl, limit; 1396eaa728eeSbellard 139720054ef0SBlue Swirl if ((new_cs & 0xfffc) == 0) { 1398100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 139920054ef0SBlue Swirl } 1400100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) { 1401100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 140220054ef0SBlue Swirl } 1403eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1404eaa728eeSbellard if (e2 & DESC_S_MASK) { 140520054ef0SBlue Swirl if (!(e2 & DESC_CS_MASK)) { 1406100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 140720054ef0SBlue Swirl } 1408eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1409eaa728eeSbellard if (e2 & DESC_C_MASK) { 1410eaa728eeSbellard /* conforming code segment */ 141120054ef0SBlue Swirl if (dpl > cpl) { 1412100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 141320054ef0SBlue Swirl } 1414eaa728eeSbellard } else { 1415eaa728eeSbellard /* non conforming code segment */ 1416eaa728eeSbellard rpl = new_cs & 3; 141720054ef0SBlue Swirl if (rpl > cpl) { 1418100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1419eaa728eeSbellard } 142020054ef0SBlue Swirl if (dpl != cpl) { 1421100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 142220054ef0SBlue Swirl } 142320054ef0SBlue Swirl } 142420054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1425100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 142620054ef0SBlue Swirl } 1427eaa728eeSbellard limit = get_seg_limit(e1, e2); 1428eaa728eeSbellard if (new_eip > limit && 1429db7196dbSAndrew Oates (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) { 1430db7196dbSAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 143120054ef0SBlue Swirl } 1432eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl, 1433eaa728eeSbellard get_seg_base(e1, e2), limit, e2); 1434a78d0eabSliguang env->eip = new_eip; 1435eaa728eeSbellard } else { 1436eaa728eeSbellard /* jump to call or task gate */ 1437eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1438eaa728eeSbellard rpl = new_cs & 3; 1439eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1440eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 14410aca0605SAndrew Oates 14420aca0605SAndrew Oates #ifdef TARGET_X86_64 14430aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 14440aca0605SAndrew Oates if (type != 12) { 14450aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 14460aca0605SAndrew Oates } 14470aca0605SAndrew Oates } 14480aca0605SAndrew Oates #endif 1449eaa728eeSbellard switch (type) { 1450eaa728eeSbellard case 1: /* 286 TSS */ 1451eaa728eeSbellard case 9: /* 386 TSS */ 1452eaa728eeSbellard case 5: /* task gate */ 145320054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1454100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 145520054ef0SBlue Swirl } 1456100ec099SPavel Dovgalyuk switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_JMP, next_eip, GETPC()); 1457eaa728eeSbellard break; 1458eaa728eeSbellard case 4: /* 286 call gate */ 1459eaa728eeSbellard case 12: /* 386 call gate */ 146020054ef0SBlue Swirl if ((dpl < cpl) || (dpl < rpl)) { 1461100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 146220054ef0SBlue Swirl } 146320054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1464100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 146520054ef0SBlue Swirl } 1466eaa728eeSbellard gate_cs = e1 >> 16; 1467eaa728eeSbellard new_eip = (e1 & 0xffff); 146820054ef0SBlue Swirl if (type == 12) { 1469eaa728eeSbellard new_eip |= (e2 & 0xffff0000); 147020054ef0SBlue Swirl } 14710aca0605SAndrew Oates 14720aca0605SAndrew Oates #ifdef TARGET_X86_64 14730aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 14740aca0605SAndrew Oates /* load the upper 8 bytes of the 64-bit call gate */ 14750aca0605SAndrew Oates if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) { 14760aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 14770aca0605SAndrew Oates GETPC()); 14780aca0605SAndrew Oates } 14790aca0605SAndrew Oates type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 14800aca0605SAndrew Oates if (type != 0) { 14810aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 14820aca0605SAndrew Oates GETPC()); 14830aca0605SAndrew Oates } 14840aca0605SAndrew Oates new_eip |= ((target_ulong)e1) << 32; 14850aca0605SAndrew Oates } 14860aca0605SAndrew Oates #endif 14870aca0605SAndrew Oates 1488100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, gate_cs, GETPC()) != 0) { 1489100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 149020054ef0SBlue Swirl } 1491eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1492eaa728eeSbellard /* must be code segment */ 1493eaa728eeSbellard if (((e2 & (DESC_S_MASK | DESC_CS_MASK)) != 149420054ef0SBlue Swirl (DESC_S_MASK | DESC_CS_MASK))) { 1495100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 149620054ef0SBlue Swirl } 1497eaa728eeSbellard if (((e2 & DESC_C_MASK) && (dpl > cpl)) || 149820054ef0SBlue Swirl (!(e2 & DESC_C_MASK) && (dpl != cpl))) { 1499100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 150020054ef0SBlue Swirl } 15010aca0605SAndrew Oates #ifdef TARGET_X86_64 15020aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 15030aca0605SAndrew Oates if (!(e2 & DESC_L_MASK)) { 15040aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 15050aca0605SAndrew Oates } 15060aca0605SAndrew Oates if (e2 & DESC_B_MASK) { 15070aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 15080aca0605SAndrew Oates } 15090aca0605SAndrew Oates } 15100aca0605SAndrew Oates #endif 151120054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1512100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, gate_cs & 0xfffc, GETPC()); 151320054ef0SBlue Swirl } 1514eaa728eeSbellard limit = get_seg_limit(e1, e2); 15150aca0605SAndrew Oates if (new_eip > limit && 15160aca0605SAndrew Oates (!(env->hflags & HF_LMA_MASK) || !(e2 & DESC_L_MASK))) { 1517100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 151820054ef0SBlue Swirl } 1519eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (gate_cs & 0xfffc) | cpl, 1520eaa728eeSbellard get_seg_base(e1, e2), limit, e2); 1521a78d0eabSliguang env->eip = new_eip; 1522eaa728eeSbellard break; 1523eaa728eeSbellard default: 1524100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1525eaa728eeSbellard break; 1526eaa728eeSbellard } 1527eaa728eeSbellard } 1528eaa728eeSbellard } 1529eaa728eeSbellard 1530eaa728eeSbellard /* real mode call */ 15312999a0b2SBlue Swirl void helper_lcall_real(CPUX86State *env, int new_cs, target_ulong new_eip1, 1532eaa728eeSbellard int shift, int next_eip) 1533eaa728eeSbellard { 1534eaa728eeSbellard int new_eip; 1535eaa728eeSbellard uint32_t esp, esp_mask; 1536eaa728eeSbellard target_ulong ssp; 1537eaa728eeSbellard 1538eaa728eeSbellard new_eip = new_eip1; 153908b3ded6Sliguang esp = env->regs[R_ESP]; 1540eaa728eeSbellard esp_mask = get_sp_mask(env->segs[R_SS].flags); 1541eaa728eeSbellard ssp = env->segs[R_SS].base; 1542eaa728eeSbellard if (shift) { 1543100ec099SPavel Dovgalyuk PUSHL_RA(ssp, esp, esp_mask, env->segs[R_CS].selector, GETPC()); 1544100ec099SPavel Dovgalyuk PUSHL_RA(ssp, esp, esp_mask, next_eip, GETPC()); 1545eaa728eeSbellard } else { 1546100ec099SPavel Dovgalyuk PUSHW_RA(ssp, esp, esp_mask, env->segs[R_CS].selector, GETPC()); 1547100ec099SPavel Dovgalyuk PUSHW_RA(ssp, esp, esp_mask, next_eip, GETPC()); 1548eaa728eeSbellard } 1549eaa728eeSbellard 1550eaa728eeSbellard SET_ESP(esp, esp_mask); 1551eaa728eeSbellard env->eip = new_eip; 1552eaa728eeSbellard env->segs[R_CS].selector = new_cs; 1553eaa728eeSbellard env->segs[R_CS].base = (new_cs << 4); 1554eaa728eeSbellard } 1555eaa728eeSbellard 1556eaa728eeSbellard /* protected mode call */ 15572999a0b2SBlue Swirl void helper_lcall_protected(CPUX86State *env, int new_cs, target_ulong new_eip, 1558100ec099SPavel Dovgalyuk int shift, target_ulong next_eip) 1559eaa728eeSbellard { 1560eaa728eeSbellard int new_stack, i; 15610aca0605SAndrew Oates uint32_t e1, e2, cpl, dpl, rpl, selector, param_count; 15620aca0605SAndrew Oates uint32_t ss = 0, ss_e1 = 0, ss_e2 = 0, type, ss_dpl, sp_mask; 1563eaa728eeSbellard uint32_t val, limit, old_sp_mask; 15640aca0605SAndrew Oates target_ulong ssp, old_ssp, offset, sp; 1565eaa728eeSbellard 15660aca0605SAndrew Oates LOG_PCALL("lcall %04x:" TARGET_FMT_lx " s=%d\n", new_cs, new_eip, shift); 15676aa9e42fSRichard Henderson LOG_PCALL_STATE(env_cpu(env)); 156820054ef0SBlue Swirl if ((new_cs & 0xfffc) == 0) { 1569100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 157020054ef0SBlue Swirl } 1571100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, new_cs, GETPC()) != 0) { 1572100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 157320054ef0SBlue Swirl } 1574eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 1575d12d51d5Saliguori LOG_PCALL("desc=%08x:%08x\n", e1, e2); 1576eaa728eeSbellard if (e2 & DESC_S_MASK) { 157720054ef0SBlue Swirl if (!(e2 & DESC_CS_MASK)) { 1578100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 157920054ef0SBlue Swirl } 1580eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1581eaa728eeSbellard if (e2 & DESC_C_MASK) { 1582eaa728eeSbellard /* conforming code segment */ 158320054ef0SBlue Swirl if (dpl > cpl) { 1584100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 158520054ef0SBlue Swirl } 1586eaa728eeSbellard } else { 1587eaa728eeSbellard /* non conforming code segment */ 1588eaa728eeSbellard rpl = new_cs & 3; 158920054ef0SBlue Swirl if (rpl > cpl) { 1590100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1591eaa728eeSbellard } 159220054ef0SBlue Swirl if (dpl != cpl) { 1593100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 159420054ef0SBlue Swirl } 159520054ef0SBlue Swirl } 159620054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1597100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 159820054ef0SBlue Swirl } 1599eaa728eeSbellard 1600eaa728eeSbellard #ifdef TARGET_X86_64 1601eaa728eeSbellard /* XXX: check 16/32 bit cases in long mode */ 1602eaa728eeSbellard if (shift == 2) { 1603eaa728eeSbellard target_ulong rsp; 160420054ef0SBlue Swirl 1605eaa728eeSbellard /* 64 bit case */ 160608b3ded6Sliguang rsp = env->regs[R_ESP]; 1607100ec099SPavel Dovgalyuk PUSHQ_RA(rsp, env->segs[R_CS].selector, GETPC()); 1608100ec099SPavel Dovgalyuk PUSHQ_RA(rsp, next_eip, GETPC()); 1609eaa728eeSbellard /* from this point, not restartable */ 161008b3ded6Sliguang env->regs[R_ESP] = rsp; 1611eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl, 1612eaa728eeSbellard get_seg_base(e1, e2), 1613eaa728eeSbellard get_seg_limit(e1, e2), e2); 1614a78d0eabSliguang env->eip = new_eip; 1615eaa728eeSbellard } else 1616eaa728eeSbellard #endif 1617eaa728eeSbellard { 161808b3ded6Sliguang sp = env->regs[R_ESP]; 1619eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 1620eaa728eeSbellard ssp = env->segs[R_SS].base; 1621eaa728eeSbellard if (shift) { 1622100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1623100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1624eaa728eeSbellard } else { 1625100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1626100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1627eaa728eeSbellard } 1628eaa728eeSbellard 1629eaa728eeSbellard limit = get_seg_limit(e1, e2); 163020054ef0SBlue Swirl if (new_eip > limit) { 1631100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 163220054ef0SBlue Swirl } 1633eaa728eeSbellard /* from this point, not restartable */ 1634eaa728eeSbellard SET_ESP(sp, sp_mask); 1635eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, (new_cs & 0xfffc) | cpl, 1636eaa728eeSbellard get_seg_base(e1, e2), limit, e2); 1637a78d0eabSliguang env->eip = new_eip; 1638eaa728eeSbellard } 1639eaa728eeSbellard } else { 1640eaa728eeSbellard /* check gate type */ 1641eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 1642eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1643eaa728eeSbellard rpl = new_cs & 3; 16440aca0605SAndrew Oates 16450aca0605SAndrew Oates #ifdef TARGET_X86_64 16460aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 16470aca0605SAndrew Oates if (type != 12) { 16480aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 16490aca0605SAndrew Oates } 16500aca0605SAndrew Oates } 16510aca0605SAndrew Oates #endif 16520aca0605SAndrew Oates 1653eaa728eeSbellard switch (type) { 1654eaa728eeSbellard case 1: /* available 286 TSS */ 1655eaa728eeSbellard case 9: /* available 386 TSS */ 1656eaa728eeSbellard case 5: /* task gate */ 165720054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1658100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 165920054ef0SBlue Swirl } 1660100ec099SPavel Dovgalyuk switch_tss_ra(env, new_cs, e1, e2, SWITCH_TSS_CALL, next_eip, GETPC()); 1661eaa728eeSbellard return; 1662eaa728eeSbellard case 4: /* 286 call gate */ 1663eaa728eeSbellard case 12: /* 386 call gate */ 1664eaa728eeSbellard break; 1665eaa728eeSbellard default: 1666100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 1667eaa728eeSbellard break; 1668eaa728eeSbellard } 1669eaa728eeSbellard shift = type >> 3; 1670eaa728eeSbellard 167120054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 1672100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, GETPC()); 167320054ef0SBlue Swirl } 1674eaa728eeSbellard /* check valid bit */ 167520054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1676100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, GETPC()); 167720054ef0SBlue Swirl } 1678eaa728eeSbellard selector = e1 >> 16; 1679eaa728eeSbellard param_count = e2 & 0x1f; 16800aca0605SAndrew Oates offset = (e2 & 0xffff0000) | (e1 & 0x0000ffff); 16810aca0605SAndrew Oates #ifdef TARGET_X86_64 16820aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 16830aca0605SAndrew Oates /* load the upper 8 bytes of the 64-bit call gate */ 16840aca0605SAndrew Oates if (load_segment_ra(env, &e1, &e2, new_cs + 8, GETPC())) { 16850aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 16860aca0605SAndrew Oates GETPC()); 16870aca0605SAndrew Oates } 16880aca0605SAndrew Oates type = (e2 >> DESC_TYPE_SHIFT) & 0x1f; 16890aca0605SAndrew Oates if (type != 0) { 16900aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, 16910aca0605SAndrew Oates GETPC()); 16920aca0605SAndrew Oates } 16930aca0605SAndrew Oates offset |= ((target_ulong)e1) << 32; 16940aca0605SAndrew Oates } 16950aca0605SAndrew Oates #endif 169620054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 1697100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 169820054ef0SBlue Swirl } 1699eaa728eeSbellard 1700100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 1701100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 170220054ef0SBlue Swirl } 170320054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || !(e2 & (DESC_CS_MASK))) { 1704100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 170520054ef0SBlue Swirl } 1706eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 170720054ef0SBlue Swirl if (dpl > cpl) { 1708100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 170920054ef0SBlue Swirl } 17100aca0605SAndrew Oates #ifdef TARGET_X86_64 17110aca0605SAndrew Oates if (env->efer & MSR_EFER_LMA) { 17120aca0605SAndrew Oates if (!(e2 & DESC_L_MASK)) { 17130aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 17140aca0605SAndrew Oates } 17150aca0605SAndrew Oates if (e2 & DESC_B_MASK) { 17160aca0605SAndrew Oates raise_exception_err_ra(env, EXCP0D_GPF, selector & 0xfffc, GETPC()); 17170aca0605SAndrew Oates } 17180aca0605SAndrew Oates shift++; 17190aca0605SAndrew Oates } 17200aca0605SAndrew Oates #endif 172120054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 1722100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, selector & 0xfffc, GETPC()); 172320054ef0SBlue Swirl } 1724eaa728eeSbellard 1725eaa728eeSbellard if (!(e2 & DESC_C_MASK) && dpl < cpl) { 1726eaa728eeSbellard /* to inner privilege */ 17270aca0605SAndrew Oates #ifdef TARGET_X86_64 17280aca0605SAndrew Oates if (shift == 2) { 17290aca0605SAndrew Oates sp = get_rsp_from_tss(env, dpl); 17300aca0605SAndrew Oates ss = dpl; /* SS = NULL selector with RPL = new CPL */ 17310aca0605SAndrew Oates new_stack = 1; 17320aca0605SAndrew Oates sp_mask = 0; 17330aca0605SAndrew Oates ssp = 0; /* SS base is always zero in IA-32e mode */ 17340aca0605SAndrew Oates LOG_PCALL("new ss:rsp=%04x:%016llx env->regs[R_ESP]=" 17350aca0605SAndrew Oates TARGET_FMT_lx "\n", ss, sp, env->regs[R_ESP]); 17360aca0605SAndrew Oates } else 17370aca0605SAndrew Oates #endif 17380aca0605SAndrew Oates { 17390aca0605SAndrew Oates uint32_t sp32; 17400aca0605SAndrew Oates get_ss_esp_from_tss(env, &ss, &sp32, dpl, GETPC()); 174190a2541bSliguang LOG_PCALL("new ss:esp=%04x:%08x param_count=%d env->regs[R_ESP]=" 17420aca0605SAndrew Oates TARGET_FMT_lx "\n", ss, sp32, param_count, 174390a2541bSliguang env->regs[R_ESP]); 17440aca0605SAndrew Oates sp = sp32; 174520054ef0SBlue Swirl if ((ss & 0xfffc) == 0) { 1746100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 174720054ef0SBlue Swirl } 174820054ef0SBlue Swirl if ((ss & 3) != dpl) { 1749100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 175020054ef0SBlue Swirl } 1751100ec099SPavel Dovgalyuk if (load_segment_ra(env, &ss_e1, &ss_e2, ss, GETPC()) != 0) { 1752100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 175320054ef0SBlue Swirl } 1754eaa728eeSbellard ss_dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3; 175520054ef0SBlue Swirl if (ss_dpl != dpl) { 1756100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 175720054ef0SBlue Swirl } 1758eaa728eeSbellard if (!(ss_e2 & DESC_S_MASK) || 1759eaa728eeSbellard (ss_e2 & DESC_CS_MASK) || 176020054ef0SBlue Swirl !(ss_e2 & DESC_W_MASK)) { 1761100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 176220054ef0SBlue Swirl } 176320054ef0SBlue Swirl if (!(ss_e2 & DESC_P_MASK)) { 1764100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, ss & 0xfffc, GETPC()); 176520054ef0SBlue Swirl } 1766eaa728eeSbellard 17670aca0605SAndrew Oates sp_mask = get_sp_mask(ss_e2); 17680aca0605SAndrew Oates ssp = get_seg_base(ss_e1, ss_e2); 17690aca0605SAndrew Oates } 17700aca0605SAndrew Oates 177120054ef0SBlue Swirl /* push_size = ((param_count * 2) + 8) << shift; */ 1772eaa728eeSbellard 1773eaa728eeSbellard old_sp_mask = get_sp_mask(env->segs[R_SS].flags); 1774eaa728eeSbellard old_ssp = env->segs[R_SS].base; 17750aca0605SAndrew Oates #ifdef TARGET_X86_64 17760aca0605SAndrew Oates if (shift == 2) { 17770aca0605SAndrew Oates /* XXX: verify if new stack address is canonical */ 17780aca0605SAndrew Oates PUSHQ_RA(sp, env->segs[R_SS].selector, GETPC()); 17790aca0605SAndrew Oates PUSHQ_RA(sp, env->regs[R_ESP], GETPC()); 17800aca0605SAndrew Oates /* parameters aren't supported for 64-bit call gates */ 17810aca0605SAndrew Oates } else 17820aca0605SAndrew Oates #endif 17830aca0605SAndrew Oates if (shift == 1) { 1784100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->segs[R_SS].selector, GETPC()); 1785100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->regs[R_ESP], GETPC()); 1786eaa728eeSbellard for (i = param_count - 1; i >= 0; i--) { 1787100ec099SPavel Dovgalyuk val = cpu_ldl_kernel_ra(env, old_ssp + 178890a2541bSliguang ((env->regs[R_ESP] + i * 4) & 1789100ec099SPavel Dovgalyuk old_sp_mask), GETPC()); 1790100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, val, GETPC()); 1791eaa728eeSbellard } 1792eaa728eeSbellard } else { 1793100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->segs[R_SS].selector, GETPC()); 1794100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->regs[R_ESP], GETPC()); 1795eaa728eeSbellard for (i = param_count - 1; i >= 0; i--) { 1796100ec099SPavel Dovgalyuk val = cpu_lduw_kernel_ra(env, old_ssp + 179790a2541bSliguang ((env->regs[R_ESP] + i * 2) & 1798100ec099SPavel Dovgalyuk old_sp_mask), GETPC()); 1799100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, val, GETPC()); 1800eaa728eeSbellard } 1801eaa728eeSbellard } 1802eaa728eeSbellard new_stack = 1; 1803eaa728eeSbellard } else { 1804eaa728eeSbellard /* to same privilege */ 180508b3ded6Sliguang sp = env->regs[R_ESP]; 1806eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 1807eaa728eeSbellard ssp = env->segs[R_SS].base; 180820054ef0SBlue Swirl /* push_size = (4 << shift); */ 1809eaa728eeSbellard new_stack = 0; 1810eaa728eeSbellard } 1811eaa728eeSbellard 18120aca0605SAndrew Oates #ifdef TARGET_X86_64 18130aca0605SAndrew Oates if (shift == 2) { 18140aca0605SAndrew Oates PUSHQ_RA(sp, env->segs[R_CS].selector, GETPC()); 18150aca0605SAndrew Oates PUSHQ_RA(sp, next_eip, GETPC()); 18160aca0605SAndrew Oates } else 18170aca0605SAndrew Oates #endif 18180aca0605SAndrew Oates if (shift == 1) { 1819100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1820100ec099SPavel Dovgalyuk PUSHL_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1821eaa728eeSbellard } else { 1822100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, env->segs[R_CS].selector, GETPC()); 1823100ec099SPavel Dovgalyuk PUSHW_RA(ssp, sp, sp_mask, next_eip, GETPC()); 1824eaa728eeSbellard } 1825eaa728eeSbellard 1826eaa728eeSbellard /* from this point, not restartable */ 1827eaa728eeSbellard 1828eaa728eeSbellard if (new_stack) { 18290aca0605SAndrew Oates #ifdef TARGET_X86_64 18300aca0605SAndrew Oates if (shift == 2) { 18310aca0605SAndrew Oates cpu_x86_load_seg_cache(env, R_SS, ss, 0, 0, 0); 18320aca0605SAndrew Oates } else 18330aca0605SAndrew Oates #endif 18340aca0605SAndrew Oates { 1835eaa728eeSbellard ss = (ss & ~3) | dpl; 1836eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, ss, 1837eaa728eeSbellard ssp, 1838eaa728eeSbellard get_seg_limit(ss_e1, ss_e2), 1839eaa728eeSbellard ss_e2); 1840eaa728eeSbellard } 18410aca0605SAndrew Oates } 1842eaa728eeSbellard 1843eaa728eeSbellard selector = (selector & ~3) | dpl; 1844eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, selector, 1845eaa728eeSbellard get_seg_base(e1, e2), 1846eaa728eeSbellard get_seg_limit(e1, e2), 1847eaa728eeSbellard e2); 1848eaa728eeSbellard SET_ESP(sp, sp_mask); 1849a78d0eabSliguang env->eip = offset; 1850eaa728eeSbellard } 1851eaa728eeSbellard } 1852eaa728eeSbellard 1853eaa728eeSbellard /* real and vm86 mode iret */ 18542999a0b2SBlue Swirl void helper_iret_real(CPUX86State *env, int shift) 1855eaa728eeSbellard { 1856eaa728eeSbellard uint32_t sp, new_cs, new_eip, new_eflags, sp_mask; 1857eaa728eeSbellard target_ulong ssp; 1858eaa728eeSbellard int eflags_mask; 1859eaa728eeSbellard 1860eaa728eeSbellard sp_mask = 0xffff; /* XXXX: use SS segment size? */ 186108b3ded6Sliguang sp = env->regs[R_ESP]; 1862eaa728eeSbellard ssp = env->segs[R_SS].base; 1863eaa728eeSbellard if (shift == 1) { 1864eaa728eeSbellard /* 32 bits */ 1865100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eip, GETPC()); 1866100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_cs, GETPC()); 1867eaa728eeSbellard new_cs &= 0xffff; 1868100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eflags, GETPC()); 1869eaa728eeSbellard } else { 1870eaa728eeSbellard /* 16 bits */ 1871100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eip, GETPC()); 1872100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_cs, GETPC()); 1873100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eflags, GETPC()); 1874eaa728eeSbellard } 187508b3ded6Sliguang env->regs[R_ESP] = (env->regs[R_ESP] & ~sp_mask) | (sp & sp_mask); 1876bdadc0b5Smalc env->segs[R_CS].selector = new_cs; 1877bdadc0b5Smalc env->segs[R_CS].base = (new_cs << 4); 1878eaa728eeSbellard env->eip = new_eip; 187920054ef0SBlue Swirl if (env->eflags & VM_MASK) { 188020054ef0SBlue Swirl eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | RF_MASK | 188120054ef0SBlue Swirl NT_MASK; 188220054ef0SBlue Swirl } else { 188320054ef0SBlue Swirl eflags_mask = TF_MASK | AC_MASK | ID_MASK | IF_MASK | IOPL_MASK | 188420054ef0SBlue Swirl RF_MASK | NT_MASK; 188520054ef0SBlue Swirl } 188620054ef0SBlue Swirl if (shift == 0) { 1887eaa728eeSbellard eflags_mask &= 0xffff; 188820054ef0SBlue Swirl } 1889997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, eflags_mask); 1890db620f46Sbellard env->hflags2 &= ~HF2_NMI_MASK; 1891eaa728eeSbellard } 1892eaa728eeSbellard 1893c117e5b1SPhilippe Mathieu-Daudé static inline void validate_seg(CPUX86State *env, X86Seg seg_reg, int cpl) 1894eaa728eeSbellard { 1895eaa728eeSbellard int dpl; 1896eaa728eeSbellard uint32_t e2; 1897eaa728eeSbellard 1898eaa728eeSbellard /* XXX: on x86_64, we do not want to nullify FS and GS because 1899eaa728eeSbellard they may still contain a valid base. I would be interested to 1900eaa728eeSbellard know how a real x86_64 CPU behaves */ 1901eaa728eeSbellard if ((seg_reg == R_FS || seg_reg == R_GS) && 190220054ef0SBlue Swirl (env->segs[seg_reg].selector & 0xfffc) == 0) { 1903eaa728eeSbellard return; 190420054ef0SBlue Swirl } 1905eaa728eeSbellard 1906eaa728eeSbellard e2 = env->segs[seg_reg].flags; 1907eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 1908eaa728eeSbellard if (!(e2 & DESC_CS_MASK) || !(e2 & DESC_C_MASK)) { 1909eaa728eeSbellard /* data or non conforming code segment */ 1910eaa728eeSbellard if (dpl < cpl) { 1911c2ba0515SBin Meng cpu_x86_load_seg_cache(env, seg_reg, 0, 1912c2ba0515SBin Meng env->segs[seg_reg].base, 1913c2ba0515SBin Meng env->segs[seg_reg].limit, 1914c2ba0515SBin Meng env->segs[seg_reg].flags & ~DESC_P_MASK); 1915eaa728eeSbellard } 1916eaa728eeSbellard } 1917eaa728eeSbellard } 1918eaa728eeSbellard 1919eaa728eeSbellard /* protected mode iret */ 19202999a0b2SBlue Swirl static inline void helper_ret_protected(CPUX86State *env, int shift, 1921100ec099SPavel Dovgalyuk int is_iret, int addend, 1922100ec099SPavel Dovgalyuk uintptr_t retaddr) 1923eaa728eeSbellard { 1924eaa728eeSbellard uint32_t new_cs, new_eflags, new_ss; 1925eaa728eeSbellard uint32_t new_es, new_ds, new_fs, new_gs; 1926eaa728eeSbellard uint32_t e1, e2, ss_e1, ss_e2; 1927eaa728eeSbellard int cpl, dpl, rpl, eflags_mask, iopl; 1928eaa728eeSbellard target_ulong ssp, sp, new_eip, new_esp, sp_mask; 1929eaa728eeSbellard 1930eaa728eeSbellard #ifdef TARGET_X86_64 193120054ef0SBlue Swirl if (shift == 2) { 1932eaa728eeSbellard sp_mask = -1; 193320054ef0SBlue Swirl } else 1934eaa728eeSbellard #endif 193520054ef0SBlue Swirl { 1936eaa728eeSbellard sp_mask = get_sp_mask(env->segs[R_SS].flags); 193720054ef0SBlue Swirl } 193808b3ded6Sliguang sp = env->regs[R_ESP]; 1939eaa728eeSbellard ssp = env->segs[R_SS].base; 1940eaa728eeSbellard new_eflags = 0; /* avoid warning */ 1941eaa728eeSbellard #ifdef TARGET_X86_64 1942eaa728eeSbellard if (shift == 2) { 1943100ec099SPavel Dovgalyuk POPQ_RA(sp, new_eip, retaddr); 1944100ec099SPavel Dovgalyuk POPQ_RA(sp, new_cs, retaddr); 1945eaa728eeSbellard new_cs &= 0xffff; 1946eaa728eeSbellard if (is_iret) { 1947100ec099SPavel Dovgalyuk POPQ_RA(sp, new_eflags, retaddr); 1948eaa728eeSbellard } 1949eaa728eeSbellard } else 1950eaa728eeSbellard #endif 195120054ef0SBlue Swirl { 1952eaa728eeSbellard if (shift == 1) { 1953eaa728eeSbellard /* 32 bits */ 1954100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eip, retaddr); 1955100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_cs, retaddr); 1956eaa728eeSbellard new_cs &= 0xffff; 1957eaa728eeSbellard if (is_iret) { 1958100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_eflags, retaddr); 195920054ef0SBlue Swirl if (new_eflags & VM_MASK) { 1960eaa728eeSbellard goto return_to_vm86; 1961eaa728eeSbellard } 196220054ef0SBlue Swirl } 1963eaa728eeSbellard } else { 1964eaa728eeSbellard /* 16 bits */ 1965100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eip, retaddr); 1966100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_cs, retaddr); 196720054ef0SBlue Swirl if (is_iret) { 1968100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_eflags, retaddr); 1969eaa728eeSbellard } 197020054ef0SBlue Swirl } 197120054ef0SBlue Swirl } 1972d12d51d5Saliguori LOG_PCALL("lret new %04x:" TARGET_FMT_lx " s=%d addend=0x%x\n", 1973eaa728eeSbellard new_cs, new_eip, shift, addend); 19746aa9e42fSRichard Henderson LOG_PCALL_STATE(env_cpu(env)); 197520054ef0SBlue Swirl if ((new_cs & 0xfffc) == 0) { 1976100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 1977eaa728eeSbellard } 1978100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, new_cs, retaddr) != 0) { 1979100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 198020054ef0SBlue Swirl } 198120054ef0SBlue Swirl if (!(e2 & DESC_S_MASK) || 198220054ef0SBlue Swirl !(e2 & DESC_CS_MASK)) { 1983100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 198420054ef0SBlue Swirl } 198520054ef0SBlue Swirl cpl = env->hflags & HF_CPL_MASK; 198620054ef0SBlue Swirl rpl = new_cs & 3; 198720054ef0SBlue Swirl if (rpl < cpl) { 1988100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 198920054ef0SBlue Swirl } 199020054ef0SBlue Swirl dpl = (e2 >> DESC_DPL_SHIFT) & 3; 199120054ef0SBlue Swirl if (e2 & DESC_C_MASK) { 199220054ef0SBlue Swirl if (dpl > rpl) { 1993100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 199420054ef0SBlue Swirl } 199520054ef0SBlue Swirl } else { 199620054ef0SBlue Swirl if (dpl != rpl) { 1997100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_cs & 0xfffc, retaddr); 199820054ef0SBlue Swirl } 199920054ef0SBlue Swirl } 200020054ef0SBlue Swirl if (!(e2 & DESC_P_MASK)) { 2001100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_cs & 0xfffc, retaddr); 200220054ef0SBlue Swirl } 2003eaa728eeSbellard 2004eaa728eeSbellard sp += addend; 2005eaa728eeSbellard if (rpl == cpl && (!(env->hflags & HF_CS64_MASK) || 2006eaa728eeSbellard ((env->hflags & HF_CS64_MASK) && !is_iret))) { 20071235fc06Sths /* return to same privilege level */ 2008eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, new_cs, 2009eaa728eeSbellard get_seg_base(e1, e2), 2010eaa728eeSbellard get_seg_limit(e1, e2), 2011eaa728eeSbellard e2); 2012eaa728eeSbellard } else { 2013eaa728eeSbellard /* return to different privilege level */ 2014eaa728eeSbellard #ifdef TARGET_X86_64 2015eaa728eeSbellard if (shift == 2) { 2016100ec099SPavel Dovgalyuk POPQ_RA(sp, new_esp, retaddr); 2017100ec099SPavel Dovgalyuk POPQ_RA(sp, new_ss, retaddr); 2018eaa728eeSbellard new_ss &= 0xffff; 2019eaa728eeSbellard } else 2020eaa728eeSbellard #endif 202120054ef0SBlue Swirl { 2022eaa728eeSbellard if (shift == 1) { 2023eaa728eeSbellard /* 32 bits */ 2024100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_esp, retaddr); 2025100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_ss, retaddr); 2026eaa728eeSbellard new_ss &= 0xffff; 2027eaa728eeSbellard } else { 2028eaa728eeSbellard /* 16 bits */ 2029100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_esp, retaddr); 2030100ec099SPavel Dovgalyuk POPW_RA(ssp, sp, sp_mask, new_ss, retaddr); 2031eaa728eeSbellard } 203220054ef0SBlue Swirl } 2033d12d51d5Saliguori LOG_PCALL("new ss:esp=%04x:" TARGET_FMT_lx "\n", 2034eaa728eeSbellard new_ss, new_esp); 2035eaa728eeSbellard if ((new_ss & 0xfffc) == 0) { 2036eaa728eeSbellard #ifdef TARGET_X86_64 2037eaa728eeSbellard /* NULL ss is allowed in long mode if cpl != 3 */ 2038eaa728eeSbellard /* XXX: test CS64? */ 2039eaa728eeSbellard if ((env->hflags & HF_LMA_MASK) && rpl != 3) { 2040eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, new_ss, 2041eaa728eeSbellard 0, 0xffffffff, 2042eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2043eaa728eeSbellard DESC_S_MASK | (rpl << DESC_DPL_SHIFT) | 2044eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 2045eaa728eeSbellard ss_e2 = DESC_B_MASK; /* XXX: should not be needed? */ 2046eaa728eeSbellard } else 2047eaa728eeSbellard #endif 2048eaa728eeSbellard { 2049100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, retaddr); 2050eaa728eeSbellard } 2051eaa728eeSbellard } else { 205220054ef0SBlue Swirl if ((new_ss & 3) != rpl) { 2053100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 205420054ef0SBlue Swirl } 2055100ec099SPavel Dovgalyuk if (load_segment_ra(env, &ss_e1, &ss_e2, new_ss, retaddr) != 0) { 2056100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 205720054ef0SBlue Swirl } 2058eaa728eeSbellard if (!(ss_e2 & DESC_S_MASK) || 2059eaa728eeSbellard (ss_e2 & DESC_CS_MASK) || 206020054ef0SBlue Swirl !(ss_e2 & DESC_W_MASK)) { 2061100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 206220054ef0SBlue Swirl } 2063eaa728eeSbellard dpl = (ss_e2 >> DESC_DPL_SHIFT) & 3; 206420054ef0SBlue Swirl if (dpl != rpl) { 2065100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, new_ss & 0xfffc, retaddr); 206620054ef0SBlue Swirl } 206720054ef0SBlue Swirl if (!(ss_e2 & DESC_P_MASK)) { 2068100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0B_NOSEG, new_ss & 0xfffc, retaddr); 206920054ef0SBlue Swirl } 2070eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, new_ss, 2071eaa728eeSbellard get_seg_base(ss_e1, ss_e2), 2072eaa728eeSbellard get_seg_limit(ss_e1, ss_e2), 2073eaa728eeSbellard ss_e2); 2074eaa728eeSbellard } 2075eaa728eeSbellard 2076eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, new_cs, 2077eaa728eeSbellard get_seg_base(e1, e2), 2078eaa728eeSbellard get_seg_limit(e1, e2), 2079eaa728eeSbellard e2); 2080eaa728eeSbellard sp = new_esp; 2081eaa728eeSbellard #ifdef TARGET_X86_64 208220054ef0SBlue Swirl if (env->hflags & HF_CS64_MASK) { 2083eaa728eeSbellard sp_mask = -1; 208420054ef0SBlue Swirl } else 2085eaa728eeSbellard #endif 208620054ef0SBlue Swirl { 2087eaa728eeSbellard sp_mask = get_sp_mask(ss_e2); 208820054ef0SBlue Swirl } 2089eaa728eeSbellard 2090eaa728eeSbellard /* validate data segments */ 20912999a0b2SBlue Swirl validate_seg(env, R_ES, rpl); 20922999a0b2SBlue Swirl validate_seg(env, R_DS, rpl); 20932999a0b2SBlue Swirl validate_seg(env, R_FS, rpl); 20942999a0b2SBlue Swirl validate_seg(env, R_GS, rpl); 2095eaa728eeSbellard 2096eaa728eeSbellard sp += addend; 2097eaa728eeSbellard } 2098eaa728eeSbellard SET_ESP(sp, sp_mask); 2099eaa728eeSbellard env->eip = new_eip; 2100eaa728eeSbellard if (is_iret) { 2101eaa728eeSbellard /* NOTE: 'cpl' is the _old_ CPL */ 2102eaa728eeSbellard eflags_mask = TF_MASK | AC_MASK | ID_MASK | RF_MASK | NT_MASK; 210320054ef0SBlue Swirl if (cpl == 0) { 2104eaa728eeSbellard eflags_mask |= IOPL_MASK; 210520054ef0SBlue Swirl } 2106eaa728eeSbellard iopl = (env->eflags >> IOPL_SHIFT) & 3; 210720054ef0SBlue Swirl if (cpl <= iopl) { 2108eaa728eeSbellard eflags_mask |= IF_MASK; 210920054ef0SBlue Swirl } 211020054ef0SBlue Swirl if (shift == 0) { 2111eaa728eeSbellard eflags_mask &= 0xffff; 211220054ef0SBlue Swirl } 2113997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, eflags_mask); 2114eaa728eeSbellard } 2115eaa728eeSbellard return; 2116eaa728eeSbellard 2117eaa728eeSbellard return_to_vm86: 2118100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_esp, retaddr); 2119100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_ss, retaddr); 2120100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_es, retaddr); 2121100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_ds, retaddr); 2122100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_fs, retaddr); 2123100ec099SPavel Dovgalyuk POPL_RA(ssp, sp, sp_mask, new_gs, retaddr); 2124eaa728eeSbellard 2125eaa728eeSbellard /* modify processor state */ 2126997ff0d9SBlue Swirl cpu_load_eflags(env, new_eflags, TF_MASK | AC_MASK | ID_MASK | 2127997ff0d9SBlue Swirl IF_MASK | IOPL_MASK | VM_MASK | NT_MASK | VIF_MASK | 2128997ff0d9SBlue Swirl VIP_MASK); 21292999a0b2SBlue Swirl load_seg_vm(env, R_CS, new_cs & 0xffff); 21302999a0b2SBlue Swirl load_seg_vm(env, R_SS, new_ss & 0xffff); 21312999a0b2SBlue Swirl load_seg_vm(env, R_ES, new_es & 0xffff); 21322999a0b2SBlue Swirl load_seg_vm(env, R_DS, new_ds & 0xffff); 21332999a0b2SBlue Swirl load_seg_vm(env, R_FS, new_fs & 0xffff); 21342999a0b2SBlue Swirl load_seg_vm(env, R_GS, new_gs & 0xffff); 2135eaa728eeSbellard 2136eaa728eeSbellard env->eip = new_eip & 0xffff; 213708b3ded6Sliguang env->regs[R_ESP] = new_esp; 2138eaa728eeSbellard } 2139eaa728eeSbellard 21402999a0b2SBlue Swirl void helper_iret_protected(CPUX86State *env, int shift, int next_eip) 2141eaa728eeSbellard { 2142eaa728eeSbellard int tss_selector, type; 2143eaa728eeSbellard uint32_t e1, e2; 2144eaa728eeSbellard 2145eaa728eeSbellard /* specific case for TSS */ 2146eaa728eeSbellard if (env->eflags & NT_MASK) { 2147eaa728eeSbellard #ifdef TARGET_X86_64 214820054ef0SBlue Swirl if (env->hflags & HF_LMA_MASK) { 2149100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 215020054ef0SBlue Swirl } 2151eaa728eeSbellard #endif 2152100ec099SPavel Dovgalyuk tss_selector = cpu_lduw_kernel_ra(env, env->tr.base + 0, GETPC()); 215320054ef0SBlue Swirl if (tss_selector & 4) { 2154100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC()); 215520054ef0SBlue Swirl } 2156100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, tss_selector, GETPC()) != 0) { 2157100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC()); 215820054ef0SBlue Swirl } 2159eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0x17; 2160eaa728eeSbellard /* NOTE: we check both segment and busy TSS */ 216120054ef0SBlue Swirl if (type != 3) { 2162100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0A_TSS, tss_selector & 0xfffc, GETPC()); 216320054ef0SBlue Swirl } 2164100ec099SPavel Dovgalyuk switch_tss_ra(env, tss_selector, e1, e2, SWITCH_TSS_IRET, next_eip, GETPC()); 2165eaa728eeSbellard } else { 2166100ec099SPavel Dovgalyuk helper_ret_protected(env, shift, 1, 0, GETPC()); 2167eaa728eeSbellard } 2168db620f46Sbellard env->hflags2 &= ~HF2_NMI_MASK; 2169eaa728eeSbellard } 2170eaa728eeSbellard 21712999a0b2SBlue Swirl void helper_lret_protected(CPUX86State *env, int shift, int addend) 2172eaa728eeSbellard { 2173100ec099SPavel Dovgalyuk helper_ret_protected(env, shift, 0, addend, GETPC()); 2174eaa728eeSbellard } 2175eaa728eeSbellard 21762999a0b2SBlue Swirl void helper_sysenter(CPUX86State *env) 2177eaa728eeSbellard { 2178eaa728eeSbellard if (env->sysenter_cs == 0) { 2179100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 2180eaa728eeSbellard } 2181eaa728eeSbellard env->eflags &= ~(VM_MASK | IF_MASK | RF_MASK); 21822436b61aSbalrog 21832436b61aSbalrog #ifdef TARGET_X86_64 21842436b61aSbalrog if (env->hflags & HF_LMA_MASK) { 21852436b61aSbalrog cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc, 21862436b61aSbalrog 0, 0xffffffff, 21872436b61aSbalrog DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 21882436b61aSbalrog DESC_S_MASK | 218920054ef0SBlue Swirl DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 219020054ef0SBlue Swirl DESC_L_MASK); 21912436b61aSbalrog } else 21922436b61aSbalrog #endif 21932436b61aSbalrog { 2194eaa728eeSbellard cpu_x86_load_seg_cache(env, R_CS, env->sysenter_cs & 0xfffc, 2195eaa728eeSbellard 0, 0xffffffff, 2196eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2197eaa728eeSbellard DESC_S_MASK | 2198eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 21992436b61aSbalrog } 2200eaa728eeSbellard cpu_x86_load_seg_cache(env, R_SS, (env->sysenter_cs + 8) & 0xfffc, 2201eaa728eeSbellard 0, 0xffffffff, 2202eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2203eaa728eeSbellard DESC_S_MASK | 2204eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 220508b3ded6Sliguang env->regs[R_ESP] = env->sysenter_esp; 2206a78d0eabSliguang env->eip = env->sysenter_eip; 2207eaa728eeSbellard } 2208eaa728eeSbellard 22092999a0b2SBlue Swirl void helper_sysexit(CPUX86State *env, int dflag) 2210eaa728eeSbellard { 2211eaa728eeSbellard int cpl; 2212eaa728eeSbellard 2213eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2214eaa728eeSbellard if (env->sysenter_cs == 0 || cpl != 0) { 2215100ec099SPavel Dovgalyuk raise_exception_err_ra(env, EXCP0D_GPF, 0, GETPC()); 2216eaa728eeSbellard } 22172436b61aSbalrog #ifdef TARGET_X86_64 22182436b61aSbalrog if (dflag == 2) { 221920054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 32) & 0xfffc) | 222020054ef0SBlue Swirl 3, 0, 0xffffffff, 22212436b61aSbalrog DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 22222436b61aSbalrog DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 222320054ef0SBlue Swirl DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK | 222420054ef0SBlue Swirl DESC_L_MASK); 222520054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 40) & 0xfffc) | 222620054ef0SBlue Swirl 3, 0, 0xffffffff, 22272436b61aSbalrog DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 22282436b61aSbalrog DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 22292436b61aSbalrog DESC_W_MASK | DESC_A_MASK); 22302436b61aSbalrog } else 22312436b61aSbalrog #endif 22322436b61aSbalrog { 223320054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_CS, ((env->sysenter_cs + 16) & 0xfffc) | 223420054ef0SBlue Swirl 3, 0, 0xffffffff, 2235eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2236eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 2237eaa728eeSbellard DESC_CS_MASK | DESC_R_MASK | DESC_A_MASK); 223820054ef0SBlue Swirl cpu_x86_load_seg_cache(env, R_SS, ((env->sysenter_cs + 24) & 0xfffc) | 223920054ef0SBlue Swirl 3, 0, 0xffffffff, 2240eaa728eeSbellard DESC_G_MASK | DESC_B_MASK | DESC_P_MASK | 2241eaa728eeSbellard DESC_S_MASK | (3 << DESC_DPL_SHIFT) | 2242eaa728eeSbellard DESC_W_MASK | DESC_A_MASK); 22432436b61aSbalrog } 224408b3ded6Sliguang env->regs[R_ESP] = env->regs[R_ECX]; 2245a78d0eabSliguang env->eip = env->regs[R_EDX]; 2246eaa728eeSbellard } 2247eaa728eeSbellard 22482999a0b2SBlue Swirl target_ulong helper_lsl(CPUX86State *env, target_ulong selector1) 2249eaa728eeSbellard { 2250eaa728eeSbellard unsigned int limit; 2251eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2252eaa728eeSbellard int rpl, dpl, cpl, type; 2253eaa728eeSbellard 2254eaa728eeSbellard selector = selector1 & 0xffff; 2255f0967a1aSBlue Swirl eflags = cpu_cc_compute_all(env, CC_OP); 225620054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2257dc1ded53Saliguori goto fail; 225820054ef0SBlue Swirl } 2259100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2260eaa728eeSbellard goto fail; 226120054ef0SBlue Swirl } 2262eaa728eeSbellard rpl = selector & 3; 2263eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2264eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2265eaa728eeSbellard if (e2 & DESC_S_MASK) { 2266eaa728eeSbellard if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) { 2267eaa728eeSbellard /* conforming */ 2268eaa728eeSbellard } else { 226920054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2270eaa728eeSbellard goto fail; 2271eaa728eeSbellard } 227220054ef0SBlue Swirl } 2273eaa728eeSbellard } else { 2274eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 2275eaa728eeSbellard switch (type) { 2276eaa728eeSbellard case 1: 2277eaa728eeSbellard case 2: 2278eaa728eeSbellard case 3: 2279eaa728eeSbellard case 9: 2280eaa728eeSbellard case 11: 2281eaa728eeSbellard break; 2282eaa728eeSbellard default: 2283eaa728eeSbellard goto fail; 2284eaa728eeSbellard } 2285eaa728eeSbellard if (dpl < cpl || dpl < rpl) { 2286eaa728eeSbellard fail: 2287eaa728eeSbellard CC_SRC = eflags & ~CC_Z; 2288eaa728eeSbellard return 0; 2289eaa728eeSbellard } 2290eaa728eeSbellard } 2291eaa728eeSbellard limit = get_seg_limit(e1, e2); 2292eaa728eeSbellard CC_SRC = eflags | CC_Z; 2293eaa728eeSbellard return limit; 2294eaa728eeSbellard } 2295eaa728eeSbellard 22962999a0b2SBlue Swirl target_ulong helper_lar(CPUX86State *env, target_ulong selector1) 2297eaa728eeSbellard { 2298eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2299eaa728eeSbellard int rpl, dpl, cpl, type; 2300eaa728eeSbellard 2301eaa728eeSbellard selector = selector1 & 0xffff; 2302f0967a1aSBlue Swirl eflags = cpu_cc_compute_all(env, CC_OP); 230320054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2304eaa728eeSbellard goto fail; 230520054ef0SBlue Swirl } 2306100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2307eaa728eeSbellard goto fail; 230820054ef0SBlue Swirl } 2309eaa728eeSbellard rpl = selector & 3; 2310eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2311eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2312eaa728eeSbellard if (e2 & DESC_S_MASK) { 2313eaa728eeSbellard if ((e2 & DESC_CS_MASK) && (e2 & DESC_C_MASK)) { 2314eaa728eeSbellard /* conforming */ 2315eaa728eeSbellard } else { 231620054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2317eaa728eeSbellard goto fail; 2318eaa728eeSbellard } 231920054ef0SBlue Swirl } 2320eaa728eeSbellard } else { 2321eaa728eeSbellard type = (e2 >> DESC_TYPE_SHIFT) & 0xf; 2322eaa728eeSbellard switch (type) { 2323eaa728eeSbellard case 1: 2324eaa728eeSbellard case 2: 2325eaa728eeSbellard case 3: 2326eaa728eeSbellard case 4: 2327eaa728eeSbellard case 5: 2328eaa728eeSbellard case 9: 2329eaa728eeSbellard case 11: 2330eaa728eeSbellard case 12: 2331eaa728eeSbellard break; 2332eaa728eeSbellard default: 2333eaa728eeSbellard goto fail; 2334eaa728eeSbellard } 2335eaa728eeSbellard if (dpl < cpl || dpl < rpl) { 2336eaa728eeSbellard fail: 2337eaa728eeSbellard CC_SRC = eflags & ~CC_Z; 2338eaa728eeSbellard return 0; 2339eaa728eeSbellard } 2340eaa728eeSbellard } 2341eaa728eeSbellard CC_SRC = eflags | CC_Z; 2342eaa728eeSbellard return e2 & 0x00f0ff00; 2343eaa728eeSbellard } 2344eaa728eeSbellard 23452999a0b2SBlue Swirl void helper_verr(CPUX86State *env, target_ulong selector1) 2346eaa728eeSbellard { 2347eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2348eaa728eeSbellard int rpl, dpl, cpl; 2349eaa728eeSbellard 2350eaa728eeSbellard selector = selector1 & 0xffff; 2351f0967a1aSBlue Swirl eflags = cpu_cc_compute_all(env, CC_OP); 235220054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2353eaa728eeSbellard goto fail; 235420054ef0SBlue Swirl } 2355100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2356eaa728eeSbellard goto fail; 235720054ef0SBlue Swirl } 235820054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 2359eaa728eeSbellard goto fail; 236020054ef0SBlue Swirl } 2361eaa728eeSbellard rpl = selector & 3; 2362eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2363eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2364eaa728eeSbellard if (e2 & DESC_CS_MASK) { 236520054ef0SBlue Swirl if (!(e2 & DESC_R_MASK)) { 2366eaa728eeSbellard goto fail; 236720054ef0SBlue Swirl } 2368eaa728eeSbellard if (!(e2 & DESC_C_MASK)) { 236920054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2370eaa728eeSbellard goto fail; 2371eaa728eeSbellard } 237220054ef0SBlue Swirl } 2373eaa728eeSbellard } else { 2374eaa728eeSbellard if (dpl < cpl || dpl < rpl) { 2375eaa728eeSbellard fail: 2376eaa728eeSbellard CC_SRC = eflags & ~CC_Z; 2377eaa728eeSbellard return; 2378eaa728eeSbellard } 2379eaa728eeSbellard } 2380eaa728eeSbellard CC_SRC = eflags | CC_Z; 2381eaa728eeSbellard } 2382eaa728eeSbellard 23832999a0b2SBlue Swirl void helper_verw(CPUX86State *env, target_ulong selector1) 2384eaa728eeSbellard { 2385eaa728eeSbellard uint32_t e1, e2, eflags, selector; 2386eaa728eeSbellard int rpl, dpl, cpl; 2387eaa728eeSbellard 2388eaa728eeSbellard selector = selector1 & 0xffff; 2389f0967a1aSBlue Swirl eflags = cpu_cc_compute_all(env, CC_OP); 239020054ef0SBlue Swirl if ((selector & 0xfffc) == 0) { 2391eaa728eeSbellard goto fail; 239220054ef0SBlue Swirl } 2393100ec099SPavel Dovgalyuk if (load_segment_ra(env, &e1, &e2, selector, GETPC()) != 0) { 2394eaa728eeSbellard goto fail; 239520054ef0SBlue Swirl } 239620054ef0SBlue Swirl if (!(e2 & DESC_S_MASK)) { 2397eaa728eeSbellard goto fail; 239820054ef0SBlue Swirl } 2399eaa728eeSbellard rpl = selector & 3; 2400eaa728eeSbellard dpl = (e2 >> DESC_DPL_SHIFT) & 3; 2401eaa728eeSbellard cpl = env->hflags & HF_CPL_MASK; 2402eaa728eeSbellard if (e2 & DESC_CS_MASK) { 2403eaa728eeSbellard goto fail; 2404eaa728eeSbellard } else { 240520054ef0SBlue Swirl if (dpl < cpl || dpl < rpl) { 2406eaa728eeSbellard goto fail; 240720054ef0SBlue Swirl } 2408eaa728eeSbellard if (!(e2 & DESC_W_MASK)) { 2409eaa728eeSbellard fail: 2410eaa728eeSbellard CC_SRC = eflags & ~CC_Z; 2411eaa728eeSbellard return; 2412eaa728eeSbellard } 2413eaa728eeSbellard } 2414eaa728eeSbellard CC_SRC = eflags | CC_Z; 2415eaa728eeSbellard } 2416