1b6a0aa05SPeter Maydell #include "qemu/osdep.h" 233c11879SPaolo Bonzini #include "qemu-common.h" 333c11879SPaolo Bonzini #include "cpu.h" 463c91552SPaolo Bonzini #include "exec/exec-all.h" 58dd3dca3Saurel32 #include "hw/hw.h" 68dd3dca3Saurel32 #include "hw/boards.h" 70d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 80d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 91e00b8d5SPaolo Bonzini #include "migration/cpu.h" 108dd3dca3Saurel32 119c17d615SPaolo Bonzini #include "sysemu/kvm.h" 128dd3dca3Saurel32 1336f96c4bSHaozhong Zhang #include "qemu/error-report.h" 1436f96c4bSHaozhong Zhang 1566e6d55bSJuan Quintela static const VMStateDescription vmstate_segment = { 1666e6d55bSJuan Quintela .name = "segment", 1766e6d55bSJuan Quintela .version_id = 1, 1866e6d55bSJuan Quintela .minimum_version_id = 1, 1966e6d55bSJuan Quintela .fields = (VMStateField[]) { 2066e6d55bSJuan Quintela VMSTATE_UINT32(selector, SegmentCache), 2166e6d55bSJuan Quintela VMSTATE_UINTTL(base, SegmentCache), 2266e6d55bSJuan Quintela VMSTATE_UINT32(limit, SegmentCache), 2366e6d55bSJuan Quintela VMSTATE_UINT32(flags, SegmentCache), 2466e6d55bSJuan Quintela VMSTATE_END_OF_LIST() 2566e6d55bSJuan Quintela } 2666e6d55bSJuan Quintela }; 2766e6d55bSJuan Quintela 280cb892aaSJuan Quintela #define VMSTATE_SEGMENT(_field, _state) { \ 290cb892aaSJuan Quintela .name = (stringify(_field)), \ 300cb892aaSJuan Quintela .size = sizeof(SegmentCache), \ 310cb892aaSJuan Quintela .vmsd = &vmstate_segment, \ 320cb892aaSJuan Quintela .flags = VMS_STRUCT, \ 330cb892aaSJuan Quintela .offset = offsetof(_state, _field) \ 340cb892aaSJuan Quintela + type_check(SegmentCache,typeof_field(_state, _field)) \ 358dd3dca3Saurel32 } 368dd3dca3Saurel32 370cb892aaSJuan Quintela #define VMSTATE_SEGMENT_ARRAY(_field, _state, _n) \ 380cb892aaSJuan Quintela VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_segment, SegmentCache) 398dd3dca3Saurel32 40fc3b0aa2SJuan Quintela static const VMStateDescription vmstate_xmm_reg = { 41fc3b0aa2SJuan Quintela .name = "xmm_reg", 42fc3b0aa2SJuan Quintela .version_id = 1, 43fc3b0aa2SJuan Quintela .minimum_version_id = 1, 44fc3b0aa2SJuan Quintela .fields = (VMStateField[]) { 4519cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(0), ZMMReg), 4619cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(1), ZMMReg), 47fc3b0aa2SJuan Quintela VMSTATE_END_OF_LIST() 48fc3b0aa2SJuan Quintela } 49fc3b0aa2SJuan Quintela }; 50fc3b0aa2SJuan Quintela 51a03c3e90SPaolo Bonzini #define VMSTATE_XMM_REGS(_field, _state, _start) \ 52a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ 53fa451874SEduardo Habkost vmstate_xmm_reg, ZMMReg) 54fc3b0aa2SJuan Quintela 55b7711471SPaolo Bonzini /* YMMH format is the same as XMM, but for bits 128-255 */ 56f1665b21SSheng Yang static const VMStateDescription vmstate_ymmh_reg = { 57f1665b21SSheng Yang .name = "ymmh_reg", 58f1665b21SSheng Yang .version_id = 1, 59f1665b21SSheng Yang .minimum_version_id = 1, 60f1665b21SSheng Yang .fields = (VMStateField[]) { 6119cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(2), ZMMReg), 6219cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(3), ZMMReg), 63f1665b21SSheng Yang VMSTATE_END_OF_LIST() 64f1665b21SSheng Yang } 65f1665b21SSheng Yang }; 66f1665b21SSheng Yang 67a03c3e90SPaolo Bonzini #define VMSTATE_YMMH_REGS_VARS(_field, _state, _start, _v) \ 68a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, _v, \ 69fa451874SEduardo Habkost vmstate_ymmh_reg, ZMMReg) 70f1665b21SSheng Yang 719aecd6f8SChao Peng static const VMStateDescription vmstate_zmmh_reg = { 729aecd6f8SChao Peng .name = "zmmh_reg", 739aecd6f8SChao Peng .version_id = 1, 749aecd6f8SChao Peng .minimum_version_id = 1, 759aecd6f8SChao Peng .fields = (VMStateField[]) { 7619cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(4), ZMMReg), 7719cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(5), ZMMReg), 7819cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(6), ZMMReg), 7919cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(7), ZMMReg), 809aecd6f8SChao Peng VMSTATE_END_OF_LIST() 819aecd6f8SChao Peng } 829aecd6f8SChao Peng }; 839aecd6f8SChao Peng 84a03c3e90SPaolo Bonzini #define VMSTATE_ZMMH_REGS_VARS(_field, _state, _start) \ 85a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ 86fa451874SEduardo Habkost vmstate_zmmh_reg, ZMMReg) 879aecd6f8SChao Peng 889aecd6f8SChao Peng #ifdef TARGET_X86_64 899aecd6f8SChao Peng static const VMStateDescription vmstate_hi16_zmm_reg = { 909aecd6f8SChao Peng .name = "hi16_zmm_reg", 919aecd6f8SChao Peng .version_id = 1, 929aecd6f8SChao Peng .minimum_version_id = 1, 939aecd6f8SChao Peng .fields = (VMStateField[]) { 9419cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(0), ZMMReg), 9519cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(1), ZMMReg), 9619cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(2), ZMMReg), 9719cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(3), ZMMReg), 9819cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(4), ZMMReg), 9919cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(5), ZMMReg), 10019cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(6), ZMMReg), 10119cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(7), ZMMReg), 1029aecd6f8SChao Peng VMSTATE_END_OF_LIST() 1039aecd6f8SChao Peng } 1049aecd6f8SChao Peng }; 1059aecd6f8SChao Peng 106a03c3e90SPaolo Bonzini #define VMSTATE_Hi16_ZMM_REGS_VARS(_field, _state, _start) \ 107a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ 108fa451874SEduardo Habkost vmstate_hi16_zmm_reg, ZMMReg) 1099aecd6f8SChao Peng #endif 1109aecd6f8SChao Peng 11179e9ebebSLiu Jinsong static const VMStateDescription vmstate_bnd_regs = { 11279e9ebebSLiu Jinsong .name = "bnd_regs", 11379e9ebebSLiu Jinsong .version_id = 1, 11479e9ebebSLiu Jinsong .minimum_version_id = 1, 11579e9ebebSLiu Jinsong .fields = (VMStateField[]) { 11679e9ebebSLiu Jinsong VMSTATE_UINT64(lb, BNDReg), 11779e9ebebSLiu Jinsong VMSTATE_UINT64(ub, BNDReg), 11879e9ebebSLiu Jinsong VMSTATE_END_OF_LIST() 11979e9ebebSLiu Jinsong } 12079e9ebebSLiu Jinsong }; 12179e9ebebSLiu Jinsong 12279e9ebebSLiu Jinsong #define VMSTATE_BND_REGS(_field, _state, _n) \ 12379e9ebebSLiu Jinsong VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_bnd_regs, BNDReg) 12479e9ebebSLiu Jinsong 125216c07c3SJuan Quintela static const VMStateDescription vmstate_mtrr_var = { 126216c07c3SJuan Quintela .name = "mtrr_var", 127216c07c3SJuan Quintela .version_id = 1, 128216c07c3SJuan Quintela .minimum_version_id = 1, 129216c07c3SJuan Quintela .fields = (VMStateField[]) { 130216c07c3SJuan Quintela VMSTATE_UINT64(base, MTRRVar), 131216c07c3SJuan Quintela VMSTATE_UINT64(mask, MTRRVar), 132216c07c3SJuan Quintela VMSTATE_END_OF_LIST() 133216c07c3SJuan Quintela } 134216c07c3SJuan Quintela }; 135216c07c3SJuan Quintela 1360cb892aaSJuan Quintela #define VMSTATE_MTRR_VARS(_field, _state, _n, _v) \ 1370cb892aaSJuan Quintela VMSTATE_STRUCT_ARRAY(_field, _state, _n, _v, vmstate_mtrr_var, MTRRVar) 138216c07c3SJuan Quintela 139ab808276SDr. David Alan Gilbert typedef struct x86_FPReg_tmp { 140ab808276SDr. David Alan Gilbert FPReg *parent; 141ab808276SDr. David Alan Gilbert uint64_t tmp_mant; 142ab808276SDr. David Alan Gilbert uint16_t tmp_exp; 143ab808276SDr. David Alan Gilbert } x86_FPReg_tmp; 1443c8ce630SJuan Quintela 145*db573d2cSYang Zhong static void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f) 146*db573d2cSYang Zhong { 147*db573d2cSYang Zhong CPU_LDoubleU temp; 148*db573d2cSYang Zhong 149*db573d2cSYang Zhong temp.d = f; 150*db573d2cSYang Zhong *pmant = temp.l.lower; 151*db573d2cSYang Zhong *pexp = temp.l.upper; 152*db573d2cSYang Zhong } 153*db573d2cSYang Zhong 154*db573d2cSYang Zhong static floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper) 155*db573d2cSYang Zhong { 156*db573d2cSYang Zhong CPU_LDoubleU temp; 157*db573d2cSYang Zhong 158*db573d2cSYang Zhong temp.l.upper = upper; 159*db573d2cSYang Zhong temp.l.lower = mant; 160*db573d2cSYang Zhong return temp.d; 161*db573d2cSYang Zhong } 162*db573d2cSYang Zhong 163ab808276SDr. David Alan Gilbert static void fpreg_pre_save(void *opaque) 1643c8ce630SJuan Quintela { 165ab808276SDr. David Alan Gilbert x86_FPReg_tmp *tmp = opaque; 166ab808276SDr. David Alan Gilbert 1673c8ce630SJuan Quintela /* we save the real CPU data (in case of MMX usage only 'mant' 1683c8ce630SJuan Quintela contains the MMX register */ 169ab808276SDr. David Alan Gilbert cpu_get_fp80(&tmp->tmp_mant, &tmp->tmp_exp, tmp->parent->d); 170ab808276SDr. David Alan Gilbert } 1712c21ee76SJianjun Duan 172ab808276SDr. David Alan Gilbert static int fpreg_post_load(void *opaque, int version) 173ab808276SDr. David Alan Gilbert { 174ab808276SDr. David Alan Gilbert x86_FPReg_tmp *tmp = opaque; 175ab808276SDr. David Alan Gilbert 176ab808276SDr. David Alan Gilbert tmp->parent->d = cpu_set_fp80(tmp->tmp_mant, tmp->tmp_exp); 1772c21ee76SJianjun Duan return 0; 1783c8ce630SJuan Quintela } 1793c8ce630SJuan Quintela 180ab808276SDr. David Alan Gilbert static const VMStateDescription vmstate_fpreg_tmp = { 181ab808276SDr. David Alan Gilbert .name = "fpreg_tmp", 182ab808276SDr. David Alan Gilbert .post_load = fpreg_post_load, 183ab808276SDr. David Alan Gilbert .pre_save = fpreg_pre_save, 184ab808276SDr. David Alan Gilbert .fields = (VMStateField[]) { 185ab808276SDr. David Alan Gilbert VMSTATE_UINT64(tmp_mant, x86_FPReg_tmp), 186ab808276SDr. David Alan Gilbert VMSTATE_UINT16(tmp_exp, x86_FPReg_tmp), 187ab808276SDr. David Alan Gilbert VMSTATE_END_OF_LIST() 188ab808276SDr. David Alan Gilbert } 189ab808276SDr. David Alan Gilbert }; 190ab808276SDr. David Alan Gilbert 191ab808276SDr. David Alan Gilbert static const VMStateDescription vmstate_fpreg = { 1920cb892aaSJuan Quintela .name = "fpreg", 193ab808276SDr. David Alan Gilbert .fields = (VMStateField[]) { 194ab808276SDr. David Alan Gilbert VMSTATE_WITH_TMP(FPReg, x86_FPReg_tmp, vmstate_fpreg_tmp), 195ab808276SDr. David Alan Gilbert VMSTATE_END_OF_LIST() 196ab808276SDr. David Alan Gilbert } 1970cb892aaSJuan Quintela }; 1980cb892aaSJuan Quintela 199c4c38c8cSJuan Quintela static void cpu_pre_save(void *opaque) 2008dd3dca3Saurel32 { 201f56e3a14SAndreas Färber X86CPU *cpu = opaque; 202f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 2030e607a80SJan Kiszka int i; 2048dd3dca3Saurel32 2058dd3dca3Saurel32 /* FPU */ 20667b8f419SJuan Quintela env->fpus_vmstate = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11; 207cdc0c58fSJuan Quintela env->fptag_vmstate = 0; 2088dd3dca3Saurel32 for(i = 0; i < 8; i++) { 209cdc0c58fSJuan Quintela env->fptag_vmstate |= ((!env->fptags[i]) << i); 2108dd3dca3Saurel32 } 2118dd3dca3Saurel32 21260a902f1SJuan Quintela env->fpregs_format_vmstate = 0; 2133e47c249SOrit Wasserman 2143e47c249SOrit Wasserman /* 2153e47c249SOrit Wasserman * Real mode guest segments register DPL should be zero. 2163e47c249SOrit Wasserman * Older KVM version were setting it wrongly. 2173e47c249SOrit Wasserman * Fixing it will allow live migration to host with unrestricted guest 2183e47c249SOrit Wasserman * support (otherwise the migration will fail with invalid guest state 2193e47c249SOrit Wasserman * error). 2203e47c249SOrit Wasserman */ 2213e47c249SOrit Wasserman if (!(env->cr[0] & CR0_PE_MASK) && 2223e47c249SOrit Wasserman (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) { 2233e47c249SOrit Wasserman env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK); 2243e47c249SOrit Wasserman env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK); 2253e47c249SOrit Wasserman env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK); 2263e47c249SOrit Wasserman env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK); 2273e47c249SOrit Wasserman env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK); 2283e47c249SOrit Wasserman env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK); 2293e47c249SOrit Wasserman } 2303e47c249SOrit Wasserman 231c4c38c8cSJuan Quintela } 232c4c38c8cSJuan Quintela 233468f6581SJuan Quintela static int cpu_post_load(void *opaque, int version_id) 234468f6581SJuan Quintela { 235f56e3a14SAndreas Färber X86CPU *cpu = opaque; 23675a34036SAndreas Färber CPUState *cs = CPU(cpu); 237f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 238468f6581SJuan Quintela int i; 239468f6581SJuan Quintela 24036f96c4bSHaozhong Zhang if (env->tsc_khz && env->user_tsc_khz && 24136f96c4bSHaozhong Zhang env->tsc_khz != env->user_tsc_khz) { 24236f96c4bSHaozhong Zhang error_report("Mismatch between user-specified TSC frequency and " 24336f96c4bSHaozhong Zhang "migrated TSC frequency"); 24436f96c4bSHaozhong Zhang return -EINVAL; 24536f96c4bSHaozhong Zhang } 24636f96c4bSHaozhong Zhang 24746baa900SDr. David Alan Gilbert if (env->fpregs_format_vmstate) { 24846baa900SDr. David Alan Gilbert error_report("Unsupported old non-softfloat CPU state"); 24946baa900SDr. David Alan Gilbert return -EINVAL; 25046baa900SDr. David Alan Gilbert } 251444ba679SOrit Wasserman /* 252444ba679SOrit Wasserman * Real mode guest segments register DPL should be zero. 253444ba679SOrit Wasserman * Older KVM version were setting it wrongly. 254444ba679SOrit Wasserman * Fixing it will allow live migration from such host that don't have 255444ba679SOrit Wasserman * restricted guest support to a host with unrestricted guest support 256444ba679SOrit Wasserman * (otherwise the migration will fail with invalid guest state 257444ba679SOrit Wasserman * error). 258444ba679SOrit Wasserman */ 259444ba679SOrit Wasserman if (!(env->cr[0] & CR0_PE_MASK) && 260444ba679SOrit Wasserman (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) { 261444ba679SOrit Wasserman env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK); 262444ba679SOrit Wasserman env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK); 263444ba679SOrit Wasserman env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK); 264444ba679SOrit Wasserman env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK); 265444ba679SOrit Wasserman env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK); 266444ba679SOrit Wasserman env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK); 267444ba679SOrit Wasserman } 268444ba679SOrit Wasserman 2697125c937SPaolo Bonzini /* Older versions of QEMU incorrectly used CS.DPL as the CPL when 2707125c937SPaolo Bonzini * running under KVM. This is wrong for conforming code segments. 2717125c937SPaolo Bonzini * Luckily, in our implementation the CPL field of hflags is redundant 2727125c937SPaolo Bonzini * and we can get the right value from the SS descriptor privilege level. 2737125c937SPaolo Bonzini */ 2747125c937SPaolo Bonzini env->hflags &= ~HF_CPL_MASK; 2757125c937SPaolo Bonzini env->hflags |= (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK; 2767125c937SPaolo Bonzini 277468f6581SJuan Quintela env->fpstt = (env->fpus_vmstate >> 11) & 7; 278468f6581SJuan Quintela env->fpus = env->fpus_vmstate & ~0x3800; 279468f6581SJuan Quintela env->fptag_vmstate ^= 0xff; 280468f6581SJuan Quintela for(i = 0; i < 8; i++) { 281468f6581SJuan Quintela env->fptags[i] = (env->fptag_vmstate >> i) & 1; 282468f6581SJuan Quintela } 2835bde1407SPavel Dovgalyuk update_fp_status(env); 284468f6581SJuan Quintela 285b3310ab3SAndreas Färber cpu_breakpoint_remove_all(cs, BP_CPU); 28675a34036SAndreas Färber cpu_watchpoint_remove_all(cs, BP_CPU); 28793d00d0fSRichard Henderson { 28893d00d0fSRichard Henderson /* Indicate all breakpoints disabled, as they are, then 28993d00d0fSRichard Henderson let the helper re-enable them. */ 29093d00d0fSRichard Henderson target_ulong dr7 = env->dr[7]; 29193d00d0fSRichard Henderson env->dr[7] = dr7 & ~(DR7_GLOBAL_BP_MASK | DR7_LOCAL_BP_MASK); 29293d00d0fSRichard Henderson cpu_x86_update_dr7(env, dr7); 293428065ceSliguang } 294d10eb08fSAlex Bennée tlb_flush(cs); 2951e7fbc6dSJuan Quintela return 0; 296468f6581SJuan Quintela } 297468f6581SJuan Quintela 298f6584ee2SGleb Natapov static bool async_pf_msr_needed(void *opaque) 299f6584ee2SGleb Natapov { 300f56e3a14SAndreas Färber X86CPU *cpu = opaque; 301f6584ee2SGleb Natapov 302f56e3a14SAndreas Färber return cpu->env.async_pf_en_msr != 0; 303f6584ee2SGleb Natapov } 304f6584ee2SGleb Natapov 305bc9a839dSMichael S. Tsirkin static bool pv_eoi_msr_needed(void *opaque) 306bc9a839dSMichael S. Tsirkin { 307f56e3a14SAndreas Färber X86CPU *cpu = opaque; 308bc9a839dSMichael S. Tsirkin 309f56e3a14SAndreas Färber return cpu->env.pv_eoi_en_msr != 0; 310bc9a839dSMichael S. Tsirkin } 311bc9a839dSMichael S. Tsirkin 312917367aaSMarcelo Tosatti static bool steal_time_msr_needed(void *opaque) 313917367aaSMarcelo Tosatti { 3140e503577SMarcelo Tosatti X86CPU *cpu = opaque; 315917367aaSMarcelo Tosatti 3160e503577SMarcelo Tosatti return cpu->env.steal_time_msr != 0; 317917367aaSMarcelo Tosatti } 318917367aaSMarcelo Tosatti 319917367aaSMarcelo Tosatti static const VMStateDescription vmstate_steal_time_msr = { 320917367aaSMarcelo Tosatti .name = "cpu/steal_time_msr", 321917367aaSMarcelo Tosatti .version_id = 1, 322917367aaSMarcelo Tosatti .minimum_version_id = 1, 3235cd8cadaSJuan Quintela .needed = steal_time_msr_needed, 324917367aaSMarcelo Tosatti .fields = (VMStateField[]) { 3250e503577SMarcelo Tosatti VMSTATE_UINT64(env.steal_time_msr, X86CPU), 326917367aaSMarcelo Tosatti VMSTATE_END_OF_LIST() 327917367aaSMarcelo Tosatti } 328917367aaSMarcelo Tosatti }; 329917367aaSMarcelo Tosatti 330f6584ee2SGleb Natapov static const VMStateDescription vmstate_async_pf_msr = { 331f6584ee2SGleb Natapov .name = "cpu/async_pf_msr", 332f6584ee2SGleb Natapov .version_id = 1, 333f6584ee2SGleb Natapov .minimum_version_id = 1, 3345cd8cadaSJuan Quintela .needed = async_pf_msr_needed, 335f6584ee2SGleb Natapov .fields = (VMStateField[]) { 336f56e3a14SAndreas Färber VMSTATE_UINT64(env.async_pf_en_msr, X86CPU), 337f6584ee2SGleb Natapov VMSTATE_END_OF_LIST() 338f6584ee2SGleb Natapov } 339f6584ee2SGleb Natapov }; 340f6584ee2SGleb Natapov 341bc9a839dSMichael S. Tsirkin static const VMStateDescription vmstate_pv_eoi_msr = { 342bc9a839dSMichael S. Tsirkin .name = "cpu/async_pv_eoi_msr", 343bc9a839dSMichael S. Tsirkin .version_id = 1, 344bc9a839dSMichael S. Tsirkin .minimum_version_id = 1, 3455cd8cadaSJuan Quintela .needed = pv_eoi_msr_needed, 346bc9a839dSMichael S. Tsirkin .fields = (VMStateField[]) { 347f56e3a14SAndreas Färber VMSTATE_UINT64(env.pv_eoi_en_msr, X86CPU), 348bc9a839dSMichael S. Tsirkin VMSTATE_END_OF_LIST() 349bc9a839dSMichael S. Tsirkin } 350bc9a839dSMichael S. Tsirkin }; 351bc9a839dSMichael S. Tsirkin 35242cc8fa6SJan Kiszka static bool fpop_ip_dp_needed(void *opaque) 35342cc8fa6SJan Kiszka { 354f56e3a14SAndreas Färber X86CPU *cpu = opaque; 355f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 35642cc8fa6SJan Kiszka 35742cc8fa6SJan Kiszka return env->fpop != 0 || env->fpip != 0 || env->fpdp != 0; 35842cc8fa6SJan Kiszka } 35942cc8fa6SJan Kiszka 36042cc8fa6SJan Kiszka static const VMStateDescription vmstate_fpop_ip_dp = { 36142cc8fa6SJan Kiszka .name = "cpu/fpop_ip_dp", 36242cc8fa6SJan Kiszka .version_id = 1, 36342cc8fa6SJan Kiszka .minimum_version_id = 1, 3645cd8cadaSJuan Quintela .needed = fpop_ip_dp_needed, 36542cc8fa6SJan Kiszka .fields = (VMStateField[]) { 366f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpop, X86CPU), 367f56e3a14SAndreas Färber VMSTATE_UINT64(env.fpip, X86CPU), 368f56e3a14SAndreas Färber VMSTATE_UINT64(env.fpdp, X86CPU), 36942cc8fa6SJan Kiszka VMSTATE_END_OF_LIST() 37042cc8fa6SJan Kiszka } 37142cc8fa6SJan Kiszka }; 37242cc8fa6SJan Kiszka 373f28558d3SWill Auld static bool tsc_adjust_needed(void *opaque) 374f28558d3SWill Auld { 375f56e3a14SAndreas Färber X86CPU *cpu = opaque; 376f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 377f28558d3SWill Auld 378f28558d3SWill Auld return env->tsc_adjust != 0; 379f28558d3SWill Auld } 380f28558d3SWill Auld 381f28558d3SWill Auld static const VMStateDescription vmstate_msr_tsc_adjust = { 382f28558d3SWill Auld .name = "cpu/msr_tsc_adjust", 383f28558d3SWill Auld .version_id = 1, 384f28558d3SWill Auld .minimum_version_id = 1, 3855cd8cadaSJuan Quintela .needed = tsc_adjust_needed, 386f28558d3SWill Auld .fields = (VMStateField[]) { 387f56e3a14SAndreas Färber VMSTATE_UINT64(env.tsc_adjust, X86CPU), 388f28558d3SWill Auld VMSTATE_END_OF_LIST() 389f28558d3SWill Auld } 390f28558d3SWill Auld }; 391f28558d3SWill Auld 392aa82ba54SLiu, Jinsong static bool tscdeadline_needed(void *opaque) 393aa82ba54SLiu, Jinsong { 394f56e3a14SAndreas Färber X86CPU *cpu = opaque; 395f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 396aa82ba54SLiu, Jinsong 397aa82ba54SLiu, Jinsong return env->tsc_deadline != 0; 398aa82ba54SLiu, Jinsong } 399aa82ba54SLiu, Jinsong 400aa82ba54SLiu, Jinsong static const VMStateDescription vmstate_msr_tscdeadline = { 401aa82ba54SLiu, Jinsong .name = "cpu/msr_tscdeadline", 402aa82ba54SLiu, Jinsong .version_id = 1, 403aa82ba54SLiu, Jinsong .minimum_version_id = 1, 4045cd8cadaSJuan Quintela .needed = tscdeadline_needed, 405aa82ba54SLiu, Jinsong .fields = (VMStateField[]) { 406f56e3a14SAndreas Färber VMSTATE_UINT64(env.tsc_deadline, X86CPU), 407aa82ba54SLiu, Jinsong VMSTATE_END_OF_LIST() 408aa82ba54SLiu, Jinsong } 409aa82ba54SLiu, Jinsong }; 410aa82ba54SLiu, Jinsong 41121e87c46SAvi Kivity static bool misc_enable_needed(void *opaque) 41221e87c46SAvi Kivity { 413f56e3a14SAndreas Färber X86CPU *cpu = opaque; 414f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 41521e87c46SAvi Kivity 41621e87c46SAvi Kivity return env->msr_ia32_misc_enable != MSR_IA32_MISC_ENABLE_DEFAULT; 41721e87c46SAvi Kivity } 41821e87c46SAvi Kivity 4190779caebSArthur Chunqi Li static bool feature_control_needed(void *opaque) 4200779caebSArthur Chunqi Li { 4210779caebSArthur Chunqi Li X86CPU *cpu = opaque; 4220779caebSArthur Chunqi Li CPUX86State *env = &cpu->env; 4230779caebSArthur Chunqi Li 4240779caebSArthur Chunqi Li return env->msr_ia32_feature_control != 0; 4250779caebSArthur Chunqi Li } 4260779caebSArthur Chunqi Li 42721e87c46SAvi Kivity static const VMStateDescription vmstate_msr_ia32_misc_enable = { 42821e87c46SAvi Kivity .name = "cpu/msr_ia32_misc_enable", 42921e87c46SAvi Kivity .version_id = 1, 43021e87c46SAvi Kivity .minimum_version_id = 1, 4315cd8cadaSJuan Quintela .needed = misc_enable_needed, 43221e87c46SAvi Kivity .fields = (VMStateField[]) { 433f56e3a14SAndreas Färber VMSTATE_UINT64(env.msr_ia32_misc_enable, X86CPU), 43421e87c46SAvi Kivity VMSTATE_END_OF_LIST() 43521e87c46SAvi Kivity } 43621e87c46SAvi Kivity }; 43721e87c46SAvi Kivity 4380779caebSArthur Chunqi Li static const VMStateDescription vmstate_msr_ia32_feature_control = { 4390779caebSArthur Chunqi Li .name = "cpu/msr_ia32_feature_control", 4400779caebSArthur Chunqi Li .version_id = 1, 4410779caebSArthur Chunqi Li .minimum_version_id = 1, 4425cd8cadaSJuan Quintela .needed = feature_control_needed, 4430779caebSArthur Chunqi Li .fields = (VMStateField[]) { 4440779caebSArthur Chunqi Li VMSTATE_UINT64(env.msr_ia32_feature_control, X86CPU), 4450779caebSArthur Chunqi Li VMSTATE_END_OF_LIST() 4460779caebSArthur Chunqi Li } 4470779caebSArthur Chunqi Li }; 4480779caebSArthur Chunqi Li 4490d894367SPaolo Bonzini static bool pmu_enable_needed(void *opaque) 4500d894367SPaolo Bonzini { 4510d894367SPaolo Bonzini X86CPU *cpu = opaque; 4520d894367SPaolo Bonzini CPUX86State *env = &cpu->env; 4530d894367SPaolo Bonzini int i; 4540d894367SPaolo Bonzini 4550d894367SPaolo Bonzini if (env->msr_fixed_ctr_ctrl || env->msr_global_ctrl || 4560d894367SPaolo Bonzini env->msr_global_status || env->msr_global_ovf_ctrl) { 4570d894367SPaolo Bonzini return true; 4580d894367SPaolo Bonzini } 4590d894367SPaolo Bonzini for (i = 0; i < MAX_FIXED_COUNTERS; i++) { 4600d894367SPaolo Bonzini if (env->msr_fixed_counters[i]) { 4610d894367SPaolo Bonzini return true; 4620d894367SPaolo Bonzini } 4630d894367SPaolo Bonzini } 4640d894367SPaolo Bonzini for (i = 0; i < MAX_GP_COUNTERS; i++) { 4650d894367SPaolo Bonzini if (env->msr_gp_counters[i] || env->msr_gp_evtsel[i]) { 4660d894367SPaolo Bonzini return true; 4670d894367SPaolo Bonzini } 4680d894367SPaolo Bonzini } 4690d894367SPaolo Bonzini 4700d894367SPaolo Bonzini return false; 4710d894367SPaolo Bonzini } 4720d894367SPaolo Bonzini 4730d894367SPaolo Bonzini static const VMStateDescription vmstate_msr_architectural_pmu = { 4740d894367SPaolo Bonzini .name = "cpu/msr_architectural_pmu", 4750d894367SPaolo Bonzini .version_id = 1, 4760d894367SPaolo Bonzini .minimum_version_id = 1, 4775cd8cadaSJuan Quintela .needed = pmu_enable_needed, 4780d894367SPaolo Bonzini .fields = (VMStateField[]) { 4790d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_fixed_ctr_ctrl, X86CPU), 4800d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_global_ctrl, X86CPU), 4810d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_global_status, X86CPU), 4820d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_global_ovf_ctrl, X86CPU), 4830d894367SPaolo Bonzini VMSTATE_UINT64_ARRAY(env.msr_fixed_counters, X86CPU, MAX_FIXED_COUNTERS), 4840d894367SPaolo Bonzini VMSTATE_UINT64_ARRAY(env.msr_gp_counters, X86CPU, MAX_GP_COUNTERS), 4850d894367SPaolo Bonzini VMSTATE_UINT64_ARRAY(env.msr_gp_evtsel, X86CPU, MAX_GP_COUNTERS), 4860d894367SPaolo Bonzini VMSTATE_END_OF_LIST() 4870d894367SPaolo Bonzini } 4880d894367SPaolo Bonzini }; 4890d894367SPaolo Bonzini 49079e9ebebSLiu Jinsong static bool mpx_needed(void *opaque) 49179e9ebebSLiu Jinsong { 49279e9ebebSLiu Jinsong X86CPU *cpu = opaque; 49379e9ebebSLiu Jinsong CPUX86State *env = &cpu->env; 49479e9ebebSLiu Jinsong unsigned int i; 49579e9ebebSLiu Jinsong 49679e9ebebSLiu Jinsong for (i = 0; i < 4; i++) { 49779e9ebebSLiu Jinsong if (env->bnd_regs[i].lb || env->bnd_regs[i].ub) { 49879e9ebebSLiu Jinsong return true; 49979e9ebebSLiu Jinsong } 50079e9ebebSLiu Jinsong } 50179e9ebebSLiu Jinsong 50279e9ebebSLiu Jinsong if (env->bndcs_regs.cfgu || env->bndcs_regs.sts) { 50379e9ebebSLiu Jinsong return true; 50479e9ebebSLiu Jinsong } 50579e9ebebSLiu Jinsong 50679e9ebebSLiu Jinsong return !!env->msr_bndcfgs; 50779e9ebebSLiu Jinsong } 50879e9ebebSLiu Jinsong 50979e9ebebSLiu Jinsong static const VMStateDescription vmstate_mpx = { 51079e9ebebSLiu Jinsong .name = "cpu/mpx", 51179e9ebebSLiu Jinsong .version_id = 1, 51279e9ebebSLiu Jinsong .minimum_version_id = 1, 5135cd8cadaSJuan Quintela .needed = mpx_needed, 51479e9ebebSLiu Jinsong .fields = (VMStateField[]) { 51579e9ebebSLiu Jinsong VMSTATE_BND_REGS(env.bnd_regs, X86CPU, 4), 51679e9ebebSLiu Jinsong VMSTATE_UINT64(env.bndcs_regs.cfgu, X86CPU), 51779e9ebebSLiu Jinsong VMSTATE_UINT64(env.bndcs_regs.sts, X86CPU), 51879e9ebebSLiu Jinsong VMSTATE_UINT64(env.msr_bndcfgs, X86CPU), 51979e9ebebSLiu Jinsong VMSTATE_END_OF_LIST() 52079e9ebebSLiu Jinsong } 52179e9ebebSLiu Jinsong }; 52279e9ebebSLiu Jinsong 5231c90ef26SVadim Rozenfeld static bool hyperv_hypercall_enable_needed(void *opaque) 5241c90ef26SVadim Rozenfeld { 5251c90ef26SVadim Rozenfeld X86CPU *cpu = opaque; 5261c90ef26SVadim Rozenfeld CPUX86State *env = &cpu->env; 5271c90ef26SVadim Rozenfeld 5281c90ef26SVadim Rozenfeld return env->msr_hv_hypercall != 0 || env->msr_hv_guest_os_id != 0; 5291c90ef26SVadim Rozenfeld } 5301c90ef26SVadim Rozenfeld 5311c90ef26SVadim Rozenfeld static const VMStateDescription vmstate_msr_hypercall_hypercall = { 5321c90ef26SVadim Rozenfeld .name = "cpu/msr_hyperv_hypercall", 5331c90ef26SVadim Rozenfeld .version_id = 1, 5341c90ef26SVadim Rozenfeld .minimum_version_id = 1, 5355cd8cadaSJuan Quintela .needed = hyperv_hypercall_enable_needed, 5361c90ef26SVadim Rozenfeld .fields = (VMStateField[]) { 5371c90ef26SVadim Rozenfeld VMSTATE_UINT64(env.msr_hv_guest_os_id, X86CPU), 538466e6e9dSPaolo Bonzini VMSTATE_UINT64(env.msr_hv_hypercall, X86CPU), 5391c90ef26SVadim Rozenfeld VMSTATE_END_OF_LIST() 5401c90ef26SVadim Rozenfeld } 5411c90ef26SVadim Rozenfeld }; 5421c90ef26SVadim Rozenfeld 5435ef68987SVadim Rozenfeld static bool hyperv_vapic_enable_needed(void *opaque) 5445ef68987SVadim Rozenfeld { 5455ef68987SVadim Rozenfeld X86CPU *cpu = opaque; 5465ef68987SVadim Rozenfeld CPUX86State *env = &cpu->env; 5475ef68987SVadim Rozenfeld 5485ef68987SVadim Rozenfeld return env->msr_hv_vapic != 0; 5495ef68987SVadim Rozenfeld } 5505ef68987SVadim Rozenfeld 5515ef68987SVadim Rozenfeld static const VMStateDescription vmstate_msr_hyperv_vapic = { 5525ef68987SVadim Rozenfeld .name = "cpu/msr_hyperv_vapic", 5535ef68987SVadim Rozenfeld .version_id = 1, 5545ef68987SVadim Rozenfeld .minimum_version_id = 1, 5555cd8cadaSJuan Quintela .needed = hyperv_vapic_enable_needed, 5565ef68987SVadim Rozenfeld .fields = (VMStateField[]) { 5575ef68987SVadim Rozenfeld VMSTATE_UINT64(env.msr_hv_vapic, X86CPU), 5585ef68987SVadim Rozenfeld VMSTATE_END_OF_LIST() 5595ef68987SVadim Rozenfeld } 5605ef68987SVadim Rozenfeld }; 5615ef68987SVadim Rozenfeld 56248a5f3bcSVadim Rozenfeld static bool hyperv_time_enable_needed(void *opaque) 56348a5f3bcSVadim Rozenfeld { 56448a5f3bcSVadim Rozenfeld X86CPU *cpu = opaque; 56548a5f3bcSVadim Rozenfeld CPUX86State *env = &cpu->env; 56648a5f3bcSVadim Rozenfeld 56748a5f3bcSVadim Rozenfeld return env->msr_hv_tsc != 0; 56848a5f3bcSVadim Rozenfeld } 56948a5f3bcSVadim Rozenfeld 57048a5f3bcSVadim Rozenfeld static const VMStateDescription vmstate_msr_hyperv_time = { 57148a5f3bcSVadim Rozenfeld .name = "cpu/msr_hyperv_time", 57248a5f3bcSVadim Rozenfeld .version_id = 1, 57348a5f3bcSVadim Rozenfeld .minimum_version_id = 1, 5745cd8cadaSJuan Quintela .needed = hyperv_time_enable_needed, 57548a5f3bcSVadim Rozenfeld .fields = (VMStateField[]) { 57648a5f3bcSVadim Rozenfeld VMSTATE_UINT64(env.msr_hv_tsc, X86CPU), 57748a5f3bcSVadim Rozenfeld VMSTATE_END_OF_LIST() 57848a5f3bcSVadim Rozenfeld } 57948a5f3bcSVadim Rozenfeld }; 58048a5f3bcSVadim Rozenfeld 581f2a53c9eSAndrey Smetanin static bool hyperv_crash_enable_needed(void *opaque) 582f2a53c9eSAndrey Smetanin { 583f2a53c9eSAndrey Smetanin X86CPU *cpu = opaque; 584f2a53c9eSAndrey Smetanin CPUX86State *env = &cpu->env; 585f2a53c9eSAndrey Smetanin int i; 586f2a53c9eSAndrey Smetanin 587f2a53c9eSAndrey Smetanin for (i = 0; i < HV_X64_MSR_CRASH_PARAMS; i++) { 588f2a53c9eSAndrey Smetanin if (env->msr_hv_crash_params[i]) { 589f2a53c9eSAndrey Smetanin return true; 590f2a53c9eSAndrey Smetanin } 591f2a53c9eSAndrey Smetanin } 592f2a53c9eSAndrey Smetanin return false; 593f2a53c9eSAndrey Smetanin } 594f2a53c9eSAndrey Smetanin 595f2a53c9eSAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_crash = { 596f2a53c9eSAndrey Smetanin .name = "cpu/msr_hyperv_crash", 597f2a53c9eSAndrey Smetanin .version_id = 1, 598f2a53c9eSAndrey Smetanin .minimum_version_id = 1, 599f2a53c9eSAndrey Smetanin .needed = hyperv_crash_enable_needed, 600f2a53c9eSAndrey Smetanin .fields = (VMStateField[]) { 601f2a53c9eSAndrey Smetanin VMSTATE_UINT64_ARRAY(env.msr_hv_crash_params, 602f2a53c9eSAndrey Smetanin X86CPU, HV_X64_MSR_CRASH_PARAMS), 603f2a53c9eSAndrey Smetanin VMSTATE_END_OF_LIST() 604f2a53c9eSAndrey Smetanin } 605f2a53c9eSAndrey Smetanin }; 606f2a53c9eSAndrey Smetanin 60746eb8f98SAndrey Smetanin static bool hyperv_runtime_enable_needed(void *opaque) 60846eb8f98SAndrey Smetanin { 60946eb8f98SAndrey Smetanin X86CPU *cpu = opaque; 61046eb8f98SAndrey Smetanin CPUX86State *env = &cpu->env; 61146eb8f98SAndrey Smetanin 61251227875SZhuangYanying if (!cpu->hyperv_runtime) { 61351227875SZhuangYanying return false; 61451227875SZhuangYanying } 61551227875SZhuangYanying 61646eb8f98SAndrey Smetanin return env->msr_hv_runtime != 0; 61746eb8f98SAndrey Smetanin } 61846eb8f98SAndrey Smetanin 61946eb8f98SAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_runtime = { 62046eb8f98SAndrey Smetanin .name = "cpu/msr_hyperv_runtime", 62146eb8f98SAndrey Smetanin .version_id = 1, 62246eb8f98SAndrey Smetanin .minimum_version_id = 1, 62346eb8f98SAndrey Smetanin .needed = hyperv_runtime_enable_needed, 62446eb8f98SAndrey Smetanin .fields = (VMStateField[]) { 62546eb8f98SAndrey Smetanin VMSTATE_UINT64(env.msr_hv_runtime, X86CPU), 62646eb8f98SAndrey Smetanin VMSTATE_END_OF_LIST() 62746eb8f98SAndrey Smetanin } 62846eb8f98SAndrey Smetanin }; 62946eb8f98SAndrey Smetanin 630866eea9aSAndrey Smetanin static bool hyperv_synic_enable_needed(void *opaque) 631866eea9aSAndrey Smetanin { 632866eea9aSAndrey Smetanin X86CPU *cpu = opaque; 633866eea9aSAndrey Smetanin CPUX86State *env = &cpu->env; 634866eea9aSAndrey Smetanin int i; 635866eea9aSAndrey Smetanin 636866eea9aSAndrey Smetanin if (env->msr_hv_synic_control != 0 || 637866eea9aSAndrey Smetanin env->msr_hv_synic_evt_page != 0 || 638866eea9aSAndrey Smetanin env->msr_hv_synic_msg_page != 0) { 639866eea9aSAndrey Smetanin return true; 640866eea9aSAndrey Smetanin } 641866eea9aSAndrey Smetanin 642866eea9aSAndrey Smetanin for (i = 0; i < ARRAY_SIZE(env->msr_hv_synic_sint); i++) { 643866eea9aSAndrey Smetanin if (env->msr_hv_synic_sint[i] != 0) { 644866eea9aSAndrey Smetanin return true; 645866eea9aSAndrey Smetanin } 646866eea9aSAndrey Smetanin } 647866eea9aSAndrey Smetanin 648866eea9aSAndrey Smetanin return false; 649866eea9aSAndrey Smetanin } 650866eea9aSAndrey Smetanin 651866eea9aSAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_synic = { 652866eea9aSAndrey Smetanin .name = "cpu/msr_hyperv_synic", 653866eea9aSAndrey Smetanin .version_id = 1, 654866eea9aSAndrey Smetanin .minimum_version_id = 1, 655866eea9aSAndrey Smetanin .needed = hyperv_synic_enable_needed, 656866eea9aSAndrey Smetanin .fields = (VMStateField[]) { 657866eea9aSAndrey Smetanin VMSTATE_UINT64(env.msr_hv_synic_control, X86CPU), 658866eea9aSAndrey Smetanin VMSTATE_UINT64(env.msr_hv_synic_evt_page, X86CPU), 659866eea9aSAndrey Smetanin VMSTATE_UINT64(env.msr_hv_synic_msg_page, X86CPU), 660866eea9aSAndrey Smetanin VMSTATE_UINT64_ARRAY(env.msr_hv_synic_sint, X86CPU, 661866eea9aSAndrey Smetanin HV_SYNIC_SINT_COUNT), 662866eea9aSAndrey Smetanin VMSTATE_END_OF_LIST() 663866eea9aSAndrey Smetanin } 664866eea9aSAndrey Smetanin }; 665866eea9aSAndrey Smetanin 666ff99aa64SAndrey Smetanin static bool hyperv_stimer_enable_needed(void *opaque) 667ff99aa64SAndrey Smetanin { 668ff99aa64SAndrey Smetanin X86CPU *cpu = opaque; 669ff99aa64SAndrey Smetanin CPUX86State *env = &cpu->env; 670ff99aa64SAndrey Smetanin int i; 671ff99aa64SAndrey Smetanin 672ff99aa64SAndrey Smetanin for (i = 0; i < ARRAY_SIZE(env->msr_hv_stimer_config); i++) { 673ff99aa64SAndrey Smetanin if (env->msr_hv_stimer_config[i] || env->msr_hv_stimer_count[i]) { 674ff99aa64SAndrey Smetanin return true; 675ff99aa64SAndrey Smetanin } 676ff99aa64SAndrey Smetanin } 677ff99aa64SAndrey Smetanin return false; 678ff99aa64SAndrey Smetanin } 679ff99aa64SAndrey Smetanin 680ff99aa64SAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_stimer = { 681ff99aa64SAndrey Smetanin .name = "cpu/msr_hyperv_stimer", 682ff99aa64SAndrey Smetanin .version_id = 1, 683ff99aa64SAndrey Smetanin .minimum_version_id = 1, 684ff99aa64SAndrey Smetanin .needed = hyperv_stimer_enable_needed, 685ff99aa64SAndrey Smetanin .fields = (VMStateField[]) { 686ff99aa64SAndrey Smetanin VMSTATE_UINT64_ARRAY(env.msr_hv_stimer_config, 687ff99aa64SAndrey Smetanin X86CPU, HV_SYNIC_STIMER_COUNT), 688ff99aa64SAndrey Smetanin VMSTATE_UINT64_ARRAY(env.msr_hv_stimer_count, 689ff99aa64SAndrey Smetanin X86CPU, HV_SYNIC_STIMER_COUNT), 690ff99aa64SAndrey Smetanin VMSTATE_END_OF_LIST() 691ff99aa64SAndrey Smetanin } 692ff99aa64SAndrey Smetanin }; 693ff99aa64SAndrey Smetanin 6949aecd6f8SChao Peng static bool avx512_needed(void *opaque) 6959aecd6f8SChao Peng { 6969aecd6f8SChao Peng X86CPU *cpu = opaque; 6979aecd6f8SChao Peng CPUX86State *env = &cpu->env; 6989aecd6f8SChao Peng unsigned int i; 6999aecd6f8SChao Peng 7009aecd6f8SChao Peng for (i = 0; i < NB_OPMASK_REGS; i++) { 7019aecd6f8SChao Peng if (env->opmask_regs[i]) { 7029aecd6f8SChao Peng return true; 7039aecd6f8SChao Peng } 7049aecd6f8SChao Peng } 7059aecd6f8SChao Peng 7069aecd6f8SChao Peng for (i = 0; i < CPU_NB_REGS; i++) { 70719cbd87cSEduardo Habkost #define ENV_XMM(reg, field) (env->xmm_regs[reg].ZMM_Q(field)) 708b7711471SPaolo Bonzini if (ENV_XMM(i, 4) || ENV_XMM(i, 6) || 709b7711471SPaolo Bonzini ENV_XMM(i, 5) || ENV_XMM(i, 7)) { 7109aecd6f8SChao Peng return true; 7119aecd6f8SChao Peng } 7129aecd6f8SChao Peng #ifdef TARGET_X86_64 713b7711471SPaolo Bonzini if (ENV_XMM(i+16, 0) || ENV_XMM(i+16, 1) || 714b7711471SPaolo Bonzini ENV_XMM(i+16, 2) || ENV_XMM(i+16, 3) || 715b7711471SPaolo Bonzini ENV_XMM(i+16, 4) || ENV_XMM(i+16, 5) || 716b7711471SPaolo Bonzini ENV_XMM(i+16, 6) || ENV_XMM(i+16, 7)) { 7179aecd6f8SChao Peng return true; 7189aecd6f8SChao Peng } 7199aecd6f8SChao Peng #endif 7209aecd6f8SChao Peng } 7219aecd6f8SChao Peng 7229aecd6f8SChao Peng return false; 7239aecd6f8SChao Peng } 7249aecd6f8SChao Peng 7259aecd6f8SChao Peng static const VMStateDescription vmstate_avx512 = { 7269aecd6f8SChao Peng .name = "cpu/avx512", 7279aecd6f8SChao Peng .version_id = 1, 7289aecd6f8SChao Peng .minimum_version_id = 1, 7295cd8cadaSJuan Quintela .needed = avx512_needed, 7309aecd6f8SChao Peng .fields = (VMStateField[]) { 7319aecd6f8SChao Peng VMSTATE_UINT64_ARRAY(env.opmask_regs, X86CPU, NB_OPMASK_REGS), 732b7711471SPaolo Bonzini VMSTATE_ZMMH_REGS_VARS(env.xmm_regs, X86CPU, 0), 7339aecd6f8SChao Peng #ifdef TARGET_X86_64 734b7711471SPaolo Bonzini VMSTATE_Hi16_ZMM_REGS_VARS(env.xmm_regs, X86CPU, 16), 7359aecd6f8SChao Peng #endif 7369aecd6f8SChao Peng VMSTATE_END_OF_LIST() 7379aecd6f8SChao Peng } 7389aecd6f8SChao Peng }; 7399aecd6f8SChao Peng 74018cd2c17SWanpeng Li static bool xss_needed(void *opaque) 74118cd2c17SWanpeng Li { 74218cd2c17SWanpeng Li X86CPU *cpu = opaque; 74318cd2c17SWanpeng Li CPUX86State *env = &cpu->env; 74418cd2c17SWanpeng Li 74518cd2c17SWanpeng Li return env->xss != 0; 74618cd2c17SWanpeng Li } 74718cd2c17SWanpeng Li 74818cd2c17SWanpeng Li static const VMStateDescription vmstate_xss = { 74918cd2c17SWanpeng Li .name = "cpu/xss", 75018cd2c17SWanpeng Li .version_id = 1, 75118cd2c17SWanpeng Li .minimum_version_id = 1, 7525cd8cadaSJuan Quintela .needed = xss_needed, 75318cd2c17SWanpeng Li .fields = (VMStateField[]) { 75418cd2c17SWanpeng Li VMSTATE_UINT64(env.xss, X86CPU), 75518cd2c17SWanpeng Li VMSTATE_END_OF_LIST() 75618cd2c17SWanpeng Li } 75718cd2c17SWanpeng Li }; 75818cd2c17SWanpeng Li 759f74eefe0SHuaitong Han #ifdef TARGET_X86_64 760f74eefe0SHuaitong Han static bool pkru_needed(void *opaque) 761f74eefe0SHuaitong Han { 762f74eefe0SHuaitong Han X86CPU *cpu = opaque; 763f74eefe0SHuaitong Han CPUX86State *env = &cpu->env; 764f74eefe0SHuaitong Han 765f74eefe0SHuaitong Han return env->pkru != 0; 766f74eefe0SHuaitong Han } 767f74eefe0SHuaitong Han 768f74eefe0SHuaitong Han static const VMStateDescription vmstate_pkru = { 769f74eefe0SHuaitong Han .name = "cpu/pkru", 770f74eefe0SHuaitong Han .version_id = 1, 771f74eefe0SHuaitong Han .minimum_version_id = 1, 772f74eefe0SHuaitong Han .needed = pkru_needed, 773f74eefe0SHuaitong Han .fields = (VMStateField[]){ 774f74eefe0SHuaitong Han VMSTATE_UINT32(env.pkru, X86CPU), 775f74eefe0SHuaitong Han VMSTATE_END_OF_LIST() 776f74eefe0SHuaitong Han } 777f74eefe0SHuaitong Han }; 778f74eefe0SHuaitong Han #endif 779f74eefe0SHuaitong Han 78036f96c4bSHaozhong Zhang static bool tsc_khz_needed(void *opaque) 78136f96c4bSHaozhong Zhang { 78236f96c4bSHaozhong Zhang X86CPU *cpu = opaque; 78336f96c4bSHaozhong Zhang CPUX86State *env = &cpu->env; 78436f96c4bSHaozhong Zhang MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine()); 78536f96c4bSHaozhong Zhang PCMachineClass *pcmc = PC_MACHINE_CLASS(mc); 78636f96c4bSHaozhong Zhang return env->tsc_khz && pcmc->save_tsc_khz; 78736f96c4bSHaozhong Zhang } 78836f96c4bSHaozhong Zhang 78936f96c4bSHaozhong Zhang static const VMStateDescription vmstate_tsc_khz = { 79036f96c4bSHaozhong Zhang .name = "cpu/tsc_khz", 79136f96c4bSHaozhong Zhang .version_id = 1, 79236f96c4bSHaozhong Zhang .minimum_version_id = 1, 79336f96c4bSHaozhong Zhang .needed = tsc_khz_needed, 79436f96c4bSHaozhong Zhang .fields = (VMStateField[]) { 79536f96c4bSHaozhong Zhang VMSTATE_INT64(env.tsc_khz, X86CPU), 79636f96c4bSHaozhong Zhang VMSTATE_END_OF_LIST() 79736f96c4bSHaozhong Zhang } 79836f96c4bSHaozhong Zhang }; 79936f96c4bSHaozhong Zhang 80087f8b626SAshok Raj static bool mcg_ext_ctl_needed(void *opaque) 80187f8b626SAshok Raj { 80287f8b626SAshok Raj X86CPU *cpu = opaque; 80387f8b626SAshok Raj CPUX86State *env = &cpu->env; 80487f8b626SAshok Raj return cpu->enable_lmce && env->mcg_ext_ctl; 80587f8b626SAshok Raj } 80687f8b626SAshok Raj 80787f8b626SAshok Raj static const VMStateDescription vmstate_mcg_ext_ctl = { 80887f8b626SAshok Raj .name = "cpu/mcg_ext_ctl", 80987f8b626SAshok Raj .version_id = 1, 81087f8b626SAshok Raj .minimum_version_id = 1, 81187f8b626SAshok Raj .needed = mcg_ext_ctl_needed, 81287f8b626SAshok Raj .fields = (VMStateField[]) { 81387f8b626SAshok Raj VMSTATE_UINT64(env.mcg_ext_ctl, X86CPU), 81487f8b626SAshok Raj VMSTATE_END_OF_LIST() 81587f8b626SAshok Raj } 81687f8b626SAshok Raj }; 81787f8b626SAshok Raj 81868bfd0adSMarcelo Tosatti VMStateDescription vmstate_x86_cpu = { 8190cb892aaSJuan Quintela .name = "cpu", 820f56e3a14SAndreas Färber .version_id = 12, 82108b277acSDr. David Alan Gilbert .minimum_version_id = 11, 8220cb892aaSJuan Quintela .pre_save = cpu_pre_save, 8230cb892aaSJuan Quintela .post_load = cpu_post_load, 8240cb892aaSJuan Quintela .fields = (VMStateField[]) { 825f56e3a14SAndreas Färber VMSTATE_UINTTL_ARRAY(env.regs, X86CPU, CPU_NB_REGS), 826f56e3a14SAndreas Färber VMSTATE_UINTTL(env.eip, X86CPU), 827f56e3a14SAndreas Färber VMSTATE_UINTTL(env.eflags, X86CPU), 828f56e3a14SAndreas Färber VMSTATE_UINT32(env.hflags, X86CPU), 8290cb892aaSJuan Quintela /* FPU */ 830f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpuc, X86CPU), 831f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpus_vmstate, X86CPU), 832f56e3a14SAndreas Färber VMSTATE_UINT16(env.fptag_vmstate, X86CPU), 833f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpregs_format_vmstate, X86CPU), 83446baa900SDr. David Alan Gilbert 83546baa900SDr. David Alan Gilbert VMSTATE_STRUCT_ARRAY(env.fpregs, X86CPU, 8, 0, vmstate_fpreg, FPReg), 8368dd3dca3Saurel32 837f56e3a14SAndreas Färber VMSTATE_SEGMENT_ARRAY(env.segs, X86CPU, 6), 838f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.ldt, X86CPU), 839f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.tr, X86CPU), 840f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.gdt, X86CPU), 841f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.idt, X86CPU), 842468f6581SJuan Quintela 843f56e3a14SAndreas Färber VMSTATE_UINT32(env.sysenter_cs, X86CPU), 844f56e3a14SAndreas Färber VMSTATE_UINTTL(env.sysenter_esp, X86CPU), 845f56e3a14SAndreas Färber VMSTATE_UINTTL(env.sysenter_eip, X86CPU), 8468dd3dca3Saurel32 847f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[0], X86CPU), 848f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[2], X86CPU), 849f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[3], X86CPU), 850f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[4], X86CPU), 851f56e3a14SAndreas Färber VMSTATE_UINTTL_ARRAY(env.dr, X86CPU, 8), 8520cb892aaSJuan Quintela /* MMU */ 853f56e3a14SAndreas Färber VMSTATE_INT32(env.a20_mask, X86CPU), 8540cb892aaSJuan Quintela /* XMM */ 855f56e3a14SAndreas Färber VMSTATE_UINT32(env.mxcsr, X86CPU), 856a03c3e90SPaolo Bonzini VMSTATE_XMM_REGS(env.xmm_regs, X86CPU, 0), 8578dd3dca3Saurel32 8588dd3dca3Saurel32 #ifdef TARGET_X86_64 859f56e3a14SAndreas Färber VMSTATE_UINT64(env.efer, X86CPU), 860f56e3a14SAndreas Färber VMSTATE_UINT64(env.star, X86CPU), 861f56e3a14SAndreas Färber VMSTATE_UINT64(env.lstar, X86CPU), 862f56e3a14SAndreas Färber VMSTATE_UINT64(env.cstar, X86CPU), 863f56e3a14SAndreas Färber VMSTATE_UINT64(env.fmask, X86CPU), 864f56e3a14SAndreas Färber VMSTATE_UINT64(env.kernelgsbase, X86CPU), 8658dd3dca3Saurel32 #endif 86608b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.smbase, X86CPU), 8678dd3dca3Saurel32 86808b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.pat, X86CPU), 86908b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.hflags2, X86CPU), 870dd5e3b17Saliguori 87108b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.vm_hsave, X86CPU), 87208b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.vm_vmcb, X86CPU), 87308b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.tsc_offset, X86CPU), 87408b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.intercept, X86CPU), 87508b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_cr_read, X86CPU), 87608b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_cr_write, X86CPU), 87708b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_dr_read, X86CPU), 87808b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_dr_write, X86CPU), 87908b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.intercept_exceptions, X86CPU), 88008b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.v_tpr, X86CPU), 881dd5e3b17Saliguori /* MTRRs */ 88208b277acSDr. David Alan Gilbert VMSTATE_UINT64_ARRAY(env.mtrr_fixed, X86CPU, 11), 88308b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mtrr_deftype, X86CPU), 884d8b5c67bSAlex Williamson VMSTATE_MTRR_VARS(env.mtrr_var, X86CPU, MSR_MTRRcap_VCNT, 8), 8850cb892aaSJuan Quintela /* KVM-related states */ 88608b277acSDr. David Alan Gilbert VMSTATE_INT32(env.interrupt_injected, X86CPU), 88708b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.mp_state, X86CPU), 88808b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.tsc, X86CPU), 88908b277acSDr. David Alan Gilbert VMSTATE_INT32(env.exception_injected, X86CPU), 89008b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.soft_interrupt, X86CPU), 89108b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.nmi_injected, X86CPU), 89208b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.nmi_pending, X86CPU), 89308b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.has_error_code, X86CPU), 89408b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.sipi_vector, X86CPU), 8950cb892aaSJuan Quintela /* MCE */ 89608b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mcg_cap, X86CPU), 89708b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mcg_status, X86CPU), 89808b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mcg_ctl, X86CPU), 89908b277acSDr. David Alan Gilbert VMSTATE_UINT64_ARRAY(env.mce_banks, X86CPU, MCE_BANKS_DEF * 4), 9000cb892aaSJuan Quintela /* rdtscp */ 90108b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.tsc_aux, X86CPU), 9021a03675dSGlauber Costa /* KVM pvclock msr */ 90308b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.system_time_msr, X86CPU), 90408b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.wall_clock_msr, X86CPU), 905f1665b21SSheng Yang /* XSAVE related fields */ 906f56e3a14SAndreas Färber VMSTATE_UINT64_V(env.xcr0, X86CPU, 12), 907f56e3a14SAndreas Färber VMSTATE_UINT64_V(env.xstate_bv, X86CPU, 12), 908b7711471SPaolo Bonzini VMSTATE_YMMH_REGS_VARS(env.xmm_regs, X86CPU, 0, 12), 9090cb892aaSJuan Quintela VMSTATE_END_OF_LIST() 910a0fb002cSJan Kiszka /* The above list is not sorted /wrt version numbers, watch out! */ 911f6584ee2SGleb Natapov }, 9125cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 9135cd8cadaSJuan Quintela &vmstate_async_pf_msr, 9145cd8cadaSJuan Quintela &vmstate_pv_eoi_msr, 9155cd8cadaSJuan Quintela &vmstate_steal_time_msr, 9165cd8cadaSJuan Quintela &vmstate_fpop_ip_dp, 9175cd8cadaSJuan Quintela &vmstate_msr_tsc_adjust, 9185cd8cadaSJuan Quintela &vmstate_msr_tscdeadline, 9195cd8cadaSJuan Quintela &vmstate_msr_ia32_misc_enable, 9205cd8cadaSJuan Quintela &vmstate_msr_ia32_feature_control, 9215cd8cadaSJuan Quintela &vmstate_msr_architectural_pmu, 9225cd8cadaSJuan Quintela &vmstate_mpx, 9235cd8cadaSJuan Quintela &vmstate_msr_hypercall_hypercall, 9245cd8cadaSJuan Quintela &vmstate_msr_hyperv_vapic, 9255cd8cadaSJuan Quintela &vmstate_msr_hyperv_time, 926f2a53c9eSAndrey Smetanin &vmstate_msr_hyperv_crash, 92746eb8f98SAndrey Smetanin &vmstate_msr_hyperv_runtime, 928866eea9aSAndrey Smetanin &vmstate_msr_hyperv_synic, 929ff99aa64SAndrey Smetanin &vmstate_msr_hyperv_stimer, 9305cd8cadaSJuan Quintela &vmstate_avx512, 9315cd8cadaSJuan Quintela &vmstate_xss, 93236f96c4bSHaozhong Zhang &vmstate_tsc_khz, 933f74eefe0SHuaitong Han #ifdef TARGET_X86_64 934f74eefe0SHuaitong Han &vmstate_pkru, 935f74eefe0SHuaitong Han #endif 93687f8b626SAshok Raj &vmstate_mcg_ext_ctl, 9375cd8cadaSJuan Quintela NULL 938dd5e3b17Saliguori } 9390cb892aaSJuan Quintela }; 940