1b6a0aa05SPeter Maydell #include "qemu/osdep.h" 233c11879SPaolo Bonzini #include "cpu.h" 363c91552SPaolo Bonzini #include "exec/exec-all.h" 40d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 50d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 61e00b8d5SPaolo Bonzini #include "migration/cpu.h" 7606c34bfSRoman Kagan #include "hyperv.h" 879a197abSLiran Alon #include "kvm_i386.h" 98dd3dca3Saurel32 109c17d615SPaolo Bonzini #include "sysemu/kvm.h" 1114a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 128dd3dca3Saurel32 1336f96c4bSHaozhong Zhang #include "qemu/error-report.h" 1436f96c4bSHaozhong Zhang 1566e6d55bSJuan Quintela static const VMStateDescription vmstate_segment = { 1666e6d55bSJuan Quintela .name = "segment", 1766e6d55bSJuan Quintela .version_id = 1, 1866e6d55bSJuan Quintela .minimum_version_id = 1, 1966e6d55bSJuan Quintela .fields = (VMStateField[]) { 2066e6d55bSJuan Quintela VMSTATE_UINT32(selector, SegmentCache), 2166e6d55bSJuan Quintela VMSTATE_UINTTL(base, SegmentCache), 2266e6d55bSJuan Quintela VMSTATE_UINT32(limit, SegmentCache), 2366e6d55bSJuan Quintela VMSTATE_UINT32(flags, SegmentCache), 2466e6d55bSJuan Quintela VMSTATE_END_OF_LIST() 2566e6d55bSJuan Quintela } 2666e6d55bSJuan Quintela }; 2766e6d55bSJuan Quintela 280cb892aaSJuan Quintela #define VMSTATE_SEGMENT(_field, _state) { \ 290cb892aaSJuan Quintela .name = (stringify(_field)), \ 300cb892aaSJuan Quintela .size = sizeof(SegmentCache), \ 310cb892aaSJuan Quintela .vmsd = &vmstate_segment, \ 320cb892aaSJuan Quintela .flags = VMS_STRUCT, \ 330cb892aaSJuan Quintela .offset = offsetof(_state, _field) \ 340cb892aaSJuan Quintela + type_check(SegmentCache,typeof_field(_state, _field)) \ 358dd3dca3Saurel32 } 368dd3dca3Saurel32 370cb892aaSJuan Quintela #define VMSTATE_SEGMENT_ARRAY(_field, _state, _n) \ 380cb892aaSJuan Quintela VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_segment, SegmentCache) 398dd3dca3Saurel32 40fc3b0aa2SJuan Quintela static const VMStateDescription vmstate_xmm_reg = { 41fc3b0aa2SJuan Quintela .name = "xmm_reg", 42fc3b0aa2SJuan Quintela .version_id = 1, 43fc3b0aa2SJuan Quintela .minimum_version_id = 1, 44fc3b0aa2SJuan Quintela .fields = (VMStateField[]) { 4519cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(0), ZMMReg), 4619cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(1), ZMMReg), 47fc3b0aa2SJuan Quintela VMSTATE_END_OF_LIST() 48fc3b0aa2SJuan Quintela } 49fc3b0aa2SJuan Quintela }; 50fc3b0aa2SJuan Quintela 51a03c3e90SPaolo Bonzini #define VMSTATE_XMM_REGS(_field, _state, _start) \ 52a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ 53fa451874SEduardo Habkost vmstate_xmm_reg, ZMMReg) 54fc3b0aa2SJuan Quintela 55b7711471SPaolo Bonzini /* YMMH format is the same as XMM, but for bits 128-255 */ 56f1665b21SSheng Yang static const VMStateDescription vmstate_ymmh_reg = { 57f1665b21SSheng Yang .name = "ymmh_reg", 58f1665b21SSheng Yang .version_id = 1, 59f1665b21SSheng Yang .minimum_version_id = 1, 60f1665b21SSheng Yang .fields = (VMStateField[]) { 6119cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(2), ZMMReg), 6219cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(3), ZMMReg), 63f1665b21SSheng Yang VMSTATE_END_OF_LIST() 64f1665b21SSheng Yang } 65f1665b21SSheng Yang }; 66f1665b21SSheng Yang 67a03c3e90SPaolo Bonzini #define VMSTATE_YMMH_REGS_VARS(_field, _state, _start, _v) \ 68a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, _v, \ 69fa451874SEduardo Habkost vmstate_ymmh_reg, ZMMReg) 70f1665b21SSheng Yang 719aecd6f8SChao Peng static const VMStateDescription vmstate_zmmh_reg = { 729aecd6f8SChao Peng .name = "zmmh_reg", 739aecd6f8SChao Peng .version_id = 1, 749aecd6f8SChao Peng .minimum_version_id = 1, 759aecd6f8SChao Peng .fields = (VMStateField[]) { 7619cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(4), ZMMReg), 7719cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(5), ZMMReg), 7819cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(6), ZMMReg), 7919cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(7), ZMMReg), 809aecd6f8SChao Peng VMSTATE_END_OF_LIST() 819aecd6f8SChao Peng } 829aecd6f8SChao Peng }; 839aecd6f8SChao Peng 84a03c3e90SPaolo Bonzini #define VMSTATE_ZMMH_REGS_VARS(_field, _state, _start) \ 85a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ 86fa451874SEduardo Habkost vmstate_zmmh_reg, ZMMReg) 879aecd6f8SChao Peng 889aecd6f8SChao Peng #ifdef TARGET_X86_64 899aecd6f8SChao Peng static const VMStateDescription vmstate_hi16_zmm_reg = { 909aecd6f8SChao Peng .name = "hi16_zmm_reg", 919aecd6f8SChao Peng .version_id = 1, 929aecd6f8SChao Peng .minimum_version_id = 1, 939aecd6f8SChao Peng .fields = (VMStateField[]) { 9419cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(0), ZMMReg), 9519cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(1), ZMMReg), 9619cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(2), ZMMReg), 9719cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(3), ZMMReg), 9819cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(4), ZMMReg), 9919cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(5), ZMMReg), 10019cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(6), ZMMReg), 10119cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(7), ZMMReg), 1029aecd6f8SChao Peng VMSTATE_END_OF_LIST() 1039aecd6f8SChao Peng } 1049aecd6f8SChao Peng }; 1059aecd6f8SChao Peng 106a03c3e90SPaolo Bonzini #define VMSTATE_Hi16_ZMM_REGS_VARS(_field, _state, _start) \ 107a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ 108fa451874SEduardo Habkost vmstate_hi16_zmm_reg, ZMMReg) 1099aecd6f8SChao Peng #endif 1109aecd6f8SChao Peng 11179e9ebebSLiu Jinsong static const VMStateDescription vmstate_bnd_regs = { 11279e9ebebSLiu Jinsong .name = "bnd_regs", 11379e9ebebSLiu Jinsong .version_id = 1, 11479e9ebebSLiu Jinsong .minimum_version_id = 1, 11579e9ebebSLiu Jinsong .fields = (VMStateField[]) { 11679e9ebebSLiu Jinsong VMSTATE_UINT64(lb, BNDReg), 11779e9ebebSLiu Jinsong VMSTATE_UINT64(ub, BNDReg), 11879e9ebebSLiu Jinsong VMSTATE_END_OF_LIST() 11979e9ebebSLiu Jinsong } 12079e9ebebSLiu Jinsong }; 12179e9ebebSLiu Jinsong 12279e9ebebSLiu Jinsong #define VMSTATE_BND_REGS(_field, _state, _n) \ 12379e9ebebSLiu Jinsong VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_bnd_regs, BNDReg) 12479e9ebebSLiu Jinsong 125216c07c3SJuan Quintela static const VMStateDescription vmstate_mtrr_var = { 126216c07c3SJuan Quintela .name = "mtrr_var", 127216c07c3SJuan Quintela .version_id = 1, 128216c07c3SJuan Quintela .minimum_version_id = 1, 129216c07c3SJuan Quintela .fields = (VMStateField[]) { 130216c07c3SJuan Quintela VMSTATE_UINT64(base, MTRRVar), 131216c07c3SJuan Quintela VMSTATE_UINT64(mask, MTRRVar), 132216c07c3SJuan Quintela VMSTATE_END_OF_LIST() 133216c07c3SJuan Quintela } 134216c07c3SJuan Quintela }; 135216c07c3SJuan Quintela 1360cb892aaSJuan Quintela #define VMSTATE_MTRR_VARS(_field, _state, _n, _v) \ 1370cb892aaSJuan Quintela VMSTATE_STRUCT_ARRAY(_field, _state, _n, _v, vmstate_mtrr_var, MTRRVar) 138216c07c3SJuan Quintela 139ab808276SDr. David Alan Gilbert typedef struct x86_FPReg_tmp { 140ab808276SDr. David Alan Gilbert FPReg *parent; 141ab808276SDr. David Alan Gilbert uint64_t tmp_mant; 142ab808276SDr. David Alan Gilbert uint16_t tmp_exp; 143ab808276SDr. David Alan Gilbert } x86_FPReg_tmp; 1443c8ce630SJuan Quintela 145db573d2cSYang Zhong static void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f) 146db573d2cSYang Zhong { 147db573d2cSYang Zhong CPU_LDoubleU temp; 148db573d2cSYang Zhong 149db573d2cSYang Zhong temp.d = f; 150db573d2cSYang Zhong *pmant = temp.l.lower; 151db573d2cSYang Zhong *pexp = temp.l.upper; 152db573d2cSYang Zhong } 153db573d2cSYang Zhong 154db573d2cSYang Zhong static floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper) 155db573d2cSYang Zhong { 156db573d2cSYang Zhong CPU_LDoubleU temp; 157db573d2cSYang Zhong 158db573d2cSYang Zhong temp.l.upper = upper; 159db573d2cSYang Zhong temp.l.lower = mant; 160db573d2cSYang Zhong return temp.d; 161db573d2cSYang Zhong } 162db573d2cSYang Zhong 16344b1ff31SDr. David Alan Gilbert static int fpreg_pre_save(void *opaque) 1643c8ce630SJuan Quintela { 165ab808276SDr. David Alan Gilbert x86_FPReg_tmp *tmp = opaque; 166ab808276SDr. David Alan Gilbert 1673c8ce630SJuan Quintela /* we save the real CPU data (in case of MMX usage only 'mant' 1683c8ce630SJuan Quintela contains the MMX register */ 169ab808276SDr. David Alan Gilbert cpu_get_fp80(&tmp->tmp_mant, &tmp->tmp_exp, tmp->parent->d); 17044b1ff31SDr. David Alan Gilbert 17144b1ff31SDr. David Alan Gilbert return 0; 172ab808276SDr. David Alan Gilbert } 1732c21ee76SJianjun Duan 174ab808276SDr. David Alan Gilbert static int fpreg_post_load(void *opaque, int version) 175ab808276SDr. David Alan Gilbert { 176ab808276SDr. David Alan Gilbert x86_FPReg_tmp *tmp = opaque; 177ab808276SDr. David Alan Gilbert 178ab808276SDr. David Alan Gilbert tmp->parent->d = cpu_set_fp80(tmp->tmp_mant, tmp->tmp_exp); 1792c21ee76SJianjun Duan return 0; 1803c8ce630SJuan Quintela } 1813c8ce630SJuan Quintela 182ab808276SDr. David Alan Gilbert static const VMStateDescription vmstate_fpreg_tmp = { 183ab808276SDr. David Alan Gilbert .name = "fpreg_tmp", 184ab808276SDr. David Alan Gilbert .post_load = fpreg_post_load, 185ab808276SDr. David Alan Gilbert .pre_save = fpreg_pre_save, 186ab808276SDr. David Alan Gilbert .fields = (VMStateField[]) { 187ab808276SDr. David Alan Gilbert VMSTATE_UINT64(tmp_mant, x86_FPReg_tmp), 188ab808276SDr. David Alan Gilbert VMSTATE_UINT16(tmp_exp, x86_FPReg_tmp), 189ab808276SDr. David Alan Gilbert VMSTATE_END_OF_LIST() 190ab808276SDr. David Alan Gilbert } 191ab808276SDr. David Alan Gilbert }; 192ab808276SDr. David Alan Gilbert 193ab808276SDr. David Alan Gilbert static const VMStateDescription vmstate_fpreg = { 1940cb892aaSJuan Quintela .name = "fpreg", 195ab808276SDr. David Alan Gilbert .fields = (VMStateField[]) { 196ab808276SDr. David Alan Gilbert VMSTATE_WITH_TMP(FPReg, x86_FPReg_tmp, vmstate_fpreg_tmp), 197ab808276SDr. David Alan Gilbert VMSTATE_END_OF_LIST() 198ab808276SDr. David Alan Gilbert } 1990cb892aaSJuan Quintela }; 2000cb892aaSJuan Quintela 20144b1ff31SDr. David Alan Gilbert static int cpu_pre_save(void *opaque) 2028dd3dca3Saurel32 { 203f56e3a14SAndreas Färber X86CPU *cpu = opaque; 204f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 2050e607a80SJan Kiszka int i; 2068dd3dca3Saurel32 2078dd3dca3Saurel32 /* FPU */ 20867b8f419SJuan Quintela env->fpus_vmstate = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11; 209cdc0c58fSJuan Quintela env->fptag_vmstate = 0; 2108dd3dca3Saurel32 for(i = 0; i < 8; i++) { 211cdc0c58fSJuan Quintela env->fptag_vmstate |= ((!env->fptags[i]) << i); 2128dd3dca3Saurel32 } 2138dd3dca3Saurel32 21460a902f1SJuan Quintela env->fpregs_format_vmstate = 0; 2153e47c249SOrit Wasserman 2163e47c249SOrit Wasserman /* 2173e47c249SOrit Wasserman * Real mode guest segments register DPL should be zero. 2183e47c249SOrit Wasserman * Older KVM version were setting it wrongly. 2193e47c249SOrit Wasserman * Fixing it will allow live migration to host with unrestricted guest 2203e47c249SOrit Wasserman * support (otherwise the migration will fail with invalid guest state 2213e47c249SOrit Wasserman * error). 2223e47c249SOrit Wasserman */ 2233e47c249SOrit Wasserman if (!(env->cr[0] & CR0_PE_MASK) && 2243e47c249SOrit Wasserman (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) { 2253e47c249SOrit Wasserman env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK); 2263e47c249SOrit Wasserman env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK); 2273e47c249SOrit Wasserman env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK); 2283e47c249SOrit Wasserman env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK); 2293e47c249SOrit Wasserman env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK); 2303e47c249SOrit Wasserman env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK); 2313e47c249SOrit Wasserman } 2323e47c249SOrit Wasserman 233ebbfef2fSLiran Alon #ifdef CONFIG_KVM 23479a197abSLiran Alon /* 23579a197abSLiran Alon * In case vCPU may have enabled VMX, we need to make sure kernel have 23679a197abSLiran Alon * required capabilities in order to perform migration correctly: 23779a197abSLiran Alon * 23879a197abSLiran Alon * 1) We must be able to extract vCPU nested-state from KVM. 23979a197abSLiran Alon * 24079a197abSLiran Alon * 2) In case vCPU is running in guest-mode and it has a pending exception, 24179a197abSLiran Alon * we must be able to determine if it's in a pending or injected state. 24279a197abSLiran Alon * Note that in case KVM don't have required capability to do so, 24379a197abSLiran Alon * a pending/injected exception will always appear as an 24479a197abSLiran Alon * injected exception. 24579a197abSLiran Alon */ 24679a197abSLiran Alon if (kvm_enabled() && cpu_vmx_maybe_enabled(env) && 24779a197abSLiran Alon (!env->nested_state || 24879a197abSLiran Alon (!kvm_has_exception_payload() && (env->hflags & HF_GUEST_MASK) && 24979a197abSLiran Alon env->exception_injected))) { 25079a197abSLiran Alon error_report("Guest maybe enabled nested virtualization but kernel " 25179a197abSLiran Alon "does not support required capabilities to save vCPU " 25279a197abSLiran Alon "nested state"); 253ebbfef2fSLiran Alon return -EINVAL; 254ebbfef2fSLiran Alon } 255ebbfef2fSLiran Alon #endif 256ebbfef2fSLiran Alon 257fd13f23bSLiran Alon /* 258fd13f23bSLiran Alon * When vCPU is running L2 and exception is still pending, 259fd13f23bSLiran Alon * it can potentially be intercepted by L1 hypervisor. 260fd13f23bSLiran Alon * In contrast to an injected exception which cannot be 261fd13f23bSLiran Alon * intercepted anymore. 262fd13f23bSLiran Alon * 263fd13f23bSLiran Alon * Furthermore, when a L2 exception is intercepted by L1 264fd13f23bSLiran Alon * hypervisor, it's exception payload (CR2/DR6 on #PF/#DB) 265fd13f23bSLiran Alon * should not be set yet in the respective vCPU register. 266fd13f23bSLiran Alon * Thus, in case an exception is pending, it is 267fd13f23bSLiran Alon * important to save the exception payload seperately. 268fd13f23bSLiran Alon * 269fd13f23bSLiran Alon * Therefore, if an exception is not in a pending state 270fd13f23bSLiran Alon * or vCPU is not in guest-mode, it is not important to 271fd13f23bSLiran Alon * distinguish between a pending and injected exception 272fd13f23bSLiran Alon * and we don't need to store seperately the exception payload. 273fd13f23bSLiran Alon * 274fd13f23bSLiran Alon * In order to preserve better backwards-compatabile migration, 275fd13f23bSLiran Alon * convert a pending exception to an injected exception in 276fd13f23bSLiran Alon * case it is not important to distingiush between them 277fd13f23bSLiran Alon * as described above. 278fd13f23bSLiran Alon */ 279fd13f23bSLiran Alon if (env->exception_pending && !(env->hflags & HF_GUEST_MASK)) { 280fd13f23bSLiran Alon env->exception_pending = 0; 281fd13f23bSLiran Alon env->exception_injected = 1; 282fd13f23bSLiran Alon 283fd13f23bSLiran Alon if (env->exception_has_payload) { 284fd13f23bSLiran Alon if (env->exception_nr == EXCP01_DB) { 285fd13f23bSLiran Alon env->dr[6] = env->exception_payload; 286fd13f23bSLiran Alon } else if (env->exception_nr == EXCP0E_PAGE) { 287fd13f23bSLiran Alon env->cr[2] = env->exception_payload; 288fd13f23bSLiran Alon } 289fd13f23bSLiran Alon } 290fd13f23bSLiran Alon } 291fd13f23bSLiran Alon 29244b1ff31SDr. David Alan Gilbert return 0; 293c4c38c8cSJuan Quintela } 294c4c38c8cSJuan Quintela 295468f6581SJuan Quintela static int cpu_post_load(void *opaque, int version_id) 296468f6581SJuan Quintela { 297f56e3a14SAndreas Färber X86CPU *cpu = opaque; 29875a34036SAndreas Färber CPUState *cs = CPU(cpu); 299f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 300468f6581SJuan Quintela int i; 301468f6581SJuan Quintela 30236f96c4bSHaozhong Zhang if (env->tsc_khz && env->user_tsc_khz && 30336f96c4bSHaozhong Zhang env->tsc_khz != env->user_tsc_khz) { 30436f96c4bSHaozhong Zhang error_report("Mismatch between user-specified TSC frequency and " 30536f96c4bSHaozhong Zhang "migrated TSC frequency"); 30636f96c4bSHaozhong Zhang return -EINVAL; 30736f96c4bSHaozhong Zhang } 30836f96c4bSHaozhong Zhang 30946baa900SDr. David Alan Gilbert if (env->fpregs_format_vmstate) { 31046baa900SDr. David Alan Gilbert error_report("Unsupported old non-softfloat CPU state"); 31146baa900SDr. David Alan Gilbert return -EINVAL; 31246baa900SDr. David Alan Gilbert } 313444ba679SOrit Wasserman /* 314444ba679SOrit Wasserman * Real mode guest segments register DPL should be zero. 315444ba679SOrit Wasserman * Older KVM version were setting it wrongly. 316444ba679SOrit Wasserman * Fixing it will allow live migration from such host that don't have 317444ba679SOrit Wasserman * restricted guest support to a host with unrestricted guest support 318444ba679SOrit Wasserman * (otherwise the migration will fail with invalid guest state 319444ba679SOrit Wasserman * error). 320444ba679SOrit Wasserman */ 321444ba679SOrit Wasserman if (!(env->cr[0] & CR0_PE_MASK) && 322444ba679SOrit Wasserman (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) { 323444ba679SOrit Wasserman env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK); 324444ba679SOrit Wasserman env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK); 325444ba679SOrit Wasserman env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK); 326444ba679SOrit Wasserman env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK); 327444ba679SOrit Wasserman env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK); 328444ba679SOrit Wasserman env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK); 329444ba679SOrit Wasserman } 330444ba679SOrit Wasserman 3317125c937SPaolo Bonzini /* Older versions of QEMU incorrectly used CS.DPL as the CPL when 3327125c937SPaolo Bonzini * running under KVM. This is wrong for conforming code segments. 3337125c937SPaolo Bonzini * Luckily, in our implementation the CPL field of hflags is redundant 3347125c937SPaolo Bonzini * and we can get the right value from the SS descriptor privilege level. 3357125c937SPaolo Bonzini */ 3367125c937SPaolo Bonzini env->hflags &= ~HF_CPL_MASK; 3377125c937SPaolo Bonzini env->hflags |= (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK; 3387125c937SPaolo Bonzini 339ebbfef2fSLiran Alon #ifdef CONFIG_KVM 340ebbfef2fSLiran Alon if ((env->hflags & HF_GUEST_MASK) && 341ebbfef2fSLiran Alon (!env->nested_state || 342ebbfef2fSLiran Alon !(env->nested_state->flags & KVM_STATE_NESTED_GUEST_MODE))) { 343ebbfef2fSLiran Alon error_report("vCPU set in guest-mode inconsistent with " 344ebbfef2fSLiran Alon "migrated kernel nested state"); 345ebbfef2fSLiran Alon return -EINVAL; 346ebbfef2fSLiran Alon } 347ebbfef2fSLiran Alon #endif 348ebbfef2fSLiran Alon 349fd13f23bSLiran Alon /* 350fd13f23bSLiran Alon * There are cases that we can get valid exception_nr with both 351fd13f23bSLiran Alon * exception_pending and exception_injected being cleared. 352fd13f23bSLiran Alon * This can happen in one of the following scenarios: 353fd13f23bSLiran Alon * 1) Source is older QEMU without KVM_CAP_EXCEPTION_PAYLOAD support. 354fd13f23bSLiran Alon * 2) Source is running on kernel without KVM_CAP_EXCEPTION_PAYLOAD support. 355fd13f23bSLiran Alon * 3) "cpu/exception_info" subsection not sent because there is no exception 356fd13f23bSLiran Alon * pending or guest wasn't running L2 (See comment in cpu_pre_save()). 357fd13f23bSLiran Alon * 358fd13f23bSLiran Alon * In those cases, we can just deduce that a valid exception_nr means 359fd13f23bSLiran Alon * we can treat the exception as already injected. 360fd13f23bSLiran Alon */ 361fd13f23bSLiran Alon if ((env->exception_nr != -1) && 362fd13f23bSLiran Alon !env->exception_pending && !env->exception_injected) { 363fd13f23bSLiran Alon env->exception_injected = 1; 364fd13f23bSLiran Alon } 365fd13f23bSLiran Alon 366468f6581SJuan Quintela env->fpstt = (env->fpus_vmstate >> 11) & 7; 367468f6581SJuan Quintela env->fpus = env->fpus_vmstate & ~0x3800; 368468f6581SJuan Quintela env->fptag_vmstate ^= 0xff; 369468f6581SJuan Quintela for(i = 0; i < 8; i++) { 370468f6581SJuan Quintela env->fptags[i] = (env->fptag_vmstate >> i) & 1; 371468f6581SJuan Quintela } 3721d8ad165SYang Zhong if (tcg_enabled()) { 37379c664f6SYang Zhong target_ulong dr7; 3745bde1407SPavel Dovgalyuk update_fp_status(env); 3751d8ad165SYang Zhong update_mxcsr_status(env); 376468f6581SJuan Quintela 377b3310ab3SAndreas Färber cpu_breakpoint_remove_all(cs, BP_CPU); 37875a34036SAndreas Färber cpu_watchpoint_remove_all(cs, BP_CPU); 37979c664f6SYang Zhong 38093d00d0fSRichard Henderson /* Indicate all breakpoints disabled, as they are, then 38193d00d0fSRichard Henderson let the helper re-enable them. */ 38279c664f6SYang Zhong dr7 = env->dr[7]; 38393d00d0fSRichard Henderson env->dr[7] = dr7 & ~(DR7_GLOBAL_BP_MASK | DR7_LOCAL_BP_MASK); 38493d00d0fSRichard Henderson cpu_x86_update_dr7(env, dr7); 385428065ceSliguang } 386d10eb08fSAlex Bennée tlb_flush(cs); 3871e7fbc6dSJuan Quintela return 0; 388468f6581SJuan Quintela } 389468f6581SJuan Quintela 390f6584ee2SGleb Natapov static bool async_pf_msr_needed(void *opaque) 391f6584ee2SGleb Natapov { 392f56e3a14SAndreas Färber X86CPU *cpu = opaque; 393f6584ee2SGleb Natapov 394f56e3a14SAndreas Färber return cpu->env.async_pf_en_msr != 0; 395f6584ee2SGleb Natapov } 396f6584ee2SGleb Natapov 397bc9a839dSMichael S. Tsirkin static bool pv_eoi_msr_needed(void *opaque) 398bc9a839dSMichael S. Tsirkin { 399f56e3a14SAndreas Färber X86CPU *cpu = opaque; 400bc9a839dSMichael S. Tsirkin 401f56e3a14SAndreas Färber return cpu->env.pv_eoi_en_msr != 0; 402bc9a839dSMichael S. Tsirkin } 403bc9a839dSMichael S. Tsirkin 404917367aaSMarcelo Tosatti static bool steal_time_msr_needed(void *opaque) 405917367aaSMarcelo Tosatti { 4060e503577SMarcelo Tosatti X86CPU *cpu = opaque; 407917367aaSMarcelo Tosatti 4080e503577SMarcelo Tosatti return cpu->env.steal_time_msr != 0; 409917367aaSMarcelo Tosatti } 410917367aaSMarcelo Tosatti 411fd13f23bSLiran Alon static bool exception_info_needed(void *opaque) 412fd13f23bSLiran Alon { 413fd13f23bSLiran Alon X86CPU *cpu = opaque; 414fd13f23bSLiran Alon CPUX86State *env = &cpu->env; 415fd13f23bSLiran Alon 416fd13f23bSLiran Alon /* 417fd13f23bSLiran Alon * It is important to save exception-info only in case 418fd13f23bSLiran Alon * we need to distingiush between a pending and injected 419fd13f23bSLiran Alon * exception. Which is only required in case there is a 420fd13f23bSLiran Alon * pending exception and vCPU is running L2. 421fd13f23bSLiran Alon * For more info, refer to comment in cpu_pre_save(). 422fd13f23bSLiran Alon */ 423fd13f23bSLiran Alon return env->exception_pending && (env->hflags & HF_GUEST_MASK); 424fd13f23bSLiran Alon } 425fd13f23bSLiran Alon 426fd13f23bSLiran Alon static const VMStateDescription vmstate_exception_info = { 427fd13f23bSLiran Alon .name = "cpu/exception_info", 428fd13f23bSLiran Alon .version_id = 1, 429fd13f23bSLiran Alon .minimum_version_id = 1, 430fd13f23bSLiran Alon .needed = exception_info_needed, 431fd13f23bSLiran Alon .fields = (VMStateField[]) { 432fd13f23bSLiran Alon VMSTATE_UINT8(env.exception_pending, X86CPU), 433fd13f23bSLiran Alon VMSTATE_UINT8(env.exception_injected, X86CPU), 434fd13f23bSLiran Alon VMSTATE_UINT8(env.exception_has_payload, X86CPU), 435fd13f23bSLiran Alon VMSTATE_UINT64(env.exception_payload, X86CPU), 436fd13f23bSLiran Alon VMSTATE_END_OF_LIST() 437fd13f23bSLiran Alon } 438fd13f23bSLiran Alon }; 439fd13f23bSLiran Alon 440*d645e132SMarcelo Tosatti /* Poll control MSR enabled by default */ 441*d645e132SMarcelo Tosatti static bool poll_control_msr_needed(void *opaque) 442*d645e132SMarcelo Tosatti { 443*d645e132SMarcelo Tosatti X86CPU *cpu = opaque; 444*d645e132SMarcelo Tosatti 445*d645e132SMarcelo Tosatti return cpu->env.poll_control_msr != 1; 446*d645e132SMarcelo Tosatti } 447*d645e132SMarcelo Tosatti 448917367aaSMarcelo Tosatti static const VMStateDescription vmstate_steal_time_msr = { 449917367aaSMarcelo Tosatti .name = "cpu/steal_time_msr", 450917367aaSMarcelo Tosatti .version_id = 1, 451917367aaSMarcelo Tosatti .minimum_version_id = 1, 4525cd8cadaSJuan Quintela .needed = steal_time_msr_needed, 453917367aaSMarcelo Tosatti .fields = (VMStateField[]) { 4540e503577SMarcelo Tosatti VMSTATE_UINT64(env.steal_time_msr, X86CPU), 455917367aaSMarcelo Tosatti VMSTATE_END_OF_LIST() 456917367aaSMarcelo Tosatti } 457917367aaSMarcelo Tosatti }; 458917367aaSMarcelo Tosatti 459f6584ee2SGleb Natapov static const VMStateDescription vmstate_async_pf_msr = { 460f6584ee2SGleb Natapov .name = "cpu/async_pf_msr", 461f6584ee2SGleb Natapov .version_id = 1, 462f6584ee2SGleb Natapov .minimum_version_id = 1, 4635cd8cadaSJuan Quintela .needed = async_pf_msr_needed, 464f6584ee2SGleb Natapov .fields = (VMStateField[]) { 465f56e3a14SAndreas Färber VMSTATE_UINT64(env.async_pf_en_msr, X86CPU), 466f6584ee2SGleb Natapov VMSTATE_END_OF_LIST() 467f6584ee2SGleb Natapov } 468f6584ee2SGleb Natapov }; 469f6584ee2SGleb Natapov 470bc9a839dSMichael S. Tsirkin static const VMStateDescription vmstate_pv_eoi_msr = { 471bc9a839dSMichael S. Tsirkin .name = "cpu/async_pv_eoi_msr", 472bc9a839dSMichael S. Tsirkin .version_id = 1, 473bc9a839dSMichael S. Tsirkin .minimum_version_id = 1, 4745cd8cadaSJuan Quintela .needed = pv_eoi_msr_needed, 475bc9a839dSMichael S. Tsirkin .fields = (VMStateField[]) { 476f56e3a14SAndreas Färber VMSTATE_UINT64(env.pv_eoi_en_msr, X86CPU), 477bc9a839dSMichael S. Tsirkin VMSTATE_END_OF_LIST() 478bc9a839dSMichael S. Tsirkin } 479bc9a839dSMichael S. Tsirkin }; 480bc9a839dSMichael S. Tsirkin 481*d645e132SMarcelo Tosatti static const VMStateDescription vmstate_poll_control_msr = { 482*d645e132SMarcelo Tosatti .name = "cpu/poll_control_msr", 483*d645e132SMarcelo Tosatti .version_id = 1, 484*d645e132SMarcelo Tosatti .minimum_version_id = 1, 485*d645e132SMarcelo Tosatti .needed = poll_control_msr_needed, 486*d645e132SMarcelo Tosatti .fields = (VMStateField[]) { 487*d645e132SMarcelo Tosatti VMSTATE_UINT64(env.poll_control_msr, X86CPU), 488*d645e132SMarcelo Tosatti VMSTATE_END_OF_LIST() 489*d645e132SMarcelo Tosatti } 490*d645e132SMarcelo Tosatti }; 491*d645e132SMarcelo Tosatti 49242cc8fa6SJan Kiszka static bool fpop_ip_dp_needed(void *opaque) 49342cc8fa6SJan Kiszka { 494f56e3a14SAndreas Färber X86CPU *cpu = opaque; 495f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 49642cc8fa6SJan Kiszka 49742cc8fa6SJan Kiszka return env->fpop != 0 || env->fpip != 0 || env->fpdp != 0; 49842cc8fa6SJan Kiszka } 49942cc8fa6SJan Kiszka 50042cc8fa6SJan Kiszka static const VMStateDescription vmstate_fpop_ip_dp = { 50142cc8fa6SJan Kiszka .name = "cpu/fpop_ip_dp", 50242cc8fa6SJan Kiszka .version_id = 1, 50342cc8fa6SJan Kiszka .minimum_version_id = 1, 5045cd8cadaSJuan Quintela .needed = fpop_ip_dp_needed, 50542cc8fa6SJan Kiszka .fields = (VMStateField[]) { 506f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpop, X86CPU), 507f56e3a14SAndreas Färber VMSTATE_UINT64(env.fpip, X86CPU), 508f56e3a14SAndreas Färber VMSTATE_UINT64(env.fpdp, X86CPU), 50942cc8fa6SJan Kiszka VMSTATE_END_OF_LIST() 51042cc8fa6SJan Kiszka } 51142cc8fa6SJan Kiszka }; 51242cc8fa6SJan Kiszka 513f28558d3SWill Auld static bool tsc_adjust_needed(void *opaque) 514f28558d3SWill Auld { 515f56e3a14SAndreas Färber X86CPU *cpu = opaque; 516f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 517f28558d3SWill Auld 518f28558d3SWill Auld return env->tsc_adjust != 0; 519f28558d3SWill Auld } 520f28558d3SWill Auld 521f28558d3SWill Auld static const VMStateDescription vmstate_msr_tsc_adjust = { 522f28558d3SWill Auld .name = "cpu/msr_tsc_adjust", 523f28558d3SWill Auld .version_id = 1, 524f28558d3SWill Auld .minimum_version_id = 1, 5255cd8cadaSJuan Quintela .needed = tsc_adjust_needed, 526f28558d3SWill Auld .fields = (VMStateField[]) { 527f56e3a14SAndreas Färber VMSTATE_UINT64(env.tsc_adjust, X86CPU), 528f28558d3SWill Auld VMSTATE_END_OF_LIST() 529f28558d3SWill Auld } 530f28558d3SWill Auld }; 531f28558d3SWill Auld 532e13713dbSLiran Alon static bool msr_smi_count_needed(void *opaque) 533e13713dbSLiran Alon { 534e13713dbSLiran Alon X86CPU *cpu = opaque; 535e13713dbSLiran Alon CPUX86State *env = &cpu->env; 536e13713dbSLiran Alon 537990e0be2SPaolo Bonzini return cpu->migrate_smi_count && env->msr_smi_count != 0; 538e13713dbSLiran Alon } 539e13713dbSLiran Alon 540e13713dbSLiran Alon static const VMStateDescription vmstate_msr_smi_count = { 541e13713dbSLiran Alon .name = "cpu/msr_smi_count", 542e13713dbSLiran Alon .version_id = 1, 543e13713dbSLiran Alon .minimum_version_id = 1, 544e13713dbSLiran Alon .needed = msr_smi_count_needed, 545e13713dbSLiran Alon .fields = (VMStateField[]) { 546e13713dbSLiran Alon VMSTATE_UINT64(env.msr_smi_count, X86CPU), 547e13713dbSLiran Alon VMSTATE_END_OF_LIST() 548e13713dbSLiran Alon } 549e13713dbSLiran Alon }; 550e13713dbSLiran Alon 551aa82ba54SLiu, Jinsong static bool tscdeadline_needed(void *opaque) 552aa82ba54SLiu, Jinsong { 553f56e3a14SAndreas Färber X86CPU *cpu = opaque; 554f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 555aa82ba54SLiu, Jinsong 556aa82ba54SLiu, Jinsong return env->tsc_deadline != 0; 557aa82ba54SLiu, Jinsong } 558aa82ba54SLiu, Jinsong 559aa82ba54SLiu, Jinsong static const VMStateDescription vmstate_msr_tscdeadline = { 560aa82ba54SLiu, Jinsong .name = "cpu/msr_tscdeadline", 561aa82ba54SLiu, Jinsong .version_id = 1, 562aa82ba54SLiu, Jinsong .minimum_version_id = 1, 5635cd8cadaSJuan Quintela .needed = tscdeadline_needed, 564aa82ba54SLiu, Jinsong .fields = (VMStateField[]) { 565f56e3a14SAndreas Färber VMSTATE_UINT64(env.tsc_deadline, X86CPU), 566aa82ba54SLiu, Jinsong VMSTATE_END_OF_LIST() 567aa82ba54SLiu, Jinsong } 568aa82ba54SLiu, Jinsong }; 569aa82ba54SLiu, Jinsong 57021e87c46SAvi Kivity static bool misc_enable_needed(void *opaque) 57121e87c46SAvi Kivity { 572f56e3a14SAndreas Färber X86CPU *cpu = opaque; 573f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 57421e87c46SAvi Kivity 57521e87c46SAvi Kivity return env->msr_ia32_misc_enable != MSR_IA32_MISC_ENABLE_DEFAULT; 57621e87c46SAvi Kivity } 57721e87c46SAvi Kivity 5780779caebSArthur Chunqi Li static bool feature_control_needed(void *opaque) 5790779caebSArthur Chunqi Li { 5800779caebSArthur Chunqi Li X86CPU *cpu = opaque; 5810779caebSArthur Chunqi Li CPUX86State *env = &cpu->env; 5820779caebSArthur Chunqi Li 5830779caebSArthur Chunqi Li return env->msr_ia32_feature_control != 0; 5840779caebSArthur Chunqi Li } 5850779caebSArthur Chunqi Li 58621e87c46SAvi Kivity static const VMStateDescription vmstate_msr_ia32_misc_enable = { 58721e87c46SAvi Kivity .name = "cpu/msr_ia32_misc_enable", 58821e87c46SAvi Kivity .version_id = 1, 58921e87c46SAvi Kivity .minimum_version_id = 1, 5905cd8cadaSJuan Quintela .needed = misc_enable_needed, 59121e87c46SAvi Kivity .fields = (VMStateField[]) { 592f56e3a14SAndreas Färber VMSTATE_UINT64(env.msr_ia32_misc_enable, X86CPU), 59321e87c46SAvi Kivity VMSTATE_END_OF_LIST() 59421e87c46SAvi Kivity } 59521e87c46SAvi Kivity }; 59621e87c46SAvi Kivity 5970779caebSArthur Chunqi Li static const VMStateDescription vmstate_msr_ia32_feature_control = { 5980779caebSArthur Chunqi Li .name = "cpu/msr_ia32_feature_control", 5990779caebSArthur Chunqi Li .version_id = 1, 6000779caebSArthur Chunqi Li .minimum_version_id = 1, 6015cd8cadaSJuan Quintela .needed = feature_control_needed, 6020779caebSArthur Chunqi Li .fields = (VMStateField[]) { 6030779caebSArthur Chunqi Li VMSTATE_UINT64(env.msr_ia32_feature_control, X86CPU), 6040779caebSArthur Chunqi Li VMSTATE_END_OF_LIST() 6050779caebSArthur Chunqi Li } 6060779caebSArthur Chunqi Li }; 6070779caebSArthur Chunqi Li 6080d894367SPaolo Bonzini static bool pmu_enable_needed(void *opaque) 6090d894367SPaolo Bonzini { 6100d894367SPaolo Bonzini X86CPU *cpu = opaque; 6110d894367SPaolo Bonzini CPUX86State *env = &cpu->env; 6120d894367SPaolo Bonzini int i; 6130d894367SPaolo Bonzini 6140d894367SPaolo Bonzini if (env->msr_fixed_ctr_ctrl || env->msr_global_ctrl || 6150d894367SPaolo Bonzini env->msr_global_status || env->msr_global_ovf_ctrl) { 6160d894367SPaolo Bonzini return true; 6170d894367SPaolo Bonzini } 6180d894367SPaolo Bonzini for (i = 0; i < MAX_FIXED_COUNTERS; i++) { 6190d894367SPaolo Bonzini if (env->msr_fixed_counters[i]) { 6200d894367SPaolo Bonzini return true; 6210d894367SPaolo Bonzini } 6220d894367SPaolo Bonzini } 6230d894367SPaolo Bonzini for (i = 0; i < MAX_GP_COUNTERS; i++) { 6240d894367SPaolo Bonzini if (env->msr_gp_counters[i] || env->msr_gp_evtsel[i]) { 6250d894367SPaolo Bonzini return true; 6260d894367SPaolo Bonzini } 6270d894367SPaolo Bonzini } 6280d894367SPaolo Bonzini 6290d894367SPaolo Bonzini return false; 6300d894367SPaolo Bonzini } 6310d894367SPaolo Bonzini 6320d894367SPaolo Bonzini static const VMStateDescription vmstate_msr_architectural_pmu = { 6330d894367SPaolo Bonzini .name = "cpu/msr_architectural_pmu", 6340d894367SPaolo Bonzini .version_id = 1, 6350d894367SPaolo Bonzini .minimum_version_id = 1, 6365cd8cadaSJuan Quintela .needed = pmu_enable_needed, 6370d894367SPaolo Bonzini .fields = (VMStateField[]) { 6380d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_fixed_ctr_ctrl, X86CPU), 6390d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_global_ctrl, X86CPU), 6400d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_global_status, X86CPU), 6410d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_global_ovf_ctrl, X86CPU), 6420d894367SPaolo Bonzini VMSTATE_UINT64_ARRAY(env.msr_fixed_counters, X86CPU, MAX_FIXED_COUNTERS), 6430d894367SPaolo Bonzini VMSTATE_UINT64_ARRAY(env.msr_gp_counters, X86CPU, MAX_GP_COUNTERS), 6440d894367SPaolo Bonzini VMSTATE_UINT64_ARRAY(env.msr_gp_evtsel, X86CPU, MAX_GP_COUNTERS), 6450d894367SPaolo Bonzini VMSTATE_END_OF_LIST() 6460d894367SPaolo Bonzini } 6470d894367SPaolo Bonzini }; 6480d894367SPaolo Bonzini 64979e9ebebSLiu Jinsong static bool mpx_needed(void *opaque) 65079e9ebebSLiu Jinsong { 65179e9ebebSLiu Jinsong X86CPU *cpu = opaque; 65279e9ebebSLiu Jinsong CPUX86State *env = &cpu->env; 65379e9ebebSLiu Jinsong unsigned int i; 65479e9ebebSLiu Jinsong 65579e9ebebSLiu Jinsong for (i = 0; i < 4; i++) { 65679e9ebebSLiu Jinsong if (env->bnd_regs[i].lb || env->bnd_regs[i].ub) { 65779e9ebebSLiu Jinsong return true; 65879e9ebebSLiu Jinsong } 65979e9ebebSLiu Jinsong } 66079e9ebebSLiu Jinsong 66179e9ebebSLiu Jinsong if (env->bndcs_regs.cfgu || env->bndcs_regs.sts) { 66279e9ebebSLiu Jinsong return true; 66379e9ebebSLiu Jinsong } 66479e9ebebSLiu Jinsong 66579e9ebebSLiu Jinsong return !!env->msr_bndcfgs; 66679e9ebebSLiu Jinsong } 66779e9ebebSLiu Jinsong 66879e9ebebSLiu Jinsong static const VMStateDescription vmstate_mpx = { 66979e9ebebSLiu Jinsong .name = "cpu/mpx", 67079e9ebebSLiu Jinsong .version_id = 1, 67179e9ebebSLiu Jinsong .minimum_version_id = 1, 6725cd8cadaSJuan Quintela .needed = mpx_needed, 67379e9ebebSLiu Jinsong .fields = (VMStateField[]) { 67479e9ebebSLiu Jinsong VMSTATE_BND_REGS(env.bnd_regs, X86CPU, 4), 67579e9ebebSLiu Jinsong VMSTATE_UINT64(env.bndcs_regs.cfgu, X86CPU), 67679e9ebebSLiu Jinsong VMSTATE_UINT64(env.bndcs_regs.sts, X86CPU), 67779e9ebebSLiu Jinsong VMSTATE_UINT64(env.msr_bndcfgs, X86CPU), 67879e9ebebSLiu Jinsong VMSTATE_END_OF_LIST() 67979e9ebebSLiu Jinsong } 68079e9ebebSLiu Jinsong }; 68179e9ebebSLiu Jinsong 6821c90ef26SVadim Rozenfeld static bool hyperv_hypercall_enable_needed(void *opaque) 6831c90ef26SVadim Rozenfeld { 6841c90ef26SVadim Rozenfeld X86CPU *cpu = opaque; 6851c90ef26SVadim Rozenfeld CPUX86State *env = &cpu->env; 6861c90ef26SVadim Rozenfeld 6871c90ef26SVadim Rozenfeld return env->msr_hv_hypercall != 0 || env->msr_hv_guest_os_id != 0; 6881c90ef26SVadim Rozenfeld } 6891c90ef26SVadim Rozenfeld 6901c90ef26SVadim Rozenfeld static const VMStateDescription vmstate_msr_hypercall_hypercall = { 6911c90ef26SVadim Rozenfeld .name = "cpu/msr_hyperv_hypercall", 6921c90ef26SVadim Rozenfeld .version_id = 1, 6931c90ef26SVadim Rozenfeld .minimum_version_id = 1, 6945cd8cadaSJuan Quintela .needed = hyperv_hypercall_enable_needed, 6951c90ef26SVadim Rozenfeld .fields = (VMStateField[]) { 6961c90ef26SVadim Rozenfeld VMSTATE_UINT64(env.msr_hv_guest_os_id, X86CPU), 697466e6e9dSPaolo Bonzini VMSTATE_UINT64(env.msr_hv_hypercall, X86CPU), 6981c90ef26SVadim Rozenfeld VMSTATE_END_OF_LIST() 6991c90ef26SVadim Rozenfeld } 7001c90ef26SVadim Rozenfeld }; 7011c90ef26SVadim Rozenfeld 7025ef68987SVadim Rozenfeld static bool hyperv_vapic_enable_needed(void *opaque) 7035ef68987SVadim Rozenfeld { 7045ef68987SVadim Rozenfeld X86CPU *cpu = opaque; 7055ef68987SVadim Rozenfeld CPUX86State *env = &cpu->env; 7065ef68987SVadim Rozenfeld 7075ef68987SVadim Rozenfeld return env->msr_hv_vapic != 0; 7085ef68987SVadim Rozenfeld } 7095ef68987SVadim Rozenfeld 7105ef68987SVadim Rozenfeld static const VMStateDescription vmstate_msr_hyperv_vapic = { 7115ef68987SVadim Rozenfeld .name = "cpu/msr_hyperv_vapic", 7125ef68987SVadim Rozenfeld .version_id = 1, 7135ef68987SVadim Rozenfeld .minimum_version_id = 1, 7145cd8cadaSJuan Quintela .needed = hyperv_vapic_enable_needed, 7155ef68987SVadim Rozenfeld .fields = (VMStateField[]) { 7165ef68987SVadim Rozenfeld VMSTATE_UINT64(env.msr_hv_vapic, X86CPU), 7175ef68987SVadim Rozenfeld VMSTATE_END_OF_LIST() 7185ef68987SVadim Rozenfeld } 7195ef68987SVadim Rozenfeld }; 7205ef68987SVadim Rozenfeld 72148a5f3bcSVadim Rozenfeld static bool hyperv_time_enable_needed(void *opaque) 72248a5f3bcSVadim Rozenfeld { 72348a5f3bcSVadim Rozenfeld X86CPU *cpu = opaque; 72448a5f3bcSVadim Rozenfeld CPUX86State *env = &cpu->env; 72548a5f3bcSVadim Rozenfeld 72648a5f3bcSVadim Rozenfeld return env->msr_hv_tsc != 0; 72748a5f3bcSVadim Rozenfeld } 72848a5f3bcSVadim Rozenfeld 72948a5f3bcSVadim Rozenfeld static const VMStateDescription vmstate_msr_hyperv_time = { 73048a5f3bcSVadim Rozenfeld .name = "cpu/msr_hyperv_time", 73148a5f3bcSVadim Rozenfeld .version_id = 1, 73248a5f3bcSVadim Rozenfeld .minimum_version_id = 1, 7335cd8cadaSJuan Quintela .needed = hyperv_time_enable_needed, 73448a5f3bcSVadim Rozenfeld .fields = (VMStateField[]) { 73548a5f3bcSVadim Rozenfeld VMSTATE_UINT64(env.msr_hv_tsc, X86CPU), 73648a5f3bcSVadim Rozenfeld VMSTATE_END_OF_LIST() 73748a5f3bcSVadim Rozenfeld } 73848a5f3bcSVadim Rozenfeld }; 73948a5f3bcSVadim Rozenfeld 740f2a53c9eSAndrey Smetanin static bool hyperv_crash_enable_needed(void *opaque) 741f2a53c9eSAndrey Smetanin { 742f2a53c9eSAndrey Smetanin X86CPU *cpu = opaque; 743f2a53c9eSAndrey Smetanin CPUX86State *env = &cpu->env; 744f2a53c9eSAndrey Smetanin int i; 745f2a53c9eSAndrey Smetanin 7465e953812SRoman Kagan for (i = 0; i < HV_CRASH_PARAMS; i++) { 747f2a53c9eSAndrey Smetanin if (env->msr_hv_crash_params[i]) { 748f2a53c9eSAndrey Smetanin return true; 749f2a53c9eSAndrey Smetanin } 750f2a53c9eSAndrey Smetanin } 751f2a53c9eSAndrey Smetanin return false; 752f2a53c9eSAndrey Smetanin } 753f2a53c9eSAndrey Smetanin 754f2a53c9eSAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_crash = { 755f2a53c9eSAndrey Smetanin .name = "cpu/msr_hyperv_crash", 756f2a53c9eSAndrey Smetanin .version_id = 1, 757f2a53c9eSAndrey Smetanin .minimum_version_id = 1, 758f2a53c9eSAndrey Smetanin .needed = hyperv_crash_enable_needed, 759f2a53c9eSAndrey Smetanin .fields = (VMStateField[]) { 7605e953812SRoman Kagan VMSTATE_UINT64_ARRAY(env.msr_hv_crash_params, X86CPU, HV_CRASH_PARAMS), 761f2a53c9eSAndrey Smetanin VMSTATE_END_OF_LIST() 762f2a53c9eSAndrey Smetanin } 763f2a53c9eSAndrey Smetanin }; 764f2a53c9eSAndrey Smetanin 76546eb8f98SAndrey Smetanin static bool hyperv_runtime_enable_needed(void *opaque) 76646eb8f98SAndrey Smetanin { 76746eb8f98SAndrey Smetanin X86CPU *cpu = opaque; 76846eb8f98SAndrey Smetanin CPUX86State *env = &cpu->env; 76946eb8f98SAndrey Smetanin 7702d384d7cSVitaly Kuznetsov if (!hyperv_feat_enabled(cpu, HYPERV_FEAT_RUNTIME)) { 77151227875SZhuangYanying return false; 77251227875SZhuangYanying } 77351227875SZhuangYanying 77446eb8f98SAndrey Smetanin return env->msr_hv_runtime != 0; 77546eb8f98SAndrey Smetanin } 77646eb8f98SAndrey Smetanin 77746eb8f98SAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_runtime = { 77846eb8f98SAndrey Smetanin .name = "cpu/msr_hyperv_runtime", 77946eb8f98SAndrey Smetanin .version_id = 1, 78046eb8f98SAndrey Smetanin .minimum_version_id = 1, 78146eb8f98SAndrey Smetanin .needed = hyperv_runtime_enable_needed, 78246eb8f98SAndrey Smetanin .fields = (VMStateField[]) { 78346eb8f98SAndrey Smetanin VMSTATE_UINT64(env.msr_hv_runtime, X86CPU), 78446eb8f98SAndrey Smetanin VMSTATE_END_OF_LIST() 78546eb8f98SAndrey Smetanin } 78646eb8f98SAndrey Smetanin }; 78746eb8f98SAndrey Smetanin 788866eea9aSAndrey Smetanin static bool hyperv_synic_enable_needed(void *opaque) 789866eea9aSAndrey Smetanin { 790866eea9aSAndrey Smetanin X86CPU *cpu = opaque; 791866eea9aSAndrey Smetanin CPUX86State *env = &cpu->env; 792866eea9aSAndrey Smetanin int i; 793866eea9aSAndrey Smetanin 794866eea9aSAndrey Smetanin if (env->msr_hv_synic_control != 0 || 795866eea9aSAndrey Smetanin env->msr_hv_synic_evt_page != 0 || 796866eea9aSAndrey Smetanin env->msr_hv_synic_msg_page != 0) { 797866eea9aSAndrey Smetanin return true; 798866eea9aSAndrey Smetanin } 799866eea9aSAndrey Smetanin 800866eea9aSAndrey Smetanin for (i = 0; i < ARRAY_SIZE(env->msr_hv_synic_sint); i++) { 801866eea9aSAndrey Smetanin if (env->msr_hv_synic_sint[i] != 0) { 802866eea9aSAndrey Smetanin return true; 803866eea9aSAndrey Smetanin } 804866eea9aSAndrey Smetanin } 805866eea9aSAndrey Smetanin 806866eea9aSAndrey Smetanin return false; 807866eea9aSAndrey Smetanin } 808866eea9aSAndrey Smetanin 809606c34bfSRoman Kagan static int hyperv_synic_post_load(void *opaque, int version_id) 810606c34bfSRoman Kagan { 811606c34bfSRoman Kagan X86CPU *cpu = opaque; 812606c34bfSRoman Kagan hyperv_x86_synic_update(cpu); 813606c34bfSRoman Kagan return 0; 814606c34bfSRoman Kagan } 815606c34bfSRoman Kagan 816866eea9aSAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_synic = { 817866eea9aSAndrey Smetanin .name = "cpu/msr_hyperv_synic", 818866eea9aSAndrey Smetanin .version_id = 1, 819866eea9aSAndrey Smetanin .minimum_version_id = 1, 820866eea9aSAndrey Smetanin .needed = hyperv_synic_enable_needed, 821606c34bfSRoman Kagan .post_load = hyperv_synic_post_load, 822866eea9aSAndrey Smetanin .fields = (VMStateField[]) { 823866eea9aSAndrey Smetanin VMSTATE_UINT64(env.msr_hv_synic_control, X86CPU), 824866eea9aSAndrey Smetanin VMSTATE_UINT64(env.msr_hv_synic_evt_page, X86CPU), 825866eea9aSAndrey Smetanin VMSTATE_UINT64(env.msr_hv_synic_msg_page, X86CPU), 8265e953812SRoman Kagan VMSTATE_UINT64_ARRAY(env.msr_hv_synic_sint, X86CPU, HV_SINT_COUNT), 827866eea9aSAndrey Smetanin VMSTATE_END_OF_LIST() 828866eea9aSAndrey Smetanin } 829866eea9aSAndrey Smetanin }; 830866eea9aSAndrey Smetanin 831ff99aa64SAndrey Smetanin static bool hyperv_stimer_enable_needed(void *opaque) 832ff99aa64SAndrey Smetanin { 833ff99aa64SAndrey Smetanin X86CPU *cpu = opaque; 834ff99aa64SAndrey Smetanin CPUX86State *env = &cpu->env; 835ff99aa64SAndrey Smetanin int i; 836ff99aa64SAndrey Smetanin 837ff99aa64SAndrey Smetanin for (i = 0; i < ARRAY_SIZE(env->msr_hv_stimer_config); i++) { 838ff99aa64SAndrey Smetanin if (env->msr_hv_stimer_config[i] || env->msr_hv_stimer_count[i]) { 839ff99aa64SAndrey Smetanin return true; 840ff99aa64SAndrey Smetanin } 841ff99aa64SAndrey Smetanin } 842ff99aa64SAndrey Smetanin return false; 843ff99aa64SAndrey Smetanin } 844ff99aa64SAndrey Smetanin 845ff99aa64SAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_stimer = { 846ff99aa64SAndrey Smetanin .name = "cpu/msr_hyperv_stimer", 847ff99aa64SAndrey Smetanin .version_id = 1, 848ff99aa64SAndrey Smetanin .minimum_version_id = 1, 849ff99aa64SAndrey Smetanin .needed = hyperv_stimer_enable_needed, 850ff99aa64SAndrey Smetanin .fields = (VMStateField[]) { 8515e953812SRoman Kagan VMSTATE_UINT64_ARRAY(env.msr_hv_stimer_config, X86CPU, 8525e953812SRoman Kagan HV_STIMER_COUNT), 8535e953812SRoman Kagan VMSTATE_UINT64_ARRAY(env.msr_hv_stimer_count, X86CPU, HV_STIMER_COUNT), 854ff99aa64SAndrey Smetanin VMSTATE_END_OF_LIST() 855ff99aa64SAndrey Smetanin } 856ff99aa64SAndrey Smetanin }; 857ff99aa64SAndrey Smetanin 858ba6a4fd9SVitaly Kuznetsov static bool hyperv_reenlightenment_enable_needed(void *opaque) 859ba6a4fd9SVitaly Kuznetsov { 860ba6a4fd9SVitaly Kuznetsov X86CPU *cpu = opaque; 861ba6a4fd9SVitaly Kuznetsov CPUX86State *env = &cpu->env; 862ba6a4fd9SVitaly Kuznetsov 863ba6a4fd9SVitaly Kuznetsov return env->msr_hv_reenlightenment_control != 0 || 864ba6a4fd9SVitaly Kuznetsov env->msr_hv_tsc_emulation_control != 0 || 865ba6a4fd9SVitaly Kuznetsov env->msr_hv_tsc_emulation_status != 0; 866ba6a4fd9SVitaly Kuznetsov } 867ba6a4fd9SVitaly Kuznetsov 868ba6a4fd9SVitaly Kuznetsov static const VMStateDescription vmstate_msr_hyperv_reenlightenment = { 869ba6a4fd9SVitaly Kuznetsov .name = "cpu/msr_hyperv_reenlightenment", 870ba6a4fd9SVitaly Kuznetsov .version_id = 1, 871ba6a4fd9SVitaly Kuznetsov .minimum_version_id = 1, 872ba6a4fd9SVitaly Kuznetsov .needed = hyperv_reenlightenment_enable_needed, 873ba6a4fd9SVitaly Kuznetsov .fields = (VMStateField[]) { 874ba6a4fd9SVitaly Kuznetsov VMSTATE_UINT64(env.msr_hv_reenlightenment_control, X86CPU), 875ba6a4fd9SVitaly Kuznetsov VMSTATE_UINT64(env.msr_hv_tsc_emulation_control, X86CPU), 876ba6a4fd9SVitaly Kuznetsov VMSTATE_UINT64(env.msr_hv_tsc_emulation_status, X86CPU), 877ba6a4fd9SVitaly Kuznetsov VMSTATE_END_OF_LIST() 878ba6a4fd9SVitaly Kuznetsov } 879ba6a4fd9SVitaly Kuznetsov }; 880ba6a4fd9SVitaly Kuznetsov 8819aecd6f8SChao Peng static bool avx512_needed(void *opaque) 8829aecd6f8SChao Peng { 8839aecd6f8SChao Peng X86CPU *cpu = opaque; 8849aecd6f8SChao Peng CPUX86State *env = &cpu->env; 8859aecd6f8SChao Peng unsigned int i; 8869aecd6f8SChao Peng 8879aecd6f8SChao Peng for (i = 0; i < NB_OPMASK_REGS; i++) { 8889aecd6f8SChao Peng if (env->opmask_regs[i]) { 8899aecd6f8SChao Peng return true; 8909aecd6f8SChao Peng } 8919aecd6f8SChao Peng } 8929aecd6f8SChao Peng 8939aecd6f8SChao Peng for (i = 0; i < CPU_NB_REGS; i++) { 89419cbd87cSEduardo Habkost #define ENV_XMM(reg, field) (env->xmm_regs[reg].ZMM_Q(field)) 895b7711471SPaolo Bonzini if (ENV_XMM(i, 4) || ENV_XMM(i, 6) || 896b7711471SPaolo Bonzini ENV_XMM(i, 5) || ENV_XMM(i, 7)) { 8979aecd6f8SChao Peng return true; 8989aecd6f8SChao Peng } 8999aecd6f8SChao Peng #ifdef TARGET_X86_64 900b7711471SPaolo Bonzini if (ENV_XMM(i+16, 0) || ENV_XMM(i+16, 1) || 901b7711471SPaolo Bonzini ENV_XMM(i+16, 2) || ENV_XMM(i+16, 3) || 902b7711471SPaolo Bonzini ENV_XMM(i+16, 4) || ENV_XMM(i+16, 5) || 903b7711471SPaolo Bonzini ENV_XMM(i+16, 6) || ENV_XMM(i+16, 7)) { 9049aecd6f8SChao Peng return true; 9059aecd6f8SChao Peng } 9069aecd6f8SChao Peng #endif 9079aecd6f8SChao Peng } 9089aecd6f8SChao Peng 9099aecd6f8SChao Peng return false; 9109aecd6f8SChao Peng } 9119aecd6f8SChao Peng 9129aecd6f8SChao Peng static const VMStateDescription vmstate_avx512 = { 9139aecd6f8SChao Peng .name = "cpu/avx512", 9149aecd6f8SChao Peng .version_id = 1, 9159aecd6f8SChao Peng .minimum_version_id = 1, 9165cd8cadaSJuan Quintela .needed = avx512_needed, 9179aecd6f8SChao Peng .fields = (VMStateField[]) { 9189aecd6f8SChao Peng VMSTATE_UINT64_ARRAY(env.opmask_regs, X86CPU, NB_OPMASK_REGS), 919b7711471SPaolo Bonzini VMSTATE_ZMMH_REGS_VARS(env.xmm_regs, X86CPU, 0), 9209aecd6f8SChao Peng #ifdef TARGET_X86_64 921b7711471SPaolo Bonzini VMSTATE_Hi16_ZMM_REGS_VARS(env.xmm_regs, X86CPU, 16), 9229aecd6f8SChao Peng #endif 9239aecd6f8SChao Peng VMSTATE_END_OF_LIST() 9249aecd6f8SChao Peng } 9259aecd6f8SChao Peng }; 9269aecd6f8SChao Peng 92718cd2c17SWanpeng Li static bool xss_needed(void *opaque) 92818cd2c17SWanpeng Li { 92918cd2c17SWanpeng Li X86CPU *cpu = opaque; 93018cd2c17SWanpeng Li CPUX86State *env = &cpu->env; 93118cd2c17SWanpeng Li 93218cd2c17SWanpeng Li return env->xss != 0; 93318cd2c17SWanpeng Li } 93418cd2c17SWanpeng Li 93518cd2c17SWanpeng Li static const VMStateDescription vmstate_xss = { 93618cd2c17SWanpeng Li .name = "cpu/xss", 93718cd2c17SWanpeng Li .version_id = 1, 93818cd2c17SWanpeng Li .minimum_version_id = 1, 9395cd8cadaSJuan Quintela .needed = xss_needed, 94018cd2c17SWanpeng Li .fields = (VMStateField[]) { 94118cd2c17SWanpeng Li VMSTATE_UINT64(env.xss, X86CPU), 94218cd2c17SWanpeng Li VMSTATE_END_OF_LIST() 94318cd2c17SWanpeng Li } 94418cd2c17SWanpeng Li }; 94518cd2c17SWanpeng Li 946f74eefe0SHuaitong Han #ifdef TARGET_X86_64 947f74eefe0SHuaitong Han static bool pkru_needed(void *opaque) 948f74eefe0SHuaitong Han { 949f74eefe0SHuaitong Han X86CPU *cpu = opaque; 950f74eefe0SHuaitong Han CPUX86State *env = &cpu->env; 951f74eefe0SHuaitong Han 952f74eefe0SHuaitong Han return env->pkru != 0; 953f74eefe0SHuaitong Han } 954f74eefe0SHuaitong Han 955f74eefe0SHuaitong Han static const VMStateDescription vmstate_pkru = { 956f74eefe0SHuaitong Han .name = "cpu/pkru", 957f74eefe0SHuaitong Han .version_id = 1, 958f74eefe0SHuaitong Han .minimum_version_id = 1, 959f74eefe0SHuaitong Han .needed = pkru_needed, 960f74eefe0SHuaitong Han .fields = (VMStateField[]){ 961f74eefe0SHuaitong Han VMSTATE_UINT32(env.pkru, X86CPU), 962f74eefe0SHuaitong Han VMSTATE_END_OF_LIST() 963f74eefe0SHuaitong Han } 964f74eefe0SHuaitong Han }; 965f74eefe0SHuaitong Han #endif 966f74eefe0SHuaitong Han 96736f96c4bSHaozhong Zhang static bool tsc_khz_needed(void *opaque) 96836f96c4bSHaozhong Zhang { 96936f96c4bSHaozhong Zhang X86CPU *cpu = opaque; 97036f96c4bSHaozhong Zhang CPUX86State *env = &cpu->env; 97136f96c4bSHaozhong Zhang MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine()); 97236f96c4bSHaozhong Zhang PCMachineClass *pcmc = PC_MACHINE_CLASS(mc); 97336f96c4bSHaozhong Zhang return env->tsc_khz && pcmc->save_tsc_khz; 97436f96c4bSHaozhong Zhang } 97536f96c4bSHaozhong Zhang 97636f96c4bSHaozhong Zhang static const VMStateDescription vmstate_tsc_khz = { 97736f96c4bSHaozhong Zhang .name = "cpu/tsc_khz", 97836f96c4bSHaozhong Zhang .version_id = 1, 97936f96c4bSHaozhong Zhang .minimum_version_id = 1, 98036f96c4bSHaozhong Zhang .needed = tsc_khz_needed, 98136f96c4bSHaozhong Zhang .fields = (VMStateField[]) { 98236f96c4bSHaozhong Zhang VMSTATE_INT64(env.tsc_khz, X86CPU), 98336f96c4bSHaozhong Zhang VMSTATE_END_OF_LIST() 98436f96c4bSHaozhong Zhang } 98536f96c4bSHaozhong Zhang }; 98636f96c4bSHaozhong Zhang 987ebbfef2fSLiran Alon #ifdef CONFIG_KVM 988ebbfef2fSLiran Alon 989ebbfef2fSLiran Alon static bool vmx_vmcs12_needed(void *opaque) 990ebbfef2fSLiran Alon { 991ebbfef2fSLiran Alon struct kvm_nested_state *nested_state = opaque; 992ebbfef2fSLiran Alon return (nested_state->size > 993ebbfef2fSLiran Alon offsetof(struct kvm_nested_state, data.vmx[0].vmcs12)); 994ebbfef2fSLiran Alon } 995ebbfef2fSLiran Alon 996ebbfef2fSLiran Alon static const VMStateDescription vmstate_vmx_vmcs12 = { 997ebbfef2fSLiran Alon .name = "cpu/kvm_nested_state/vmx/vmcs12", 998ebbfef2fSLiran Alon .version_id = 1, 999ebbfef2fSLiran Alon .minimum_version_id = 1, 1000ebbfef2fSLiran Alon .needed = vmx_vmcs12_needed, 1001ebbfef2fSLiran Alon .fields = (VMStateField[]) { 1002ebbfef2fSLiran Alon VMSTATE_UINT8_ARRAY(data.vmx[0].vmcs12, 1003ebbfef2fSLiran Alon struct kvm_nested_state, 1004ebbfef2fSLiran Alon KVM_STATE_NESTED_VMX_VMCS_SIZE), 1005ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 1006ebbfef2fSLiran Alon } 1007ebbfef2fSLiran Alon }; 1008ebbfef2fSLiran Alon 1009ebbfef2fSLiran Alon static bool vmx_shadow_vmcs12_needed(void *opaque) 1010ebbfef2fSLiran Alon { 1011ebbfef2fSLiran Alon struct kvm_nested_state *nested_state = opaque; 1012ebbfef2fSLiran Alon return (nested_state->size > 1013ebbfef2fSLiran Alon offsetof(struct kvm_nested_state, data.vmx[0].shadow_vmcs12)); 1014ebbfef2fSLiran Alon } 1015ebbfef2fSLiran Alon 1016ebbfef2fSLiran Alon static const VMStateDescription vmstate_vmx_shadow_vmcs12 = { 1017ebbfef2fSLiran Alon .name = "cpu/kvm_nested_state/vmx/shadow_vmcs12", 1018ebbfef2fSLiran Alon .version_id = 1, 1019ebbfef2fSLiran Alon .minimum_version_id = 1, 1020ebbfef2fSLiran Alon .needed = vmx_shadow_vmcs12_needed, 1021ebbfef2fSLiran Alon .fields = (VMStateField[]) { 1022ebbfef2fSLiran Alon VMSTATE_UINT8_ARRAY(data.vmx[0].shadow_vmcs12, 1023ebbfef2fSLiran Alon struct kvm_nested_state, 1024ebbfef2fSLiran Alon KVM_STATE_NESTED_VMX_VMCS_SIZE), 1025ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 1026ebbfef2fSLiran Alon } 1027ebbfef2fSLiran Alon }; 1028ebbfef2fSLiran Alon 1029ebbfef2fSLiran Alon static bool vmx_nested_state_needed(void *opaque) 1030ebbfef2fSLiran Alon { 1031ebbfef2fSLiran Alon struct kvm_nested_state *nested_state = opaque; 1032ebbfef2fSLiran Alon 1033ec7b1bbdSLiran Alon return (nested_state->format == KVM_STATE_NESTED_FORMAT_VMX && 1034ec7b1bbdSLiran Alon nested_state->hdr.vmx.vmxon_pa != -1ull); 1035ebbfef2fSLiran Alon } 1036ebbfef2fSLiran Alon 1037ebbfef2fSLiran Alon static const VMStateDescription vmstate_vmx_nested_state = { 1038ebbfef2fSLiran Alon .name = "cpu/kvm_nested_state/vmx", 1039ebbfef2fSLiran Alon .version_id = 1, 1040ebbfef2fSLiran Alon .minimum_version_id = 1, 1041ebbfef2fSLiran Alon .needed = vmx_nested_state_needed, 1042ebbfef2fSLiran Alon .fields = (VMStateField[]) { 1043ebbfef2fSLiran Alon VMSTATE_U64(hdr.vmx.vmxon_pa, struct kvm_nested_state), 1044ebbfef2fSLiran Alon VMSTATE_U64(hdr.vmx.vmcs12_pa, struct kvm_nested_state), 1045ebbfef2fSLiran Alon VMSTATE_U16(hdr.vmx.smm.flags, struct kvm_nested_state), 1046ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 1047ebbfef2fSLiran Alon }, 1048ebbfef2fSLiran Alon .subsections = (const VMStateDescription*[]) { 1049ebbfef2fSLiran Alon &vmstate_vmx_vmcs12, 1050ebbfef2fSLiran Alon &vmstate_vmx_shadow_vmcs12, 1051ebbfef2fSLiran Alon NULL, 1052ebbfef2fSLiran Alon } 1053ebbfef2fSLiran Alon }; 1054ebbfef2fSLiran Alon 1055ebbfef2fSLiran Alon static bool nested_state_needed(void *opaque) 1056ebbfef2fSLiran Alon { 1057ebbfef2fSLiran Alon X86CPU *cpu = opaque; 1058ebbfef2fSLiran Alon CPUX86State *env = &cpu->env; 1059ebbfef2fSLiran Alon 1060ebbfef2fSLiran Alon return (env->nested_state && 10611e44f3abSPaolo Bonzini vmx_nested_state_needed(env->nested_state)); 1062ebbfef2fSLiran Alon } 1063ebbfef2fSLiran Alon 1064ebbfef2fSLiran Alon static int nested_state_post_load(void *opaque, int version_id) 1065ebbfef2fSLiran Alon { 1066ebbfef2fSLiran Alon X86CPU *cpu = opaque; 1067ebbfef2fSLiran Alon CPUX86State *env = &cpu->env; 1068ebbfef2fSLiran Alon struct kvm_nested_state *nested_state = env->nested_state; 1069ebbfef2fSLiran Alon int min_nested_state_len = offsetof(struct kvm_nested_state, data); 1070ebbfef2fSLiran Alon int max_nested_state_len = kvm_max_nested_state_length(); 1071ebbfef2fSLiran Alon 1072ebbfef2fSLiran Alon /* 1073ebbfef2fSLiran Alon * If our kernel don't support setting nested state 1074ebbfef2fSLiran Alon * and we have received nested state from migration stream, 1075ebbfef2fSLiran Alon * we need to fail migration 1076ebbfef2fSLiran Alon */ 1077ebbfef2fSLiran Alon if (max_nested_state_len <= 0) { 1078ebbfef2fSLiran Alon error_report("Received nested state when kernel cannot restore it"); 1079ebbfef2fSLiran Alon return -EINVAL; 1080ebbfef2fSLiran Alon } 1081ebbfef2fSLiran Alon 1082ebbfef2fSLiran Alon /* 1083ebbfef2fSLiran Alon * Verify that the size of received nested_state struct 1084ebbfef2fSLiran Alon * at least cover required header and is not larger 1085ebbfef2fSLiran Alon * than the max size that our kernel support 1086ebbfef2fSLiran Alon */ 1087ebbfef2fSLiran Alon if (nested_state->size < min_nested_state_len) { 1088ebbfef2fSLiran Alon error_report("Received nested state size less than min: " 1089ebbfef2fSLiran Alon "len=%d, min=%d", 1090ebbfef2fSLiran Alon nested_state->size, min_nested_state_len); 1091ebbfef2fSLiran Alon return -EINVAL; 1092ebbfef2fSLiran Alon } 1093ebbfef2fSLiran Alon if (nested_state->size > max_nested_state_len) { 1094ebbfef2fSLiran Alon error_report("Recieved unsupported nested state size: " 1095ebbfef2fSLiran Alon "nested_state->size=%d, max=%d", 1096ebbfef2fSLiran Alon nested_state->size, max_nested_state_len); 1097ebbfef2fSLiran Alon return -EINVAL; 1098ebbfef2fSLiran Alon } 1099ebbfef2fSLiran Alon 1100ebbfef2fSLiran Alon /* Verify format is valid */ 1101ebbfef2fSLiran Alon if ((nested_state->format != KVM_STATE_NESTED_FORMAT_VMX) && 1102ebbfef2fSLiran Alon (nested_state->format != KVM_STATE_NESTED_FORMAT_SVM)) { 1103ebbfef2fSLiran Alon error_report("Received invalid nested state format: %d", 1104ebbfef2fSLiran Alon nested_state->format); 1105ebbfef2fSLiran Alon return -EINVAL; 1106ebbfef2fSLiran Alon } 1107ebbfef2fSLiran Alon 1108ebbfef2fSLiran Alon return 0; 1109ebbfef2fSLiran Alon } 1110ebbfef2fSLiran Alon 1111ebbfef2fSLiran Alon static const VMStateDescription vmstate_kvm_nested_state = { 1112ebbfef2fSLiran Alon .name = "cpu/kvm_nested_state", 1113ebbfef2fSLiran Alon .version_id = 1, 1114ebbfef2fSLiran Alon .minimum_version_id = 1, 1115ebbfef2fSLiran Alon .fields = (VMStateField[]) { 1116ebbfef2fSLiran Alon VMSTATE_U16(flags, struct kvm_nested_state), 1117ebbfef2fSLiran Alon VMSTATE_U16(format, struct kvm_nested_state), 1118ebbfef2fSLiran Alon VMSTATE_U32(size, struct kvm_nested_state), 1119ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 1120ebbfef2fSLiran Alon }, 1121ebbfef2fSLiran Alon .subsections = (const VMStateDescription*[]) { 1122ebbfef2fSLiran Alon &vmstate_vmx_nested_state, 1123ebbfef2fSLiran Alon NULL 1124ebbfef2fSLiran Alon } 1125ebbfef2fSLiran Alon }; 1126ebbfef2fSLiran Alon 1127ebbfef2fSLiran Alon static const VMStateDescription vmstate_nested_state = { 1128ebbfef2fSLiran Alon .name = "cpu/nested_state", 1129ebbfef2fSLiran Alon .version_id = 1, 1130ebbfef2fSLiran Alon .minimum_version_id = 1, 1131ebbfef2fSLiran Alon .needed = nested_state_needed, 1132ebbfef2fSLiran Alon .post_load = nested_state_post_load, 1133ebbfef2fSLiran Alon .fields = (VMStateField[]) { 1134ebbfef2fSLiran Alon VMSTATE_STRUCT_POINTER(env.nested_state, X86CPU, 1135ebbfef2fSLiran Alon vmstate_kvm_nested_state, 1136ebbfef2fSLiran Alon struct kvm_nested_state), 1137ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 1138ebbfef2fSLiran Alon } 1139ebbfef2fSLiran Alon }; 1140ebbfef2fSLiran Alon 1141ebbfef2fSLiran Alon #endif 1142ebbfef2fSLiran Alon 114387f8b626SAshok Raj static bool mcg_ext_ctl_needed(void *opaque) 114487f8b626SAshok Raj { 114587f8b626SAshok Raj X86CPU *cpu = opaque; 114687f8b626SAshok Raj CPUX86State *env = &cpu->env; 114787f8b626SAshok Raj return cpu->enable_lmce && env->mcg_ext_ctl; 114887f8b626SAshok Raj } 114987f8b626SAshok Raj 115087f8b626SAshok Raj static const VMStateDescription vmstate_mcg_ext_ctl = { 115187f8b626SAshok Raj .name = "cpu/mcg_ext_ctl", 115287f8b626SAshok Raj .version_id = 1, 115387f8b626SAshok Raj .minimum_version_id = 1, 115487f8b626SAshok Raj .needed = mcg_ext_ctl_needed, 115587f8b626SAshok Raj .fields = (VMStateField[]) { 115687f8b626SAshok Raj VMSTATE_UINT64(env.mcg_ext_ctl, X86CPU), 115787f8b626SAshok Raj VMSTATE_END_OF_LIST() 115887f8b626SAshok Raj } 115987f8b626SAshok Raj }; 116087f8b626SAshok Raj 1161a33a2cfeSPaolo Bonzini static bool spec_ctrl_needed(void *opaque) 1162a33a2cfeSPaolo Bonzini { 1163a33a2cfeSPaolo Bonzini X86CPU *cpu = opaque; 1164a33a2cfeSPaolo Bonzini CPUX86State *env = &cpu->env; 1165a33a2cfeSPaolo Bonzini 1166a33a2cfeSPaolo Bonzini return env->spec_ctrl != 0; 1167a33a2cfeSPaolo Bonzini } 1168a33a2cfeSPaolo Bonzini 1169a33a2cfeSPaolo Bonzini static const VMStateDescription vmstate_spec_ctrl = { 1170a33a2cfeSPaolo Bonzini .name = "cpu/spec_ctrl", 1171a33a2cfeSPaolo Bonzini .version_id = 1, 1172a33a2cfeSPaolo Bonzini .minimum_version_id = 1, 1173a33a2cfeSPaolo Bonzini .needed = spec_ctrl_needed, 1174a33a2cfeSPaolo Bonzini .fields = (VMStateField[]){ 1175a33a2cfeSPaolo Bonzini VMSTATE_UINT64(env.spec_ctrl, X86CPU), 1176a33a2cfeSPaolo Bonzini VMSTATE_END_OF_LIST() 1177a33a2cfeSPaolo Bonzini } 1178a33a2cfeSPaolo Bonzini }; 1179a33a2cfeSPaolo Bonzini 1180b77146e9SChao Peng static bool intel_pt_enable_needed(void *opaque) 1181b77146e9SChao Peng { 1182b77146e9SChao Peng X86CPU *cpu = opaque; 1183b77146e9SChao Peng CPUX86State *env = &cpu->env; 1184b77146e9SChao Peng int i; 1185b77146e9SChao Peng 1186b77146e9SChao Peng if (env->msr_rtit_ctrl || env->msr_rtit_status || 1187b77146e9SChao Peng env->msr_rtit_output_base || env->msr_rtit_output_mask || 1188b77146e9SChao Peng env->msr_rtit_cr3_match) { 1189b77146e9SChao Peng return true; 1190b77146e9SChao Peng } 1191b77146e9SChao Peng 1192b77146e9SChao Peng for (i = 0; i < MAX_RTIT_ADDRS; i++) { 1193b77146e9SChao Peng if (env->msr_rtit_addrs[i]) { 1194b77146e9SChao Peng return true; 1195b77146e9SChao Peng } 1196b77146e9SChao Peng } 1197b77146e9SChao Peng 1198b77146e9SChao Peng return false; 1199b77146e9SChao Peng } 1200b77146e9SChao Peng 1201b77146e9SChao Peng static const VMStateDescription vmstate_msr_intel_pt = { 1202b77146e9SChao Peng .name = "cpu/intel_pt", 1203b77146e9SChao Peng .version_id = 1, 1204b77146e9SChao Peng .minimum_version_id = 1, 1205b77146e9SChao Peng .needed = intel_pt_enable_needed, 1206b77146e9SChao Peng .fields = (VMStateField[]) { 1207b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_ctrl, X86CPU), 1208b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_status, X86CPU), 1209b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_output_base, X86CPU), 1210b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_output_mask, X86CPU), 1211b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_cr3_match, X86CPU), 1212b77146e9SChao Peng VMSTATE_UINT64_ARRAY(env.msr_rtit_addrs, X86CPU, MAX_RTIT_ADDRS), 1213b77146e9SChao Peng VMSTATE_END_OF_LIST() 1214b77146e9SChao Peng } 1215b77146e9SChao Peng }; 1216b77146e9SChao Peng 1217cfeea0c0SKonrad Rzeszutek Wilk static bool virt_ssbd_needed(void *opaque) 1218cfeea0c0SKonrad Rzeszutek Wilk { 1219cfeea0c0SKonrad Rzeszutek Wilk X86CPU *cpu = opaque; 1220cfeea0c0SKonrad Rzeszutek Wilk CPUX86State *env = &cpu->env; 1221cfeea0c0SKonrad Rzeszutek Wilk 1222cfeea0c0SKonrad Rzeszutek Wilk return env->virt_ssbd != 0; 1223cfeea0c0SKonrad Rzeszutek Wilk } 1224cfeea0c0SKonrad Rzeszutek Wilk 1225cfeea0c0SKonrad Rzeszutek Wilk static const VMStateDescription vmstate_msr_virt_ssbd = { 1226cfeea0c0SKonrad Rzeszutek Wilk .name = "cpu/virt_ssbd", 1227cfeea0c0SKonrad Rzeszutek Wilk .version_id = 1, 1228cfeea0c0SKonrad Rzeszutek Wilk .minimum_version_id = 1, 1229cfeea0c0SKonrad Rzeszutek Wilk .needed = virt_ssbd_needed, 1230cfeea0c0SKonrad Rzeszutek Wilk .fields = (VMStateField[]){ 1231cfeea0c0SKonrad Rzeszutek Wilk VMSTATE_UINT64(env.virt_ssbd, X86CPU), 1232cfeea0c0SKonrad Rzeszutek Wilk VMSTATE_END_OF_LIST() 1233cfeea0c0SKonrad Rzeszutek Wilk } 1234cfeea0c0SKonrad Rzeszutek Wilk }; 1235cfeea0c0SKonrad Rzeszutek Wilk 1236fe441054SJan Kiszka static bool svm_npt_needed(void *opaque) 1237fe441054SJan Kiszka { 1238fe441054SJan Kiszka X86CPU *cpu = opaque; 1239fe441054SJan Kiszka CPUX86State *env = &cpu->env; 1240fe441054SJan Kiszka 1241fe441054SJan Kiszka return !!(env->hflags2 & HF2_NPT_MASK); 1242fe441054SJan Kiszka } 1243fe441054SJan Kiszka 1244fe441054SJan Kiszka static const VMStateDescription vmstate_svm_npt = { 1245fe441054SJan Kiszka .name = "cpu/svn_npt", 1246fe441054SJan Kiszka .version_id = 1, 1247fe441054SJan Kiszka .minimum_version_id = 1, 1248fe441054SJan Kiszka .needed = svm_npt_needed, 1249fe441054SJan Kiszka .fields = (VMStateField[]){ 1250fe441054SJan Kiszka VMSTATE_UINT64(env.nested_cr3, X86CPU), 1251fe441054SJan Kiszka VMSTATE_UINT32(env.nested_pg_mode, X86CPU), 1252fe441054SJan Kiszka VMSTATE_END_OF_LIST() 1253fe441054SJan Kiszka } 1254fe441054SJan Kiszka }; 1255fe441054SJan Kiszka 125689a44a10SPavel Dovgalyuk #ifndef TARGET_X86_64 125789a44a10SPavel Dovgalyuk static bool intel_efer32_needed(void *opaque) 125889a44a10SPavel Dovgalyuk { 125989a44a10SPavel Dovgalyuk X86CPU *cpu = opaque; 126089a44a10SPavel Dovgalyuk CPUX86State *env = &cpu->env; 126189a44a10SPavel Dovgalyuk 126289a44a10SPavel Dovgalyuk return env->efer != 0; 126389a44a10SPavel Dovgalyuk } 126489a44a10SPavel Dovgalyuk 126589a44a10SPavel Dovgalyuk static const VMStateDescription vmstate_efer32 = { 126689a44a10SPavel Dovgalyuk .name = "cpu/efer32", 126789a44a10SPavel Dovgalyuk .version_id = 1, 126889a44a10SPavel Dovgalyuk .minimum_version_id = 1, 126989a44a10SPavel Dovgalyuk .needed = intel_efer32_needed, 127089a44a10SPavel Dovgalyuk .fields = (VMStateField[]) { 127189a44a10SPavel Dovgalyuk VMSTATE_UINT64(env.efer, X86CPU), 127289a44a10SPavel Dovgalyuk VMSTATE_END_OF_LIST() 127389a44a10SPavel Dovgalyuk } 127489a44a10SPavel Dovgalyuk }; 127589a44a10SPavel Dovgalyuk #endif 127689a44a10SPavel Dovgalyuk 127768bfd0adSMarcelo Tosatti VMStateDescription vmstate_x86_cpu = { 12780cb892aaSJuan Quintela .name = "cpu", 1279f56e3a14SAndreas Färber .version_id = 12, 128008b277acSDr. David Alan Gilbert .minimum_version_id = 11, 12810cb892aaSJuan Quintela .pre_save = cpu_pre_save, 12820cb892aaSJuan Quintela .post_load = cpu_post_load, 12830cb892aaSJuan Quintela .fields = (VMStateField[]) { 1284f56e3a14SAndreas Färber VMSTATE_UINTTL_ARRAY(env.regs, X86CPU, CPU_NB_REGS), 1285f56e3a14SAndreas Färber VMSTATE_UINTTL(env.eip, X86CPU), 1286f56e3a14SAndreas Färber VMSTATE_UINTTL(env.eflags, X86CPU), 1287f56e3a14SAndreas Färber VMSTATE_UINT32(env.hflags, X86CPU), 12880cb892aaSJuan Quintela /* FPU */ 1289f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpuc, X86CPU), 1290f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpus_vmstate, X86CPU), 1291f56e3a14SAndreas Färber VMSTATE_UINT16(env.fptag_vmstate, X86CPU), 1292f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpregs_format_vmstate, X86CPU), 129346baa900SDr. David Alan Gilbert 129446baa900SDr. David Alan Gilbert VMSTATE_STRUCT_ARRAY(env.fpregs, X86CPU, 8, 0, vmstate_fpreg, FPReg), 12958dd3dca3Saurel32 1296f56e3a14SAndreas Färber VMSTATE_SEGMENT_ARRAY(env.segs, X86CPU, 6), 1297f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.ldt, X86CPU), 1298f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.tr, X86CPU), 1299f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.gdt, X86CPU), 1300f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.idt, X86CPU), 1301468f6581SJuan Quintela 1302f56e3a14SAndreas Färber VMSTATE_UINT32(env.sysenter_cs, X86CPU), 1303f56e3a14SAndreas Färber VMSTATE_UINTTL(env.sysenter_esp, X86CPU), 1304f56e3a14SAndreas Färber VMSTATE_UINTTL(env.sysenter_eip, X86CPU), 13058dd3dca3Saurel32 1306f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[0], X86CPU), 1307f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[2], X86CPU), 1308f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[3], X86CPU), 1309f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[4], X86CPU), 1310f56e3a14SAndreas Färber VMSTATE_UINTTL_ARRAY(env.dr, X86CPU, 8), 13110cb892aaSJuan Quintela /* MMU */ 1312f56e3a14SAndreas Färber VMSTATE_INT32(env.a20_mask, X86CPU), 13130cb892aaSJuan Quintela /* XMM */ 1314f56e3a14SAndreas Färber VMSTATE_UINT32(env.mxcsr, X86CPU), 1315a03c3e90SPaolo Bonzini VMSTATE_XMM_REGS(env.xmm_regs, X86CPU, 0), 13168dd3dca3Saurel32 13178dd3dca3Saurel32 #ifdef TARGET_X86_64 1318f56e3a14SAndreas Färber VMSTATE_UINT64(env.efer, X86CPU), 1319f56e3a14SAndreas Färber VMSTATE_UINT64(env.star, X86CPU), 1320f56e3a14SAndreas Färber VMSTATE_UINT64(env.lstar, X86CPU), 1321f56e3a14SAndreas Färber VMSTATE_UINT64(env.cstar, X86CPU), 1322f56e3a14SAndreas Färber VMSTATE_UINT64(env.fmask, X86CPU), 1323f56e3a14SAndreas Färber VMSTATE_UINT64(env.kernelgsbase, X86CPU), 13248dd3dca3Saurel32 #endif 132508b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.smbase, X86CPU), 13268dd3dca3Saurel32 132708b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.pat, X86CPU), 132808b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.hflags2, X86CPU), 1329dd5e3b17Saliguori 133008b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.vm_hsave, X86CPU), 133108b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.vm_vmcb, X86CPU), 133208b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.tsc_offset, X86CPU), 133308b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.intercept, X86CPU), 133408b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_cr_read, X86CPU), 133508b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_cr_write, X86CPU), 133608b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_dr_read, X86CPU), 133708b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_dr_write, X86CPU), 133808b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.intercept_exceptions, X86CPU), 133908b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.v_tpr, X86CPU), 1340dd5e3b17Saliguori /* MTRRs */ 134108b277acSDr. David Alan Gilbert VMSTATE_UINT64_ARRAY(env.mtrr_fixed, X86CPU, 11), 134208b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mtrr_deftype, X86CPU), 1343d8b5c67bSAlex Williamson VMSTATE_MTRR_VARS(env.mtrr_var, X86CPU, MSR_MTRRcap_VCNT, 8), 13440cb892aaSJuan Quintela /* KVM-related states */ 134508b277acSDr. David Alan Gilbert VMSTATE_INT32(env.interrupt_injected, X86CPU), 134608b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.mp_state, X86CPU), 134708b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.tsc, X86CPU), 1348fd13f23bSLiran Alon VMSTATE_INT32(env.exception_nr, X86CPU), 134908b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.soft_interrupt, X86CPU), 135008b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.nmi_injected, X86CPU), 135108b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.nmi_pending, X86CPU), 135208b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.has_error_code, X86CPU), 135308b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.sipi_vector, X86CPU), 13540cb892aaSJuan Quintela /* MCE */ 135508b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mcg_cap, X86CPU), 135608b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mcg_status, X86CPU), 135708b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mcg_ctl, X86CPU), 135808b277acSDr. David Alan Gilbert VMSTATE_UINT64_ARRAY(env.mce_banks, X86CPU, MCE_BANKS_DEF * 4), 13590cb892aaSJuan Quintela /* rdtscp */ 136008b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.tsc_aux, X86CPU), 13611a03675dSGlauber Costa /* KVM pvclock msr */ 136208b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.system_time_msr, X86CPU), 136308b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.wall_clock_msr, X86CPU), 1364f1665b21SSheng Yang /* XSAVE related fields */ 1365f56e3a14SAndreas Färber VMSTATE_UINT64_V(env.xcr0, X86CPU, 12), 1366f56e3a14SAndreas Färber VMSTATE_UINT64_V(env.xstate_bv, X86CPU, 12), 1367b7711471SPaolo Bonzini VMSTATE_YMMH_REGS_VARS(env.xmm_regs, X86CPU, 0, 12), 13680cb892aaSJuan Quintela VMSTATE_END_OF_LIST() 1369a0fb002cSJan Kiszka /* The above list is not sorted /wrt version numbers, watch out! */ 1370f6584ee2SGleb Natapov }, 13715cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 1372fd13f23bSLiran Alon &vmstate_exception_info, 13735cd8cadaSJuan Quintela &vmstate_async_pf_msr, 13745cd8cadaSJuan Quintela &vmstate_pv_eoi_msr, 13755cd8cadaSJuan Quintela &vmstate_steal_time_msr, 1376*d645e132SMarcelo Tosatti &vmstate_poll_control_msr, 13775cd8cadaSJuan Quintela &vmstate_fpop_ip_dp, 13785cd8cadaSJuan Quintela &vmstate_msr_tsc_adjust, 13795cd8cadaSJuan Quintela &vmstate_msr_tscdeadline, 13805cd8cadaSJuan Quintela &vmstate_msr_ia32_misc_enable, 13815cd8cadaSJuan Quintela &vmstate_msr_ia32_feature_control, 13825cd8cadaSJuan Quintela &vmstate_msr_architectural_pmu, 13835cd8cadaSJuan Quintela &vmstate_mpx, 13845cd8cadaSJuan Quintela &vmstate_msr_hypercall_hypercall, 13855cd8cadaSJuan Quintela &vmstate_msr_hyperv_vapic, 13865cd8cadaSJuan Quintela &vmstate_msr_hyperv_time, 1387f2a53c9eSAndrey Smetanin &vmstate_msr_hyperv_crash, 138846eb8f98SAndrey Smetanin &vmstate_msr_hyperv_runtime, 1389866eea9aSAndrey Smetanin &vmstate_msr_hyperv_synic, 1390ff99aa64SAndrey Smetanin &vmstate_msr_hyperv_stimer, 1391ba6a4fd9SVitaly Kuznetsov &vmstate_msr_hyperv_reenlightenment, 13925cd8cadaSJuan Quintela &vmstate_avx512, 13935cd8cadaSJuan Quintela &vmstate_xss, 139436f96c4bSHaozhong Zhang &vmstate_tsc_khz, 1395e13713dbSLiran Alon &vmstate_msr_smi_count, 1396f74eefe0SHuaitong Han #ifdef TARGET_X86_64 1397f74eefe0SHuaitong Han &vmstate_pkru, 1398f74eefe0SHuaitong Han #endif 1399a33a2cfeSPaolo Bonzini &vmstate_spec_ctrl, 140087f8b626SAshok Raj &vmstate_mcg_ext_ctl, 1401b77146e9SChao Peng &vmstate_msr_intel_pt, 1402cfeea0c0SKonrad Rzeszutek Wilk &vmstate_msr_virt_ssbd, 1403fe441054SJan Kiszka &vmstate_svm_npt, 140489a44a10SPavel Dovgalyuk #ifndef TARGET_X86_64 140589a44a10SPavel Dovgalyuk &vmstate_efer32, 140689a44a10SPavel Dovgalyuk #endif 1407ebbfef2fSLiran Alon #ifdef CONFIG_KVM 1408ebbfef2fSLiran Alon &vmstate_nested_state, 1409ebbfef2fSLiran Alon #endif 14105cd8cadaSJuan Quintela NULL 1411dd5e3b17Saliguori } 14120cb892aaSJuan Quintela }; 1413