1b6a0aa05SPeter Maydell #include "qemu/osdep.h" 233c11879SPaolo Bonzini #include "cpu.h" 363c91552SPaolo Bonzini #include "exec/exec-all.h" 48dd3dca3Saurel32 #include "hw/hw.h" 58dd3dca3Saurel32 #include "hw/boards.h" 60d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 70d09e41aSPaolo Bonzini #include "hw/isa/isa.h" 81e00b8d5SPaolo Bonzini #include "migration/cpu.h" 9606c34bfSRoman Kagan #include "hyperv.h" 1079a197abSLiran Alon #include "kvm_i386.h" 118dd3dca3Saurel32 129c17d615SPaolo Bonzini #include "sysemu/kvm.h" 1314a48c1dSMarkus Armbruster #include "sysemu/tcg.h" 148dd3dca3Saurel32 1536f96c4bSHaozhong Zhang #include "qemu/error-report.h" 1636f96c4bSHaozhong Zhang 1766e6d55bSJuan Quintela static const VMStateDescription vmstate_segment = { 1866e6d55bSJuan Quintela .name = "segment", 1966e6d55bSJuan Quintela .version_id = 1, 2066e6d55bSJuan Quintela .minimum_version_id = 1, 2166e6d55bSJuan Quintela .fields = (VMStateField[]) { 2266e6d55bSJuan Quintela VMSTATE_UINT32(selector, SegmentCache), 2366e6d55bSJuan Quintela VMSTATE_UINTTL(base, SegmentCache), 2466e6d55bSJuan Quintela VMSTATE_UINT32(limit, SegmentCache), 2566e6d55bSJuan Quintela VMSTATE_UINT32(flags, SegmentCache), 2666e6d55bSJuan Quintela VMSTATE_END_OF_LIST() 2766e6d55bSJuan Quintela } 2866e6d55bSJuan Quintela }; 2966e6d55bSJuan Quintela 300cb892aaSJuan Quintela #define VMSTATE_SEGMENT(_field, _state) { \ 310cb892aaSJuan Quintela .name = (stringify(_field)), \ 320cb892aaSJuan Quintela .size = sizeof(SegmentCache), \ 330cb892aaSJuan Quintela .vmsd = &vmstate_segment, \ 340cb892aaSJuan Quintela .flags = VMS_STRUCT, \ 350cb892aaSJuan Quintela .offset = offsetof(_state, _field) \ 360cb892aaSJuan Quintela + type_check(SegmentCache,typeof_field(_state, _field)) \ 378dd3dca3Saurel32 } 388dd3dca3Saurel32 390cb892aaSJuan Quintela #define VMSTATE_SEGMENT_ARRAY(_field, _state, _n) \ 400cb892aaSJuan Quintela VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_segment, SegmentCache) 418dd3dca3Saurel32 42fc3b0aa2SJuan Quintela static const VMStateDescription vmstate_xmm_reg = { 43fc3b0aa2SJuan Quintela .name = "xmm_reg", 44fc3b0aa2SJuan Quintela .version_id = 1, 45fc3b0aa2SJuan Quintela .minimum_version_id = 1, 46fc3b0aa2SJuan Quintela .fields = (VMStateField[]) { 4719cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(0), ZMMReg), 4819cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(1), ZMMReg), 49fc3b0aa2SJuan Quintela VMSTATE_END_OF_LIST() 50fc3b0aa2SJuan Quintela } 51fc3b0aa2SJuan Quintela }; 52fc3b0aa2SJuan Quintela 53a03c3e90SPaolo Bonzini #define VMSTATE_XMM_REGS(_field, _state, _start) \ 54a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ 55fa451874SEduardo Habkost vmstate_xmm_reg, ZMMReg) 56fc3b0aa2SJuan Quintela 57b7711471SPaolo Bonzini /* YMMH format is the same as XMM, but for bits 128-255 */ 58f1665b21SSheng Yang static const VMStateDescription vmstate_ymmh_reg = { 59f1665b21SSheng Yang .name = "ymmh_reg", 60f1665b21SSheng Yang .version_id = 1, 61f1665b21SSheng Yang .minimum_version_id = 1, 62f1665b21SSheng Yang .fields = (VMStateField[]) { 6319cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(2), ZMMReg), 6419cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(3), ZMMReg), 65f1665b21SSheng Yang VMSTATE_END_OF_LIST() 66f1665b21SSheng Yang } 67f1665b21SSheng Yang }; 68f1665b21SSheng Yang 69a03c3e90SPaolo Bonzini #define VMSTATE_YMMH_REGS_VARS(_field, _state, _start, _v) \ 70a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, _v, \ 71fa451874SEduardo Habkost vmstate_ymmh_reg, ZMMReg) 72f1665b21SSheng Yang 739aecd6f8SChao Peng static const VMStateDescription vmstate_zmmh_reg = { 749aecd6f8SChao Peng .name = "zmmh_reg", 759aecd6f8SChao Peng .version_id = 1, 769aecd6f8SChao Peng .minimum_version_id = 1, 779aecd6f8SChao Peng .fields = (VMStateField[]) { 7819cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(4), ZMMReg), 7919cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(5), ZMMReg), 8019cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(6), ZMMReg), 8119cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(7), ZMMReg), 829aecd6f8SChao Peng VMSTATE_END_OF_LIST() 839aecd6f8SChao Peng } 849aecd6f8SChao Peng }; 859aecd6f8SChao Peng 86a03c3e90SPaolo Bonzini #define VMSTATE_ZMMH_REGS_VARS(_field, _state, _start) \ 87a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ 88fa451874SEduardo Habkost vmstate_zmmh_reg, ZMMReg) 899aecd6f8SChao Peng 909aecd6f8SChao Peng #ifdef TARGET_X86_64 919aecd6f8SChao Peng static const VMStateDescription vmstate_hi16_zmm_reg = { 929aecd6f8SChao Peng .name = "hi16_zmm_reg", 939aecd6f8SChao Peng .version_id = 1, 949aecd6f8SChao Peng .minimum_version_id = 1, 959aecd6f8SChao Peng .fields = (VMStateField[]) { 9619cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(0), ZMMReg), 9719cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(1), ZMMReg), 9819cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(2), ZMMReg), 9919cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(3), ZMMReg), 10019cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(4), ZMMReg), 10119cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(5), ZMMReg), 10219cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(6), ZMMReg), 10319cbd87cSEduardo Habkost VMSTATE_UINT64(ZMM_Q(7), ZMMReg), 1049aecd6f8SChao Peng VMSTATE_END_OF_LIST() 1059aecd6f8SChao Peng } 1069aecd6f8SChao Peng }; 1079aecd6f8SChao Peng 108a03c3e90SPaolo Bonzini #define VMSTATE_Hi16_ZMM_REGS_VARS(_field, _state, _start) \ 109a03c3e90SPaolo Bonzini VMSTATE_STRUCT_SUB_ARRAY(_field, _state, _start, CPU_NB_REGS, 0, \ 110fa451874SEduardo Habkost vmstate_hi16_zmm_reg, ZMMReg) 1119aecd6f8SChao Peng #endif 1129aecd6f8SChao Peng 11379e9ebebSLiu Jinsong static const VMStateDescription vmstate_bnd_regs = { 11479e9ebebSLiu Jinsong .name = "bnd_regs", 11579e9ebebSLiu Jinsong .version_id = 1, 11679e9ebebSLiu Jinsong .minimum_version_id = 1, 11779e9ebebSLiu Jinsong .fields = (VMStateField[]) { 11879e9ebebSLiu Jinsong VMSTATE_UINT64(lb, BNDReg), 11979e9ebebSLiu Jinsong VMSTATE_UINT64(ub, BNDReg), 12079e9ebebSLiu Jinsong VMSTATE_END_OF_LIST() 12179e9ebebSLiu Jinsong } 12279e9ebebSLiu Jinsong }; 12379e9ebebSLiu Jinsong 12479e9ebebSLiu Jinsong #define VMSTATE_BND_REGS(_field, _state, _n) \ 12579e9ebebSLiu Jinsong VMSTATE_STRUCT_ARRAY(_field, _state, _n, 0, vmstate_bnd_regs, BNDReg) 12679e9ebebSLiu Jinsong 127216c07c3SJuan Quintela static const VMStateDescription vmstate_mtrr_var = { 128216c07c3SJuan Quintela .name = "mtrr_var", 129216c07c3SJuan Quintela .version_id = 1, 130216c07c3SJuan Quintela .minimum_version_id = 1, 131216c07c3SJuan Quintela .fields = (VMStateField[]) { 132216c07c3SJuan Quintela VMSTATE_UINT64(base, MTRRVar), 133216c07c3SJuan Quintela VMSTATE_UINT64(mask, MTRRVar), 134216c07c3SJuan Quintela VMSTATE_END_OF_LIST() 135216c07c3SJuan Quintela } 136216c07c3SJuan Quintela }; 137216c07c3SJuan Quintela 1380cb892aaSJuan Quintela #define VMSTATE_MTRR_VARS(_field, _state, _n, _v) \ 1390cb892aaSJuan Quintela VMSTATE_STRUCT_ARRAY(_field, _state, _n, _v, vmstate_mtrr_var, MTRRVar) 140216c07c3SJuan Quintela 141ab808276SDr. David Alan Gilbert typedef struct x86_FPReg_tmp { 142ab808276SDr. David Alan Gilbert FPReg *parent; 143ab808276SDr. David Alan Gilbert uint64_t tmp_mant; 144ab808276SDr. David Alan Gilbert uint16_t tmp_exp; 145ab808276SDr. David Alan Gilbert } x86_FPReg_tmp; 1463c8ce630SJuan Quintela 147db573d2cSYang Zhong static void cpu_get_fp80(uint64_t *pmant, uint16_t *pexp, floatx80 f) 148db573d2cSYang Zhong { 149db573d2cSYang Zhong CPU_LDoubleU temp; 150db573d2cSYang Zhong 151db573d2cSYang Zhong temp.d = f; 152db573d2cSYang Zhong *pmant = temp.l.lower; 153db573d2cSYang Zhong *pexp = temp.l.upper; 154db573d2cSYang Zhong } 155db573d2cSYang Zhong 156db573d2cSYang Zhong static floatx80 cpu_set_fp80(uint64_t mant, uint16_t upper) 157db573d2cSYang Zhong { 158db573d2cSYang Zhong CPU_LDoubleU temp; 159db573d2cSYang Zhong 160db573d2cSYang Zhong temp.l.upper = upper; 161db573d2cSYang Zhong temp.l.lower = mant; 162db573d2cSYang Zhong return temp.d; 163db573d2cSYang Zhong } 164db573d2cSYang Zhong 16544b1ff31SDr. David Alan Gilbert static int fpreg_pre_save(void *opaque) 1663c8ce630SJuan Quintela { 167ab808276SDr. David Alan Gilbert x86_FPReg_tmp *tmp = opaque; 168ab808276SDr. David Alan Gilbert 1693c8ce630SJuan Quintela /* we save the real CPU data (in case of MMX usage only 'mant' 1703c8ce630SJuan Quintela contains the MMX register */ 171ab808276SDr. David Alan Gilbert cpu_get_fp80(&tmp->tmp_mant, &tmp->tmp_exp, tmp->parent->d); 17244b1ff31SDr. David Alan Gilbert 17344b1ff31SDr. David Alan Gilbert return 0; 174ab808276SDr. David Alan Gilbert } 1752c21ee76SJianjun Duan 176ab808276SDr. David Alan Gilbert static int fpreg_post_load(void *opaque, int version) 177ab808276SDr. David Alan Gilbert { 178ab808276SDr. David Alan Gilbert x86_FPReg_tmp *tmp = opaque; 179ab808276SDr. David Alan Gilbert 180ab808276SDr. David Alan Gilbert tmp->parent->d = cpu_set_fp80(tmp->tmp_mant, tmp->tmp_exp); 1812c21ee76SJianjun Duan return 0; 1823c8ce630SJuan Quintela } 1833c8ce630SJuan Quintela 184ab808276SDr. David Alan Gilbert static const VMStateDescription vmstate_fpreg_tmp = { 185ab808276SDr. David Alan Gilbert .name = "fpreg_tmp", 186ab808276SDr. David Alan Gilbert .post_load = fpreg_post_load, 187ab808276SDr. David Alan Gilbert .pre_save = fpreg_pre_save, 188ab808276SDr. David Alan Gilbert .fields = (VMStateField[]) { 189ab808276SDr. David Alan Gilbert VMSTATE_UINT64(tmp_mant, x86_FPReg_tmp), 190ab808276SDr. David Alan Gilbert VMSTATE_UINT16(tmp_exp, x86_FPReg_tmp), 191ab808276SDr. David Alan Gilbert VMSTATE_END_OF_LIST() 192ab808276SDr. David Alan Gilbert } 193ab808276SDr. David Alan Gilbert }; 194ab808276SDr. David Alan Gilbert 195ab808276SDr. David Alan Gilbert static const VMStateDescription vmstate_fpreg = { 1960cb892aaSJuan Quintela .name = "fpreg", 197ab808276SDr. David Alan Gilbert .fields = (VMStateField[]) { 198ab808276SDr. David Alan Gilbert VMSTATE_WITH_TMP(FPReg, x86_FPReg_tmp, vmstate_fpreg_tmp), 199ab808276SDr. David Alan Gilbert VMSTATE_END_OF_LIST() 200ab808276SDr. David Alan Gilbert } 2010cb892aaSJuan Quintela }; 2020cb892aaSJuan Quintela 20344b1ff31SDr. David Alan Gilbert static int cpu_pre_save(void *opaque) 2048dd3dca3Saurel32 { 205f56e3a14SAndreas Färber X86CPU *cpu = opaque; 206f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 2070e607a80SJan Kiszka int i; 2088dd3dca3Saurel32 2098dd3dca3Saurel32 /* FPU */ 21067b8f419SJuan Quintela env->fpus_vmstate = (env->fpus & ~0x3800) | (env->fpstt & 0x7) << 11; 211cdc0c58fSJuan Quintela env->fptag_vmstate = 0; 2128dd3dca3Saurel32 for(i = 0; i < 8; i++) { 213cdc0c58fSJuan Quintela env->fptag_vmstate |= ((!env->fptags[i]) << i); 2148dd3dca3Saurel32 } 2158dd3dca3Saurel32 21660a902f1SJuan Quintela env->fpregs_format_vmstate = 0; 2173e47c249SOrit Wasserman 2183e47c249SOrit Wasserman /* 2193e47c249SOrit Wasserman * Real mode guest segments register DPL should be zero. 2203e47c249SOrit Wasserman * Older KVM version were setting it wrongly. 2213e47c249SOrit Wasserman * Fixing it will allow live migration to host with unrestricted guest 2223e47c249SOrit Wasserman * support (otherwise the migration will fail with invalid guest state 2233e47c249SOrit Wasserman * error). 2243e47c249SOrit Wasserman */ 2253e47c249SOrit Wasserman if (!(env->cr[0] & CR0_PE_MASK) && 2263e47c249SOrit Wasserman (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) { 2273e47c249SOrit Wasserman env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK); 2283e47c249SOrit Wasserman env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK); 2293e47c249SOrit Wasserman env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK); 2303e47c249SOrit Wasserman env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK); 2313e47c249SOrit Wasserman env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK); 2323e47c249SOrit Wasserman env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK); 2333e47c249SOrit Wasserman } 2343e47c249SOrit Wasserman 235ebbfef2fSLiran Alon #ifdef CONFIG_KVM 23679a197abSLiran Alon /* 23779a197abSLiran Alon * In case vCPU may have enabled VMX, we need to make sure kernel have 23879a197abSLiran Alon * required capabilities in order to perform migration correctly: 23979a197abSLiran Alon * 24079a197abSLiran Alon * 1) We must be able to extract vCPU nested-state from KVM. 24179a197abSLiran Alon * 24279a197abSLiran Alon * 2) In case vCPU is running in guest-mode and it has a pending exception, 24379a197abSLiran Alon * we must be able to determine if it's in a pending or injected state. 24479a197abSLiran Alon * Note that in case KVM don't have required capability to do so, 24579a197abSLiran Alon * a pending/injected exception will always appear as an 24679a197abSLiran Alon * injected exception. 24779a197abSLiran Alon */ 24879a197abSLiran Alon if (kvm_enabled() && cpu_vmx_maybe_enabled(env) && 24979a197abSLiran Alon (!env->nested_state || 25079a197abSLiran Alon (!kvm_has_exception_payload() && (env->hflags & HF_GUEST_MASK) && 25179a197abSLiran Alon env->exception_injected))) { 25279a197abSLiran Alon error_report("Guest maybe enabled nested virtualization but kernel " 25379a197abSLiran Alon "does not support required capabilities to save vCPU " 25479a197abSLiran Alon "nested state"); 255ebbfef2fSLiran Alon return -EINVAL; 256ebbfef2fSLiran Alon } 257ebbfef2fSLiran Alon #endif 258ebbfef2fSLiran Alon 259fd13f23bSLiran Alon /* 260fd13f23bSLiran Alon * When vCPU is running L2 and exception is still pending, 261fd13f23bSLiran Alon * it can potentially be intercepted by L1 hypervisor. 262fd13f23bSLiran Alon * In contrast to an injected exception which cannot be 263fd13f23bSLiran Alon * intercepted anymore. 264fd13f23bSLiran Alon * 265fd13f23bSLiran Alon * Furthermore, when a L2 exception is intercepted by L1 266fd13f23bSLiran Alon * hypervisor, it's exception payload (CR2/DR6 on #PF/#DB) 267fd13f23bSLiran Alon * should not be set yet in the respective vCPU register. 268fd13f23bSLiran Alon * Thus, in case an exception is pending, it is 269fd13f23bSLiran Alon * important to save the exception payload seperately. 270fd13f23bSLiran Alon * 271fd13f23bSLiran Alon * Therefore, if an exception is not in a pending state 272fd13f23bSLiran Alon * or vCPU is not in guest-mode, it is not important to 273fd13f23bSLiran Alon * distinguish between a pending and injected exception 274fd13f23bSLiran Alon * and we don't need to store seperately the exception payload. 275fd13f23bSLiran Alon * 276fd13f23bSLiran Alon * In order to preserve better backwards-compatabile migration, 277fd13f23bSLiran Alon * convert a pending exception to an injected exception in 278fd13f23bSLiran Alon * case it is not important to distingiush between them 279fd13f23bSLiran Alon * as described above. 280fd13f23bSLiran Alon */ 281fd13f23bSLiran Alon if (env->exception_pending && !(env->hflags & HF_GUEST_MASK)) { 282fd13f23bSLiran Alon env->exception_pending = 0; 283fd13f23bSLiran Alon env->exception_injected = 1; 284fd13f23bSLiran Alon 285fd13f23bSLiran Alon if (env->exception_has_payload) { 286fd13f23bSLiran Alon if (env->exception_nr == EXCP01_DB) { 287fd13f23bSLiran Alon env->dr[6] = env->exception_payload; 288fd13f23bSLiran Alon } else if (env->exception_nr == EXCP0E_PAGE) { 289fd13f23bSLiran Alon env->cr[2] = env->exception_payload; 290fd13f23bSLiran Alon } 291fd13f23bSLiran Alon } 292fd13f23bSLiran Alon } 293fd13f23bSLiran Alon 29444b1ff31SDr. David Alan Gilbert return 0; 295c4c38c8cSJuan Quintela } 296c4c38c8cSJuan Quintela 297468f6581SJuan Quintela static int cpu_post_load(void *opaque, int version_id) 298468f6581SJuan Quintela { 299f56e3a14SAndreas Färber X86CPU *cpu = opaque; 30075a34036SAndreas Färber CPUState *cs = CPU(cpu); 301f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 302468f6581SJuan Quintela int i; 303468f6581SJuan Quintela 30436f96c4bSHaozhong Zhang if (env->tsc_khz && env->user_tsc_khz && 30536f96c4bSHaozhong Zhang env->tsc_khz != env->user_tsc_khz) { 30636f96c4bSHaozhong Zhang error_report("Mismatch between user-specified TSC frequency and " 30736f96c4bSHaozhong Zhang "migrated TSC frequency"); 30836f96c4bSHaozhong Zhang return -EINVAL; 30936f96c4bSHaozhong Zhang } 31036f96c4bSHaozhong Zhang 31146baa900SDr. David Alan Gilbert if (env->fpregs_format_vmstate) { 31246baa900SDr. David Alan Gilbert error_report("Unsupported old non-softfloat CPU state"); 31346baa900SDr. David Alan Gilbert return -EINVAL; 31446baa900SDr. David Alan Gilbert } 315444ba679SOrit Wasserman /* 316444ba679SOrit Wasserman * Real mode guest segments register DPL should be zero. 317444ba679SOrit Wasserman * Older KVM version were setting it wrongly. 318444ba679SOrit Wasserman * Fixing it will allow live migration from such host that don't have 319444ba679SOrit Wasserman * restricted guest support to a host with unrestricted guest support 320444ba679SOrit Wasserman * (otherwise the migration will fail with invalid guest state 321444ba679SOrit Wasserman * error). 322444ba679SOrit Wasserman */ 323444ba679SOrit Wasserman if (!(env->cr[0] & CR0_PE_MASK) && 324444ba679SOrit Wasserman (env->segs[R_CS].flags >> DESC_DPL_SHIFT & 3) != 0) { 325444ba679SOrit Wasserman env->segs[R_CS].flags &= ~(env->segs[R_CS].flags & DESC_DPL_MASK); 326444ba679SOrit Wasserman env->segs[R_DS].flags &= ~(env->segs[R_DS].flags & DESC_DPL_MASK); 327444ba679SOrit Wasserman env->segs[R_ES].flags &= ~(env->segs[R_ES].flags & DESC_DPL_MASK); 328444ba679SOrit Wasserman env->segs[R_FS].flags &= ~(env->segs[R_FS].flags & DESC_DPL_MASK); 329444ba679SOrit Wasserman env->segs[R_GS].flags &= ~(env->segs[R_GS].flags & DESC_DPL_MASK); 330444ba679SOrit Wasserman env->segs[R_SS].flags &= ~(env->segs[R_SS].flags & DESC_DPL_MASK); 331444ba679SOrit Wasserman } 332444ba679SOrit Wasserman 3337125c937SPaolo Bonzini /* Older versions of QEMU incorrectly used CS.DPL as the CPL when 3347125c937SPaolo Bonzini * running under KVM. This is wrong for conforming code segments. 3357125c937SPaolo Bonzini * Luckily, in our implementation the CPL field of hflags is redundant 3367125c937SPaolo Bonzini * and we can get the right value from the SS descriptor privilege level. 3377125c937SPaolo Bonzini */ 3387125c937SPaolo Bonzini env->hflags &= ~HF_CPL_MASK; 3397125c937SPaolo Bonzini env->hflags |= (env->segs[R_SS].flags >> DESC_DPL_SHIFT) & HF_CPL_MASK; 3407125c937SPaolo Bonzini 341ebbfef2fSLiran Alon #ifdef CONFIG_KVM 342ebbfef2fSLiran Alon if ((env->hflags & HF_GUEST_MASK) && 343ebbfef2fSLiran Alon (!env->nested_state || 344ebbfef2fSLiran Alon !(env->nested_state->flags & KVM_STATE_NESTED_GUEST_MODE))) { 345ebbfef2fSLiran Alon error_report("vCPU set in guest-mode inconsistent with " 346ebbfef2fSLiran Alon "migrated kernel nested state"); 347ebbfef2fSLiran Alon return -EINVAL; 348ebbfef2fSLiran Alon } 349ebbfef2fSLiran Alon #endif 350ebbfef2fSLiran Alon 351fd13f23bSLiran Alon /* 352fd13f23bSLiran Alon * There are cases that we can get valid exception_nr with both 353fd13f23bSLiran Alon * exception_pending and exception_injected being cleared. 354fd13f23bSLiran Alon * This can happen in one of the following scenarios: 355fd13f23bSLiran Alon * 1) Source is older QEMU without KVM_CAP_EXCEPTION_PAYLOAD support. 356fd13f23bSLiran Alon * 2) Source is running on kernel without KVM_CAP_EXCEPTION_PAYLOAD support. 357fd13f23bSLiran Alon * 3) "cpu/exception_info" subsection not sent because there is no exception 358fd13f23bSLiran Alon * pending or guest wasn't running L2 (See comment in cpu_pre_save()). 359fd13f23bSLiran Alon * 360fd13f23bSLiran Alon * In those cases, we can just deduce that a valid exception_nr means 361fd13f23bSLiran Alon * we can treat the exception as already injected. 362fd13f23bSLiran Alon */ 363fd13f23bSLiran Alon if ((env->exception_nr != -1) && 364fd13f23bSLiran Alon !env->exception_pending && !env->exception_injected) { 365fd13f23bSLiran Alon env->exception_injected = 1; 366fd13f23bSLiran Alon } 367fd13f23bSLiran Alon 368468f6581SJuan Quintela env->fpstt = (env->fpus_vmstate >> 11) & 7; 369468f6581SJuan Quintela env->fpus = env->fpus_vmstate & ~0x3800; 370468f6581SJuan Quintela env->fptag_vmstate ^= 0xff; 371468f6581SJuan Quintela for(i = 0; i < 8; i++) { 372468f6581SJuan Quintela env->fptags[i] = (env->fptag_vmstate >> i) & 1; 373468f6581SJuan Quintela } 3741d8ad165SYang Zhong if (tcg_enabled()) { 37579c664f6SYang Zhong target_ulong dr7; 3765bde1407SPavel Dovgalyuk update_fp_status(env); 3771d8ad165SYang Zhong update_mxcsr_status(env); 378468f6581SJuan Quintela 379b3310ab3SAndreas Färber cpu_breakpoint_remove_all(cs, BP_CPU); 38075a34036SAndreas Färber cpu_watchpoint_remove_all(cs, BP_CPU); 38179c664f6SYang Zhong 38293d00d0fSRichard Henderson /* Indicate all breakpoints disabled, as they are, then 38393d00d0fSRichard Henderson let the helper re-enable them. */ 38479c664f6SYang Zhong dr7 = env->dr[7]; 38593d00d0fSRichard Henderson env->dr[7] = dr7 & ~(DR7_GLOBAL_BP_MASK | DR7_LOCAL_BP_MASK); 38693d00d0fSRichard Henderson cpu_x86_update_dr7(env, dr7); 387428065ceSliguang } 388d10eb08fSAlex Bennée tlb_flush(cs); 3891e7fbc6dSJuan Quintela return 0; 390468f6581SJuan Quintela } 391468f6581SJuan Quintela 392f6584ee2SGleb Natapov static bool async_pf_msr_needed(void *opaque) 393f6584ee2SGleb Natapov { 394f56e3a14SAndreas Färber X86CPU *cpu = opaque; 395f6584ee2SGleb Natapov 396f56e3a14SAndreas Färber return cpu->env.async_pf_en_msr != 0; 397f6584ee2SGleb Natapov } 398f6584ee2SGleb Natapov 399bc9a839dSMichael S. Tsirkin static bool pv_eoi_msr_needed(void *opaque) 400bc9a839dSMichael S. Tsirkin { 401f56e3a14SAndreas Färber X86CPU *cpu = opaque; 402bc9a839dSMichael S. Tsirkin 403f56e3a14SAndreas Färber return cpu->env.pv_eoi_en_msr != 0; 404bc9a839dSMichael S. Tsirkin } 405bc9a839dSMichael S. Tsirkin 406917367aaSMarcelo Tosatti static bool steal_time_msr_needed(void *opaque) 407917367aaSMarcelo Tosatti { 4080e503577SMarcelo Tosatti X86CPU *cpu = opaque; 409917367aaSMarcelo Tosatti 4100e503577SMarcelo Tosatti return cpu->env.steal_time_msr != 0; 411917367aaSMarcelo Tosatti } 412917367aaSMarcelo Tosatti 413fd13f23bSLiran Alon static bool exception_info_needed(void *opaque) 414fd13f23bSLiran Alon { 415fd13f23bSLiran Alon X86CPU *cpu = opaque; 416fd13f23bSLiran Alon CPUX86State *env = &cpu->env; 417fd13f23bSLiran Alon 418fd13f23bSLiran Alon /* 419fd13f23bSLiran Alon * It is important to save exception-info only in case 420fd13f23bSLiran Alon * we need to distingiush between a pending and injected 421fd13f23bSLiran Alon * exception. Which is only required in case there is a 422fd13f23bSLiran Alon * pending exception and vCPU is running L2. 423fd13f23bSLiran Alon * For more info, refer to comment in cpu_pre_save(). 424fd13f23bSLiran Alon */ 425fd13f23bSLiran Alon return env->exception_pending && (env->hflags & HF_GUEST_MASK); 426fd13f23bSLiran Alon } 427fd13f23bSLiran Alon 428fd13f23bSLiran Alon static const VMStateDescription vmstate_exception_info = { 429fd13f23bSLiran Alon .name = "cpu/exception_info", 430fd13f23bSLiran Alon .version_id = 1, 431fd13f23bSLiran Alon .minimum_version_id = 1, 432fd13f23bSLiran Alon .needed = exception_info_needed, 433fd13f23bSLiran Alon .fields = (VMStateField[]) { 434fd13f23bSLiran Alon VMSTATE_UINT8(env.exception_pending, X86CPU), 435fd13f23bSLiran Alon VMSTATE_UINT8(env.exception_injected, X86CPU), 436fd13f23bSLiran Alon VMSTATE_UINT8(env.exception_has_payload, X86CPU), 437fd13f23bSLiran Alon VMSTATE_UINT64(env.exception_payload, X86CPU), 438fd13f23bSLiran Alon VMSTATE_END_OF_LIST() 439fd13f23bSLiran Alon } 440fd13f23bSLiran Alon }; 441fd13f23bSLiran Alon 442917367aaSMarcelo Tosatti static const VMStateDescription vmstate_steal_time_msr = { 443917367aaSMarcelo Tosatti .name = "cpu/steal_time_msr", 444917367aaSMarcelo Tosatti .version_id = 1, 445917367aaSMarcelo Tosatti .minimum_version_id = 1, 4465cd8cadaSJuan Quintela .needed = steal_time_msr_needed, 447917367aaSMarcelo Tosatti .fields = (VMStateField[]) { 4480e503577SMarcelo Tosatti VMSTATE_UINT64(env.steal_time_msr, X86CPU), 449917367aaSMarcelo Tosatti VMSTATE_END_OF_LIST() 450917367aaSMarcelo Tosatti } 451917367aaSMarcelo Tosatti }; 452917367aaSMarcelo Tosatti 453f6584ee2SGleb Natapov static const VMStateDescription vmstate_async_pf_msr = { 454f6584ee2SGleb Natapov .name = "cpu/async_pf_msr", 455f6584ee2SGleb Natapov .version_id = 1, 456f6584ee2SGleb Natapov .minimum_version_id = 1, 4575cd8cadaSJuan Quintela .needed = async_pf_msr_needed, 458f6584ee2SGleb Natapov .fields = (VMStateField[]) { 459f56e3a14SAndreas Färber VMSTATE_UINT64(env.async_pf_en_msr, X86CPU), 460f6584ee2SGleb Natapov VMSTATE_END_OF_LIST() 461f6584ee2SGleb Natapov } 462f6584ee2SGleb Natapov }; 463f6584ee2SGleb Natapov 464bc9a839dSMichael S. Tsirkin static const VMStateDescription vmstate_pv_eoi_msr = { 465bc9a839dSMichael S. Tsirkin .name = "cpu/async_pv_eoi_msr", 466bc9a839dSMichael S. Tsirkin .version_id = 1, 467bc9a839dSMichael S. Tsirkin .minimum_version_id = 1, 4685cd8cadaSJuan Quintela .needed = pv_eoi_msr_needed, 469bc9a839dSMichael S. Tsirkin .fields = (VMStateField[]) { 470f56e3a14SAndreas Färber VMSTATE_UINT64(env.pv_eoi_en_msr, X86CPU), 471bc9a839dSMichael S. Tsirkin VMSTATE_END_OF_LIST() 472bc9a839dSMichael S. Tsirkin } 473bc9a839dSMichael S. Tsirkin }; 474bc9a839dSMichael S. Tsirkin 47542cc8fa6SJan Kiszka static bool fpop_ip_dp_needed(void *opaque) 47642cc8fa6SJan Kiszka { 477f56e3a14SAndreas Färber X86CPU *cpu = opaque; 478f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 47942cc8fa6SJan Kiszka 48042cc8fa6SJan Kiszka return env->fpop != 0 || env->fpip != 0 || env->fpdp != 0; 48142cc8fa6SJan Kiszka } 48242cc8fa6SJan Kiszka 48342cc8fa6SJan Kiszka static const VMStateDescription vmstate_fpop_ip_dp = { 48442cc8fa6SJan Kiszka .name = "cpu/fpop_ip_dp", 48542cc8fa6SJan Kiszka .version_id = 1, 48642cc8fa6SJan Kiszka .minimum_version_id = 1, 4875cd8cadaSJuan Quintela .needed = fpop_ip_dp_needed, 48842cc8fa6SJan Kiszka .fields = (VMStateField[]) { 489f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpop, X86CPU), 490f56e3a14SAndreas Färber VMSTATE_UINT64(env.fpip, X86CPU), 491f56e3a14SAndreas Färber VMSTATE_UINT64(env.fpdp, X86CPU), 49242cc8fa6SJan Kiszka VMSTATE_END_OF_LIST() 49342cc8fa6SJan Kiszka } 49442cc8fa6SJan Kiszka }; 49542cc8fa6SJan Kiszka 496f28558d3SWill Auld static bool tsc_adjust_needed(void *opaque) 497f28558d3SWill Auld { 498f56e3a14SAndreas Färber X86CPU *cpu = opaque; 499f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 500f28558d3SWill Auld 501f28558d3SWill Auld return env->tsc_adjust != 0; 502f28558d3SWill Auld } 503f28558d3SWill Auld 504f28558d3SWill Auld static const VMStateDescription vmstate_msr_tsc_adjust = { 505f28558d3SWill Auld .name = "cpu/msr_tsc_adjust", 506f28558d3SWill Auld .version_id = 1, 507f28558d3SWill Auld .minimum_version_id = 1, 5085cd8cadaSJuan Quintela .needed = tsc_adjust_needed, 509f28558d3SWill Auld .fields = (VMStateField[]) { 510f56e3a14SAndreas Färber VMSTATE_UINT64(env.tsc_adjust, X86CPU), 511f28558d3SWill Auld VMSTATE_END_OF_LIST() 512f28558d3SWill Auld } 513f28558d3SWill Auld }; 514f28558d3SWill Auld 515e13713dbSLiran Alon static bool msr_smi_count_needed(void *opaque) 516e13713dbSLiran Alon { 517e13713dbSLiran Alon X86CPU *cpu = opaque; 518e13713dbSLiran Alon CPUX86State *env = &cpu->env; 519e13713dbSLiran Alon 520990e0be2SPaolo Bonzini return cpu->migrate_smi_count && env->msr_smi_count != 0; 521e13713dbSLiran Alon } 522e13713dbSLiran Alon 523e13713dbSLiran Alon static const VMStateDescription vmstate_msr_smi_count = { 524e13713dbSLiran Alon .name = "cpu/msr_smi_count", 525e13713dbSLiran Alon .version_id = 1, 526e13713dbSLiran Alon .minimum_version_id = 1, 527e13713dbSLiran Alon .needed = msr_smi_count_needed, 528e13713dbSLiran Alon .fields = (VMStateField[]) { 529e13713dbSLiran Alon VMSTATE_UINT64(env.msr_smi_count, X86CPU), 530e13713dbSLiran Alon VMSTATE_END_OF_LIST() 531e13713dbSLiran Alon } 532e13713dbSLiran Alon }; 533e13713dbSLiran Alon 534aa82ba54SLiu, Jinsong static bool tscdeadline_needed(void *opaque) 535aa82ba54SLiu, Jinsong { 536f56e3a14SAndreas Färber X86CPU *cpu = opaque; 537f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 538aa82ba54SLiu, Jinsong 539aa82ba54SLiu, Jinsong return env->tsc_deadline != 0; 540aa82ba54SLiu, Jinsong } 541aa82ba54SLiu, Jinsong 542aa82ba54SLiu, Jinsong static const VMStateDescription vmstate_msr_tscdeadline = { 543aa82ba54SLiu, Jinsong .name = "cpu/msr_tscdeadline", 544aa82ba54SLiu, Jinsong .version_id = 1, 545aa82ba54SLiu, Jinsong .minimum_version_id = 1, 5465cd8cadaSJuan Quintela .needed = tscdeadline_needed, 547aa82ba54SLiu, Jinsong .fields = (VMStateField[]) { 548f56e3a14SAndreas Färber VMSTATE_UINT64(env.tsc_deadline, X86CPU), 549aa82ba54SLiu, Jinsong VMSTATE_END_OF_LIST() 550aa82ba54SLiu, Jinsong } 551aa82ba54SLiu, Jinsong }; 552aa82ba54SLiu, Jinsong 55321e87c46SAvi Kivity static bool misc_enable_needed(void *opaque) 55421e87c46SAvi Kivity { 555f56e3a14SAndreas Färber X86CPU *cpu = opaque; 556f56e3a14SAndreas Färber CPUX86State *env = &cpu->env; 55721e87c46SAvi Kivity 55821e87c46SAvi Kivity return env->msr_ia32_misc_enable != MSR_IA32_MISC_ENABLE_DEFAULT; 55921e87c46SAvi Kivity } 56021e87c46SAvi Kivity 5610779caebSArthur Chunqi Li static bool feature_control_needed(void *opaque) 5620779caebSArthur Chunqi Li { 5630779caebSArthur Chunqi Li X86CPU *cpu = opaque; 5640779caebSArthur Chunqi Li CPUX86State *env = &cpu->env; 5650779caebSArthur Chunqi Li 5660779caebSArthur Chunqi Li return env->msr_ia32_feature_control != 0; 5670779caebSArthur Chunqi Li } 5680779caebSArthur Chunqi Li 56921e87c46SAvi Kivity static const VMStateDescription vmstate_msr_ia32_misc_enable = { 57021e87c46SAvi Kivity .name = "cpu/msr_ia32_misc_enable", 57121e87c46SAvi Kivity .version_id = 1, 57221e87c46SAvi Kivity .minimum_version_id = 1, 5735cd8cadaSJuan Quintela .needed = misc_enable_needed, 57421e87c46SAvi Kivity .fields = (VMStateField[]) { 575f56e3a14SAndreas Färber VMSTATE_UINT64(env.msr_ia32_misc_enable, X86CPU), 57621e87c46SAvi Kivity VMSTATE_END_OF_LIST() 57721e87c46SAvi Kivity } 57821e87c46SAvi Kivity }; 57921e87c46SAvi Kivity 5800779caebSArthur Chunqi Li static const VMStateDescription vmstate_msr_ia32_feature_control = { 5810779caebSArthur Chunqi Li .name = "cpu/msr_ia32_feature_control", 5820779caebSArthur Chunqi Li .version_id = 1, 5830779caebSArthur Chunqi Li .minimum_version_id = 1, 5845cd8cadaSJuan Quintela .needed = feature_control_needed, 5850779caebSArthur Chunqi Li .fields = (VMStateField[]) { 5860779caebSArthur Chunqi Li VMSTATE_UINT64(env.msr_ia32_feature_control, X86CPU), 5870779caebSArthur Chunqi Li VMSTATE_END_OF_LIST() 5880779caebSArthur Chunqi Li } 5890779caebSArthur Chunqi Li }; 5900779caebSArthur Chunqi Li 5910d894367SPaolo Bonzini static bool pmu_enable_needed(void *opaque) 5920d894367SPaolo Bonzini { 5930d894367SPaolo Bonzini X86CPU *cpu = opaque; 5940d894367SPaolo Bonzini CPUX86State *env = &cpu->env; 5950d894367SPaolo Bonzini int i; 5960d894367SPaolo Bonzini 5970d894367SPaolo Bonzini if (env->msr_fixed_ctr_ctrl || env->msr_global_ctrl || 5980d894367SPaolo Bonzini env->msr_global_status || env->msr_global_ovf_ctrl) { 5990d894367SPaolo Bonzini return true; 6000d894367SPaolo Bonzini } 6010d894367SPaolo Bonzini for (i = 0; i < MAX_FIXED_COUNTERS; i++) { 6020d894367SPaolo Bonzini if (env->msr_fixed_counters[i]) { 6030d894367SPaolo Bonzini return true; 6040d894367SPaolo Bonzini } 6050d894367SPaolo Bonzini } 6060d894367SPaolo Bonzini for (i = 0; i < MAX_GP_COUNTERS; i++) { 6070d894367SPaolo Bonzini if (env->msr_gp_counters[i] || env->msr_gp_evtsel[i]) { 6080d894367SPaolo Bonzini return true; 6090d894367SPaolo Bonzini } 6100d894367SPaolo Bonzini } 6110d894367SPaolo Bonzini 6120d894367SPaolo Bonzini return false; 6130d894367SPaolo Bonzini } 6140d894367SPaolo Bonzini 6150d894367SPaolo Bonzini static const VMStateDescription vmstate_msr_architectural_pmu = { 6160d894367SPaolo Bonzini .name = "cpu/msr_architectural_pmu", 6170d894367SPaolo Bonzini .version_id = 1, 6180d894367SPaolo Bonzini .minimum_version_id = 1, 6195cd8cadaSJuan Quintela .needed = pmu_enable_needed, 6200d894367SPaolo Bonzini .fields = (VMStateField[]) { 6210d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_fixed_ctr_ctrl, X86CPU), 6220d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_global_ctrl, X86CPU), 6230d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_global_status, X86CPU), 6240d894367SPaolo Bonzini VMSTATE_UINT64(env.msr_global_ovf_ctrl, X86CPU), 6250d894367SPaolo Bonzini VMSTATE_UINT64_ARRAY(env.msr_fixed_counters, X86CPU, MAX_FIXED_COUNTERS), 6260d894367SPaolo Bonzini VMSTATE_UINT64_ARRAY(env.msr_gp_counters, X86CPU, MAX_GP_COUNTERS), 6270d894367SPaolo Bonzini VMSTATE_UINT64_ARRAY(env.msr_gp_evtsel, X86CPU, MAX_GP_COUNTERS), 6280d894367SPaolo Bonzini VMSTATE_END_OF_LIST() 6290d894367SPaolo Bonzini } 6300d894367SPaolo Bonzini }; 6310d894367SPaolo Bonzini 63279e9ebebSLiu Jinsong static bool mpx_needed(void *opaque) 63379e9ebebSLiu Jinsong { 63479e9ebebSLiu Jinsong X86CPU *cpu = opaque; 63579e9ebebSLiu Jinsong CPUX86State *env = &cpu->env; 63679e9ebebSLiu Jinsong unsigned int i; 63779e9ebebSLiu Jinsong 63879e9ebebSLiu Jinsong for (i = 0; i < 4; i++) { 63979e9ebebSLiu Jinsong if (env->bnd_regs[i].lb || env->bnd_regs[i].ub) { 64079e9ebebSLiu Jinsong return true; 64179e9ebebSLiu Jinsong } 64279e9ebebSLiu Jinsong } 64379e9ebebSLiu Jinsong 64479e9ebebSLiu Jinsong if (env->bndcs_regs.cfgu || env->bndcs_regs.sts) { 64579e9ebebSLiu Jinsong return true; 64679e9ebebSLiu Jinsong } 64779e9ebebSLiu Jinsong 64879e9ebebSLiu Jinsong return !!env->msr_bndcfgs; 64979e9ebebSLiu Jinsong } 65079e9ebebSLiu Jinsong 65179e9ebebSLiu Jinsong static const VMStateDescription vmstate_mpx = { 65279e9ebebSLiu Jinsong .name = "cpu/mpx", 65379e9ebebSLiu Jinsong .version_id = 1, 65479e9ebebSLiu Jinsong .minimum_version_id = 1, 6555cd8cadaSJuan Quintela .needed = mpx_needed, 65679e9ebebSLiu Jinsong .fields = (VMStateField[]) { 65779e9ebebSLiu Jinsong VMSTATE_BND_REGS(env.bnd_regs, X86CPU, 4), 65879e9ebebSLiu Jinsong VMSTATE_UINT64(env.bndcs_regs.cfgu, X86CPU), 65979e9ebebSLiu Jinsong VMSTATE_UINT64(env.bndcs_regs.sts, X86CPU), 66079e9ebebSLiu Jinsong VMSTATE_UINT64(env.msr_bndcfgs, X86CPU), 66179e9ebebSLiu Jinsong VMSTATE_END_OF_LIST() 66279e9ebebSLiu Jinsong } 66379e9ebebSLiu Jinsong }; 66479e9ebebSLiu Jinsong 6651c90ef26SVadim Rozenfeld static bool hyperv_hypercall_enable_needed(void *opaque) 6661c90ef26SVadim Rozenfeld { 6671c90ef26SVadim Rozenfeld X86CPU *cpu = opaque; 6681c90ef26SVadim Rozenfeld CPUX86State *env = &cpu->env; 6691c90ef26SVadim Rozenfeld 6701c90ef26SVadim Rozenfeld return env->msr_hv_hypercall != 0 || env->msr_hv_guest_os_id != 0; 6711c90ef26SVadim Rozenfeld } 6721c90ef26SVadim Rozenfeld 6731c90ef26SVadim Rozenfeld static const VMStateDescription vmstate_msr_hypercall_hypercall = { 6741c90ef26SVadim Rozenfeld .name = "cpu/msr_hyperv_hypercall", 6751c90ef26SVadim Rozenfeld .version_id = 1, 6761c90ef26SVadim Rozenfeld .minimum_version_id = 1, 6775cd8cadaSJuan Quintela .needed = hyperv_hypercall_enable_needed, 6781c90ef26SVadim Rozenfeld .fields = (VMStateField[]) { 6791c90ef26SVadim Rozenfeld VMSTATE_UINT64(env.msr_hv_guest_os_id, X86CPU), 680466e6e9dSPaolo Bonzini VMSTATE_UINT64(env.msr_hv_hypercall, X86CPU), 6811c90ef26SVadim Rozenfeld VMSTATE_END_OF_LIST() 6821c90ef26SVadim Rozenfeld } 6831c90ef26SVadim Rozenfeld }; 6841c90ef26SVadim Rozenfeld 6855ef68987SVadim Rozenfeld static bool hyperv_vapic_enable_needed(void *opaque) 6865ef68987SVadim Rozenfeld { 6875ef68987SVadim Rozenfeld X86CPU *cpu = opaque; 6885ef68987SVadim Rozenfeld CPUX86State *env = &cpu->env; 6895ef68987SVadim Rozenfeld 6905ef68987SVadim Rozenfeld return env->msr_hv_vapic != 0; 6915ef68987SVadim Rozenfeld } 6925ef68987SVadim Rozenfeld 6935ef68987SVadim Rozenfeld static const VMStateDescription vmstate_msr_hyperv_vapic = { 6945ef68987SVadim Rozenfeld .name = "cpu/msr_hyperv_vapic", 6955ef68987SVadim Rozenfeld .version_id = 1, 6965ef68987SVadim Rozenfeld .minimum_version_id = 1, 6975cd8cadaSJuan Quintela .needed = hyperv_vapic_enable_needed, 6985ef68987SVadim Rozenfeld .fields = (VMStateField[]) { 6995ef68987SVadim Rozenfeld VMSTATE_UINT64(env.msr_hv_vapic, X86CPU), 7005ef68987SVadim Rozenfeld VMSTATE_END_OF_LIST() 7015ef68987SVadim Rozenfeld } 7025ef68987SVadim Rozenfeld }; 7035ef68987SVadim Rozenfeld 70448a5f3bcSVadim Rozenfeld static bool hyperv_time_enable_needed(void *opaque) 70548a5f3bcSVadim Rozenfeld { 70648a5f3bcSVadim Rozenfeld X86CPU *cpu = opaque; 70748a5f3bcSVadim Rozenfeld CPUX86State *env = &cpu->env; 70848a5f3bcSVadim Rozenfeld 70948a5f3bcSVadim Rozenfeld return env->msr_hv_tsc != 0; 71048a5f3bcSVadim Rozenfeld } 71148a5f3bcSVadim Rozenfeld 71248a5f3bcSVadim Rozenfeld static const VMStateDescription vmstate_msr_hyperv_time = { 71348a5f3bcSVadim Rozenfeld .name = "cpu/msr_hyperv_time", 71448a5f3bcSVadim Rozenfeld .version_id = 1, 71548a5f3bcSVadim Rozenfeld .minimum_version_id = 1, 7165cd8cadaSJuan Quintela .needed = hyperv_time_enable_needed, 71748a5f3bcSVadim Rozenfeld .fields = (VMStateField[]) { 71848a5f3bcSVadim Rozenfeld VMSTATE_UINT64(env.msr_hv_tsc, X86CPU), 71948a5f3bcSVadim Rozenfeld VMSTATE_END_OF_LIST() 72048a5f3bcSVadim Rozenfeld } 72148a5f3bcSVadim Rozenfeld }; 72248a5f3bcSVadim Rozenfeld 723f2a53c9eSAndrey Smetanin static bool hyperv_crash_enable_needed(void *opaque) 724f2a53c9eSAndrey Smetanin { 725f2a53c9eSAndrey Smetanin X86CPU *cpu = opaque; 726f2a53c9eSAndrey Smetanin CPUX86State *env = &cpu->env; 727f2a53c9eSAndrey Smetanin int i; 728f2a53c9eSAndrey Smetanin 7295e953812SRoman Kagan for (i = 0; i < HV_CRASH_PARAMS; i++) { 730f2a53c9eSAndrey Smetanin if (env->msr_hv_crash_params[i]) { 731f2a53c9eSAndrey Smetanin return true; 732f2a53c9eSAndrey Smetanin } 733f2a53c9eSAndrey Smetanin } 734f2a53c9eSAndrey Smetanin return false; 735f2a53c9eSAndrey Smetanin } 736f2a53c9eSAndrey Smetanin 737f2a53c9eSAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_crash = { 738f2a53c9eSAndrey Smetanin .name = "cpu/msr_hyperv_crash", 739f2a53c9eSAndrey Smetanin .version_id = 1, 740f2a53c9eSAndrey Smetanin .minimum_version_id = 1, 741f2a53c9eSAndrey Smetanin .needed = hyperv_crash_enable_needed, 742f2a53c9eSAndrey Smetanin .fields = (VMStateField[]) { 7435e953812SRoman Kagan VMSTATE_UINT64_ARRAY(env.msr_hv_crash_params, X86CPU, HV_CRASH_PARAMS), 744f2a53c9eSAndrey Smetanin VMSTATE_END_OF_LIST() 745f2a53c9eSAndrey Smetanin } 746f2a53c9eSAndrey Smetanin }; 747f2a53c9eSAndrey Smetanin 74846eb8f98SAndrey Smetanin static bool hyperv_runtime_enable_needed(void *opaque) 74946eb8f98SAndrey Smetanin { 75046eb8f98SAndrey Smetanin X86CPU *cpu = opaque; 75146eb8f98SAndrey Smetanin CPUX86State *env = &cpu->env; 75246eb8f98SAndrey Smetanin 7532d384d7cSVitaly Kuznetsov if (!hyperv_feat_enabled(cpu, HYPERV_FEAT_RUNTIME)) { 75451227875SZhuangYanying return false; 75551227875SZhuangYanying } 75651227875SZhuangYanying 75746eb8f98SAndrey Smetanin return env->msr_hv_runtime != 0; 75846eb8f98SAndrey Smetanin } 75946eb8f98SAndrey Smetanin 76046eb8f98SAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_runtime = { 76146eb8f98SAndrey Smetanin .name = "cpu/msr_hyperv_runtime", 76246eb8f98SAndrey Smetanin .version_id = 1, 76346eb8f98SAndrey Smetanin .minimum_version_id = 1, 76446eb8f98SAndrey Smetanin .needed = hyperv_runtime_enable_needed, 76546eb8f98SAndrey Smetanin .fields = (VMStateField[]) { 76646eb8f98SAndrey Smetanin VMSTATE_UINT64(env.msr_hv_runtime, X86CPU), 76746eb8f98SAndrey Smetanin VMSTATE_END_OF_LIST() 76846eb8f98SAndrey Smetanin } 76946eb8f98SAndrey Smetanin }; 77046eb8f98SAndrey Smetanin 771866eea9aSAndrey Smetanin static bool hyperv_synic_enable_needed(void *opaque) 772866eea9aSAndrey Smetanin { 773866eea9aSAndrey Smetanin X86CPU *cpu = opaque; 774866eea9aSAndrey Smetanin CPUX86State *env = &cpu->env; 775866eea9aSAndrey Smetanin int i; 776866eea9aSAndrey Smetanin 777866eea9aSAndrey Smetanin if (env->msr_hv_synic_control != 0 || 778866eea9aSAndrey Smetanin env->msr_hv_synic_evt_page != 0 || 779866eea9aSAndrey Smetanin env->msr_hv_synic_msg_page != 0) { 780866eea9aSAndrey Smetanin return true; 781866eea9aSAndrey Smetanin } 782866eea9aSAndrey Smetanin 783866eea9aSAndrey Smetanin for (i = 0; i < ARRAY_SIZE(env->msr_hv_synic_sint); i++) { 784866eea9aSAndrey Smetanin if (env->msr_hv_synic_sint[i] != 0) { 785866eea9aSAndrey Smetanin return true; 786866eea9aSAndrey Smetanin } 787866eea9aSAndrey Smetanin } 788866eea9aSAndrey Smetanin 789866eea9aSAndrey Smetanin return false; 790866eea9aSAndrey Smetanin } 791866eea9aSAndrey Smetanin 792606c34bfSRoman Kagan static int hyperv_synic_post_load(void *opaque, int version_id) 793606c34bfSRoman Kagan { 794606c34bfSRoman Kagan X86CPU *cpu = opaque; 795606c34bfSRoman Kagan hyperv_x86_synic_update(cpu); 796606c34bfSRoman Kagan return 0; 797606c34bfSRoman Kagan } 798606c34bfSRoman Kagan 799866eea9aSAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_synic = { 800866eea9aSAndrey Smetanin .name = "cpu/msr_hyperv_synic", 801866eea9aSAndrey Smetanin .version_id = 1, 802866eea9aSAndrey Smetanin .minimum_version_id = 1, 803866eea9aSAndrey Smetanin .needed = hyperv_synic_enable_needed, 804606c34bfSRoman Kagan .post_load = hyperv_synic_post_load, 805866eea9aSAndrey Smetanin .fields = (VMStateField[]) { 806866eea9aSAndrey Smetanin VMSTATE_UINT64(env.msr_hv_synic_control, X86CPU), 807866eea9aSAndrey Smetanin VMSTATE_UINT64(env.msr_hv_synic_evt_page, X86CPU), 808866eea9aSAndrey Smetanin VMSTATE_UINT64(env.msr_hv_synic_msg_page, X86CPU), 8095e953812SRoman Kagan VMSTATE_UINT64_ARRAY(env.msr_hv_synic_sint, X86CPU, HV_SINT_COUNT), 810866eea9aSAndrey Smetanin VMSTATE_END_OF_LIST() 811866eea9aSAndrey Smetanin } 812866eea9aSAndrey Smetanin }; 813866eea9aSAndrey Smetanin 814ff99aa64SAndrey Smetanin static bool hyperv_stimer_enable_needed(void *opaque) 815ff99aa64SAndrey Smetanin { 816ff99aa64SAndrey Smetanin X86CPU *cpu = opaque; 817ff99aa64SAndrey Smetanin CPUX86State *env = &cpu->env; 818ff99aa64SAndrey Smetanin int i; 819ff99aa64SAndrey Smetanin 820ff99aa64SAndrey Smetanin for (i = 0; i < ARRAY_SIZE(env->msr_hv_stimer_config); i++) { 821ff99aa64SAndrey Smetanin if (env->msr_hv_stimer_config[i] || env->msr_hv_stimer_count[i]) { 822ff99aa64SAndrey Smetanin return true; 823ff99aa64SAndrey Smetanin } 824ff99aa64SAndrey Smetanin } 825ff99aa64SAndrey Smetanin return false; 826ff99aa64SAndrey Smetanin } 827ff99aa64SAndrey Smetanin 828ff99aa64SAndrey Smetanin static const VMStateDescription vmstate_msr_hyperv_stimer = { 829ff99aa64SAndrey Smetanin .name = "cpu/msr_hyperv_stimer", 830ff99aa64SAndrey Smetanin .version_id = 1, 831ff99aa64SAndrey Smetanin .minimum_version_id = 1, 832ff99aa64SAndrey Smetanin .needed = hyperv_stimer_enable_needed, 833ff99aa64SAndrey Smetanin .fields = (VMStateField[]) { 8345e953812SRoman Kagan VMSTATE_UINT64_ARRAY(env.msr_hv_stimer_config, X86CPU, 8355e953812SRoman Kagan HV_STIMER_COUNT), 8365e953812SRoman Kagan VMSTATE_UINT64_ARRAY(env.msr_hv_stimer_count, X86CPU, HV_STIMER_COUNT), 837ff99aa64SAndrey Smetanin VMSTATE_END_OF_LIST() 838ff99aa64SAndrey Smetanin } 839ff99aa64SAndrey Smetanin }; 840ff99aa64SAndrey Smetanin 841ba6a4fd9SVitaly Kuznetsov static bool hyperv_reenlightenment_enable_needed(void *opaque) 842ba6a4fd9SVitaly Kuznetsov { 843ba6a4fd9SVitaly Kuznetsov X86CPU *cpu = opaque; 844ba6a4fd9SVitaly Kuznetsov CPUX86State *env = &cpu->env; 845ba6a4fd9SVitaly Kuznetsov 846ba6a4fd9SVitaly Kuznetsov return env->msr_hv_reenlightenment_control != 0 || 847ba6a4fd9SVitaly Kuznetsov env->msr_hv_tsc_emulation_control != 0 || 848ba6a4fd9SVitaly Kuznetsov env->msr_hv_tsc_emulation_status != 0; 849ba6a4fd9SVitaly Kuznetsov } 850ba6a4fd9SVitaly Kuznetsov 851ba6a4fd9SVitaly Kuznetsov static const VMStateDescription vmstate_msr_hyperv_reenlightenment = { 852ba6a4fd9SVitaly Kuznetsov .name = "cpu/msr_hyperv_reenlightenment", 853ba6a4fd9SVitaly Kuznetsov .version_id = 1, 854ba6a4fd9SVitaly Kuznetsov .minimum_version_id = 1, 855ba6a4fd9SVitaly Kuznetsov .needed = hyperv_reenlightenment_enable_needed, 856ba6a4fd9SVitaly Kuznetsov .fields = (VMStateField[]) { 857ba6a4fd9SVitaly Kuznetsov VMSTATE_UINT64(env.msr_hv_reenlightenment_control, X86CPU), 858ba6a4fd9SVitaly Kuznetsov VMSTATE_UINT64(env.msr_hv_tsc_emulation_control, X86CPU), 859ba6a4fd9SVitaly Kuznetsov VMSTATE_UINT64(env.msr_hv_tsc_emulation_status, X86CPU), 860ba6a4fd9SVitaly Kuznetsov VMSTATE_END_OF_LIST() 861ba6a4fd9SVitaly Kuznetsov } 862ba6a4fd9SVitaly Kuznetsov }; 863ba6a4fd9SVitaly Kuznetsov 8649aecd6f8SChao Peng static bool avx512_needed(void *opaque) 8659aecd6f8SChao Peng { 8669aecd6f8SChao Peng X86CPU *cpu = opaque; 8679aecd6f8SChao Peng CPUX86State *env = &cpu->env; 8689aecd6f8SChao Peng unsigned int i; 8699aecd6f8SChao Peng 8709aecd6f8SChao Peng for (i = 0; i < NB_OPMASK_REGS; i++) { 8719aecd6f8SChao Peng if (env->opmask_regs[i]) { 8729aecd6f8SChao Peng return true; 8739aecd6f8SChao Peng } 8749aecd6f8SChao Peng } 8759aecd6f8SChao Peng 8769aecd6f8SChao Peng for (i = 0; i < CPU_NB_REGS; i++) { 87719cbd87cSEduardo Habkost #define ENV_XMM(reg, field) (env->xmm_regs[reg].ZMM_Q(field)) 878b7711471SPaolo Bonzini if (ENV_XMM(i, 4) || ENV_XMM(i, 6) || 879b7711471SPaolo Bonzini ENV_XMM(i, 5) || ENV_XMM(i, 7)) { 8809aecd6f8SChao Peng return true; 8819aecd6f8SChao Peng } 8829aecd6f8SChao Peng #ifdef TARGET_X86_64 883b7711471SPaolo Bonzini if (ENV_XMM(i+16, 0) || ENV_XMM(i+16, 1) || 884b7711471SPaolo Bonzini ENV_XMM(i+16, 2) || ENV_XMM(i+16, 3) || 885b7711471SPaolo Bonzini ENV_XMM(i+16, 4) || ENV_XMM(i+16, 5) || 886b7711471SPaolo Bonzini ENV_XMM(i+16, 6) || ENV_XMM(i+16, 7)) { 8879aecd6f8SChao Peng return true; 8889aecd6f8SChao Peng } 8899aecd6f8SChao Peng #endif 8909aecd6f8SChao Peng } 8919aecd6f8SChao Peng 8929aecd6f8SChao Peng return false; 8939aecd6f8SChao Peng } 8949aecd6f8SChao Peng 8959aecd6f8SChao Peng static const VMStateDescription vmstate_avx512 = { 8969aecd6f8SChao Peng .name = "cpu/avx512", 8979aecd6f8SChao Peng .version_id = 1, 8989aecd6f8SChao Peng .minimum_version_id = 1, 8995cd8cadaSJuan Quintela .needed = avx512_needed, 9009aecd6f8SChao Peng .fields = (VMStateField[]) { 9019aecd6f8SChao Peng VMSTATE_UINT64_ARRAY(env.opmask_regs, X86CPU, NB_OPMASK_REGS), 902b7711471SPaolo Bonzini VMSTATE_ZMMH_REGS_VARS(env.xmm_regs, X86CPU, 0), 9039aecd6f8SChao Peng #ifdef TARGET_X86_64 904b7711471SPaolo Bonzini VMSTATE_Hi16_ZMM_REGS_VARS(env.xmm_regs, X86CPU, 16), 9059aecd6f8SChao Peng #endif 9069aecd6f8SChao Peng VMSTATE_END_OF_LIST() 9079aecd6f8SChao Peng } 9089aecd6f8SChao Peng }; 9099aecd6f8SChao Peng 91018cd2c17SWanpeng Li static bool xss_needed(void *opaque) 91118cd2c17SWanpeng Li { 91218cd2c17SWanpeng Li X86CPU *cpu = opaque; 91318cd2c17SWanpeng Li CPUX86State *env = &cpu->env; 91418cd2c17SWanpeng Li 91518cd2c17SWanpeng Li return env->xss != 0; 91618cd2c17SWanpeng Li } 91718cd2c17SWanpeng Li 91818cd2c17SWanpeng Li static const VMStateDescription vmstate_xss = { 91918cd2c17SWanpeng Li .name = "cpu/xss", 92018cd2c17SWanpeng Li .version_id = 1, 92118cd2c17SWanpeng Li .minimum_version_id = 1, 9225cd8cadaSJuan Quintela .needed = xss_needed, 92318cd2c17SWanpeng Li .fields = (VMStateField[]) { 92418cd2c17SWanpeng Li VMSTATE_UINT64(env.xss, X86CPU), 92518cd2c17SWanpeng Li VMSTATE_END_OF_LIST() 92618cd2c17SWanpeng Li } 92718cd2c17SWanpeng Li }; 92818cd2c17SWanpeng Li 929f74eefe0SHuaitong Han #ifdef TARGET_X86_64 930f74eefe0SHuaitong Han static bool pkru_needed(void *opaque) 931f74eefe0SHuaitong Han { 932f74eefe0SHuaitong Han X86CPU *cpu = opaque; 933f74eefe0SHuaitong Han CPUX86State *env = &cpu->env; 934f74eefe0SHuaitong Han 935f74eefe0SHuaitong Han return env->pkru != 0; 936f74eefe0SHuaitong Han } 937f74eefe0SHuaitong Han 938f74eefe0SHuaitong Han static const VMStateDescription vmstate_pkru = { 939f74eefe0SHuaitong Han .name = "cpu/pkru", 940f74eefe0SHuaitong Han .version_id = 1, 941f74eefe0SHuaitong Han .minimum_version_id = 1, 942f74eefe0SHuaitong Han .needed = pkru_needed, 943f74eefe0SHuaitong Han .fields = (VMStateField[]){ 944f74eefe0SHuaitong Han VMSTATE_UINT32(env.pkru, X86CPU), 945f74eefe0SHuaitong Han VMSTATE_END_OF_LIST() 946f74eefe0SHuaitong Han } 947f74eefe0SHuaitong Han }; 948f74eefe0SHuaitong Han #endif 949f74eefe0SHuaitong Han 95036f96c4bSHaozhong Zhang static bool tsc_khz_needed(void *opaque) 95136f96c4bSHaozhong Zhang { 95236f96c4bSHaozhong Zhang X86CPU *cpu = opaque; 95336f96c4bSHaozhong Zhang CPUX86State *env = &cpu->env; 95436f96c4bSHaozhong Zhang MachineClass *mc = MACHINE_GET_CLASS(qdev_get_machine()); 95536f96c4bSHaozhong Zhang PCMachineClass *pcmc = PC_MACHINE_CLASS(mc); 95636f96c4bSHaozhong Zhang return env->tsc_khz && pcmc->save_tsc_khz; 95736f96c4bSHaozhong Zhang } 95836f96c4bSHaozhong Zhang 95936f96c4bSHaozhong Zhang static const VMStateDescription vmstate_tsc_khz = { 96036f96c4bSHaozhong Zhang .name = "cpu/tsc_khz", 96136f96c4bSHaozhong Zhang .version_id = 1, 96236f96c4bSHaozhong Zhang .minimum_version_id = 1, 96336f96c4bSHaozhong Zhang .needed = tsc_khz_needed, 96436f96c4bSHaozhong Zhang .fields = (VMStateField[]) { 96536f96c4bSHaozhong Zhang VMSTATE_INT64(env.tsc_khz, X86CPU), 96636f96c4bSHaozhong Zhang VMSTATE_END_OF_LIST() 96736f96c4bSHaozhong Zhang } 96836f96c4bSHaozhong Zhang }; 96936f96c4bSHaozhong Zhang 970ebbfef2fSLiran Alon #ifdef CONFIG_KVM 971ebbfef2fSLiran Alon 972ebbfef2fSLiran Alon static bool vmx_vmcs12_needed(void *opaque) 973ebbfef2fSLiran Alon { 974ebbfef2fSLiran Alon struct kvm_nested_state *nested_state = opaque; 975ebbfef2fSLiran Alon return (nested_state->size > 976ebbfef2fSLiran Alon offsetof(struct kvm_nested_state, data.vmx[0].vmcs12)); 977ebbfef2fSLiran Alon } 978ebbfef2fSLiran Alon 979ebbfef2fSLiran Alon static const VMStateDescription vmstate_vmx_vmcs12 = { 980ebbfef2fSLiran Alon .name = "cpu/kvm_nested_state/vmx/vmcs12", 981ebbfef2fSLiran Alon .version_id = 1, 982ebbfef2fSLiran Alon .minimum_version_id = 1, 983ebbfef2fSLiran Alon .needed = vmx_vmcs12_needed, 984ebbfef2fSLiran Alon .fields = (VMStateField[]) { 985ebbfef2fSLiran Alon VMSTATE_UINT8_ARRAY(data.vmx[0].vmcs12, 986ebbfef2fSLiran Alon struct kvm_nested_state, 987ebbfef2fSLiran Alon KVM_STATE_NESTED_VMX_VMCS_SIZE), 988ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 989ebbfef2fSLiran Alon } 990ebbfef2fSLiran Alon }; 991ebbfef2fSLiran Alon 992ebbfef2fSLiran Alon static bool vmx_shadow_vmcs12_needed(void *opaque) 993ebbfef2fSLiran Alon { 994ebbfef2fSLiran Alon struct kvm_nested_state *nested_state = opaque; 995ebbfef2fSLiran Alon return (nested_state->size > 996ebbfef2fSLiran Alon offsetof(struct kvm_nested_state, data.vmx[0].shadow_vmcs12)); 997ebbfef2fSLiran Alon } 998ebbfef2fSLiran Alon 999ebbfef2fSLiran Alon static const VMStateDescription vmstate_vmx_shadow_vmcs12 = { 1000ebbfef2fSLiran Alon .name = "cpu/kvm_nested_state/vmx/shadow_vmcs12", 1001ebbfef2fSLiran Alon .version_id = 1, 1002ebbfef2fSLiran Alon .minimum_version_id = 1, 1003ebbfef2fSLiran Alon .needed = vmx_shadow_vmcs12_needed, 1004ebbfef2fSLiran Alon .fields = (VMStateField[]) { 1005ebbfef2fSLiran Alon VMSTATE_UINT8_ARRAY(data.vmx[0].shadow_vmcs12, 1006ebbfef2fSLiran Alon struct kvm_nested_state, 1007ebbfef2fSLiran Alon KVM_STATE_NESTED_VMX_VMCS_SIZE), 1008ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 1009ebbfef2fSLiran Alon } 1010ebbfef2fSLiran Alon }; 1011ebbfef2fSLiran Alon 1012ebbfef2fSLiran Alon static bool vmx_nested_state_needed(void *opaque) 1013ebbfef2fSLiran Alon { 1014ebbfef2fSLiran Alon struct kvm_nested_state *nested_state = opaque; 1015ebbfef2fSLiran Alon 1016ec7b1bbdSLiran Alon return (nested_state->format == KVM_STATE_NESTED_FORMAT_VMX && 1017ec7b1bbdSLiran Alon nested_state->hdr.vmx.vmxon_pa != -1ull); 1018ebbfef2fSLiran Alon } 1019ebbfef2fSLiran Alon 1020ebbfef2fSLiran Alon static const VMStateDescription vmstate_vmx_nested_state = { 1021ebbfef2fSLiran Alon .name = "cpu/kvm_nested_state/vmx", 1022ebbfef2fSLiran Alon .version_id = 1, 1023ebbfef2fSLiran Alon .minimum_version_id = 1, 1024ebbfef2fSLiran Alon .needed = vmx_nested_state_needed, 1025ebbfef2fSLiran Alon .fields = (VMStateField[]) { 1026ebbfef2fSLiran Alon VMSTATE_U64(hdr.vmx.vmxon_pa, struct kvm_nested_state), 1027ebbfef2fSLiran Alon VMSTATE_U64(hdr.vmx.vmcs12_pa, struct kvm_nested_state), 1028ebbfef2fSLiran Alon VMSTATE_U16(hdr.vmx.smm.flags, struct kvm_nested_state), 1029ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 1030ebbfef2fSLiran Alon }, 1031ebbfef2fSLiran Alon .subsections = (const VMStateDescription*[]) { 1032ebbfef2fSLiran Alon &vmstate_vmx_vmcs12, 1033ebbfef2fSLiran Alon &vmstate_vmx_shadow_vmcs12, 1034ebbfef2fSLiran Alon NULL, 1035ebbfef2fSLiran Alon } 1036ebbfef2fSLiran Alon }; 1037ebbfef2fSLiran Alon 1038ebbfef2fSLiran Alon static bool nested_state_needed(void *opaque) 1039ebbfef2fSLiran Alon { 1040ebbfef2fSLiran Alon X86CPU *cpu = opaque; 1041ebbfef2fSLiran Alon CPUX86State *env = &cpu->env; 1042ebbfef2fSLiran Alon 1043ebbfef2fSLiran Alon return (env->nested_state && 1044*1e44f3abSPaolo Bonzini vmx_nested_state_needed(env->nested_state)); 1045ebbfef2fSLiran Alon } 1046ebbfef2fSLiran Alon 1047ebbfef2fSLiran Alon static int nested_state_post_load(void *opaque, int version_id) 1048ebbfef2fSLiran Alon { 1049ebbfef2fSLiran Alon X86CPU *cpu = opaque; 1050ebbfef2fSLiran Alon CPUX86State *env = &cpu->env; 1051ebbfef2fSLiran Alon struct kvm_nested_state *nested_state = env->nested_state; 1052ebbfef2fSLiran Alon int min_nested_state_len = offsetof(struct kvm_nested_state, data); 1053ebbfef2fSLiran Alon int max_nested_state_len = kvm_max_nested_state_length(); 1054ebbfef2fSLiran Alon 1055ebbfef2fSLiran Alon /* 1056ebbfef2fSLiran Alon * If our kernel don't support setting nested state 1057ebbfef2fSLiran Alon * and we have received nested state from migration stream, 1058ebbfef2fSLiran Alon * we need to fail migration 1059ebbfef2fSLiran Alon */ 1060ebbfef2fSLiran Alon if (max_nested_state_len <= 0) { 1061ebbfef2fSLiran Alon error_report("Received nested state when kernel cannot restore it"); 1062ebbfef2fSLiran Alon return -EINVAL; 1063ebbfef2fSLiran Alon } 1064ebbfef2fSLiran Alon 1065ebbfef2fSLiran Alon /* 1066ebbfef2fSLiran Alon * Verify that the size of received nested_state struct 1067ebbfef2fSLiran Alon * at least cover required header and is not larger 1068ebbfef2fSLiran Alon * than the max size that our kernel support 1069ebbfef2fSLiran Alon */ 1070ebbfef2fSLiran Alon if (nested_state->size < min_nested_state_len) { 1071ebbfef2fSLiran Alon error_report("Received nested state size less than min: " 1072ebbfef2fSLiran Alon "len=%d, min=%d", 1073ebbfef2fSLiran Alon nested_state->size, min_nested_state_len); 1074ebbfef2fSLiran Alon return -EINVAL; 1075ebbfef2fSLiran Alon } 1076ebbfef2fSLiran Alon if (nested_state->size > max_nested_state_len) { 1077ebbfef2fSLiran Alon error_report("Recieved unsupported nested state size: " 1078ebbfef2fSLiran Alon "nested_state->size=%d, max=%d", 1079ebbfef2fSLiran Alon nested_state->size, max_nested_state_len); 1080ebbfef2fSLiran Alon return -EINVAL; 1081ebbfef2fSLiran Alon } 1082ebbfef2fSLiran Alon 1083ebbfef2fSLiran Alon /* Verify format is valid */ 1084ebbfef2fSLiran Alon if ((nested_state->format != KVM_STATE_NESTED_FORMAT_VMX) && 1085ebbfef2fSLiran Alon (nested_state->format != KVM_STATE_NESTED_FORMAT_SVM)) { 1086ebbfef2fSLiran Alon error_report("Received invalid nested state format: %d", 1087ebbfef2fSLiran Alon nested_state->format); 1088ebbfef2fSLiran Alon return -EINVAL; 1089ebbfef2fSLiran Alon } 1090ebbfef2fSLiran Alon 1091ebbfef2fSLiran Alon return 0; 1092ebbfef2fSLiran Alon } 1093ebbfef2fSLiran Alon 1094ebbfef2fSLiran Alon static const VMStateDescription vmstate_kvm_nested_state = { 1095ebbfef2fSLiran Alon .name = "cpu/kvm_nested_state", 1096ebbfef2fSLiran Alon .version_id = 1, 1097ebbfef2fSLiran Alon .minimum_version_id = 1, 1098ebbfef2fSLiran Alon .fields = (VMStateField[]) { 1099ebbfef2fSLiran Alon VMSTATE_U16(flags, struct kvm_nested_state), 1100ebbfef2fSLiran Alon VMSTATE_U16(format, struct kvm_nested_state), 1101ebbfef2fSLiran Alon VMSTATE_U32(size, struct kvm_nested_state), 1102ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 1103ebbfef2fSLiran Alon }, 1104ebbfef2fSLiran Alon .subsections = (const VMStateDescription*[]) { 1105ebbfef2fSLiran Alon &vmstate_vmx_nested_state, 1106ebbfef2fSLiran Alon NULL 1107ebbfef2fSLiran Alon } 1108ebbfef2fSLiran Alon }; 1109ebbfef2fSLiran Alon 1110ebbfef2fSLiran Alon static const VMStateDescription vmstate_nested_state = { 1111ebbfef2fSLiran Alon .name = "cpu/nested_state", 1112ebbfef2fSLiran Alon .version_id = 1, 1113ebbfef2fSLiran Alon .minimum_version_id = 1, 1114ebbfef2fSLiran Alon .needed = nested_state_needed, 1115ebbfef2fSLiran Alon .post_load = nested_state_post_load, 1116ebbfef2fSLiran Alon .fields = (VMStateField[]) { 1117ebbfef2fSLiran Alon VMSTATE_STRUCT_POINTER(env.nested_state, X86CPU, 1118ebbfef2fSLiran Alon vmstate_kvm_nested_state, 1119ebbfef2fSLiran Alon struct kvm_nested_state), 1120ebbfef2fSLiran Alon VMSTATE_END_OF_LIST() 1121ebbfef2fSLiran Alon } 1122ebbfef2fSLiran Alon }; 1123ebbfef2fSLiran Alon 1124ebbfef2fSLiran Alon #endif 1125ebbfef2fSLiran Alon 112687f8b626SAshok Raj static bool mcg_ext_ctl_needed(void *opaque) 112787f8b626SAshok Raj { 112887f8b626SAshok Raj X86CPU *cpu = opaque; 112987f8b626SAshok Raj CPUX86State *env = &cpu->env; 113087f8b626SAshok Raj return cpu->enable_lmce && env->mcg_ext_ctl; 113187f8b626SAshok Raj } 113287f8b626SAshok Raj 113387f8b626SAshok Raj static const VMStateDescription vmstate_mcg_ext_ctl = { 113487f8b626SAshok Raj .name = "cpu/mcg_ext_ctl", 113587f8b626SAshok Raj .version_id = 1, 113687f8b626SAshok Raj .minimum_version_id = 1, 113787f8b626SAshok Raj .needed = mcg_ext_ctl_needed, 113887f8b626SAshok Raj .fields = (VMStateField[]) { 113987f8b626SAshok Raj VMSTATE_UINT64(env.mcg_ext_ctl, X86CPU), 114087f8b626SAshok Raj VMSTATE_END_OF_LIST() 114187f8b626SAshok Raj } 114287f8b626SAshok Raj }; 114387f8b626SAshok Raj 1144a33a2cfeSPaolo Bonzini static bool spec_ctrl_needed(void *opaque) 1145a33a2cfeSPaolo Bonzini { 1146a33a2cfeSPaolo Bonzini X86CPU *cpu = opaque; 1147a33a2cfeSPaolo Bonzini CPUX86State *env = &cpu->env; 1148a33a2cfeSPaolo Bonzini 1149a33a2cfeSPaolo Bonzini return env->spec_ctrl != 0; 1150a33a2cfeSPaolo Bonzini } 1151a33a2cfeSPaolo Bonzini 1152a33a2cfeSPaolo Bonzini static const VMStateDescription vmstate_spec_ctrl = { 1153a33a2cfeSPaolo Bonzini .name = "cpu/spec_ctrl", 1154a33a2cfeSPaolo Bonzini .version_id = 1, 1155a33a2cfeSPaolo Bonzini .minimum_version_id = 1, 1156a33a2cfeSPaolo Bonzini .needed = spec_ctrl_needed, 1157a33a2cfeSPaolo Bonzini .fields = (VMStateField[]){ 1158a33a2cfeSPaolo Bonzini VMSTATE_UINT64(env.spec_ctrl, X86CPU), 1159a33a2cfeSPaolo Bonzini VMSTATE_END_OF_LIST() 1160a33a2cfeSPaolo Bonzini } 1161a33a2cfeSPaolo Bonzini }; 1162a33a2cfeSPaolo Bonzini 1163b77146e9SChao Peng static bool intel_pt_enable_needed(void *opaque) 1164b77146e9SChao Peng { 1165b77146e9SChao Peng X86CPU *cpu = opaque; 1166b77146e9SChao Peng CPUX86State *env = &cpu->env; 1167b77146e9SChao Peng int i; 1168b77146e9SChao Peng 1169b77146e9SChao Peng if (env->msr_rtit_ctrl || env->msr_rtit_status || 1170b77146e9SChao Peng env->msr_rtit_output_base || env->msr_rtit_output_mask || 1171b77146e9SChao Peng env->msr_rtit_cr3_match) { 1172b77146e9SChao Peng return true; 1173b77146e9SChao Peng } 1174b77146e9SChao Peng 1175b77146e9SChao Peng for (i = 0; i < MAX_RTIT_ADDRS; i++) { 1176b77146e9SChao Peng if (env->msr_rtit_addrs[i]) { 1177b77146e9SChao Peng return true; 1178b77146e9SChao Peng } 1179b77146e9SChao Peng } 1180b77146e9SChao Peng 1181b77146e9SChao Peng return false; 1182b77146e9SChao Peng } 1183b77146e9SChao Peng 1184b77146e9SChao Peng static const VMStateDescription vmstate_msr_intel_pt = { 1185b77146e9SChao Peng .name = "cpu/intel_pt", 1186b77146e9SChao Peng .version_id = 1, 1187b77146e9SChao Peng .minimum_version_id = 1, 1188b77146e9SChao Peng .needed = intel_pt_enable_needed, 1189b77146e9SChao Peng .fields = (VMStateField[]) { 1190b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_ctrl, X86CPU), 1191b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_status, X86CPU), 1192b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_output_base, X86CPU), 1193b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_output_mask, X86CPU), 1194b77146e9SChao Peng VMSTATE_UINT64(env.msr_rtit_cr3_match, X86CPU), 1195b77146e9SChao Peng VMSTATE_UINT64_ARRAY(env.msr_rtit_addrs, X86CPU, MAX_RTIT_ADDRS), 1196b77146e9SChao Peng VMSTATE_END_OF_LIST() 1197b77146e9SChao Peng } 1198b77146e9SChao Peng }; 1199b77146e9SChao Peng 1200cfeea0c0SKonrad Rzeszutek Wilk static bool virt_ssbd_needed(void *opaque) 1201cfeea0c0SKonrad Rzeszutek Wilk { 1202cfeea0c0SKonrad Rzeszutek Wilk X86CPU *cpu = opaque; 1203cfeea0c0SKonrad Rzeszutek Wilk CPUX86State *env = &cpu->env; 1204cfeea0c0SKonrad Rzeszutek Wilk 1205cfeea0c0SKonrad Rzeszutek Wilk return env->virt_ssbd != 0; 1206cfeea0c0SKonrad Rzeszutek Wilk } 1207cfeea0c0SKonrad Rzeszutek Wilk 1208cfeea0c0SKonrad Rzeszutek Wilk static const VMStateDescription vmstate_msr_virt_ssbd = { 1209cfeea0c0SKonrad Rzeszutek Wilk .name = "cpu/virt_ssbd", 1210cfeea0c0SKonrad Rzeszutek Wilk .version_id = 1, 1211cfeea0c0SKonrad Rzeszutek Wilk .minimum_version_id = 1, 1212cfeea0c0SKonrad Rzeszutek Wilk .needed = virt_ssbd_needed, 1213cfeea0c0SKonrad Rzeszutek Wilk .fields = (VMStateField[]){ 1214cfeea0c0SKonrad Rzeszutek Wilk VMSTATE_UINT64(env.virt_ssbd, X86CPU), 1215cfeea0c0SKonrad Rzeszutek Wilk VMSTATE_END_OF_LIST() 1216cfeea0c0SKonrad Rzeszutek Wilk } 1217cfeea0c0SKonrad Rzeszutek Wilk }; 1218cfeea0c0SKonrad Rzeszutek Wilk 1219fe441054SJan Kiszka static bool svm_npt_needed(void *opaque) 1220fe441054SJan Kiszka { 1221fe441054SJan Kiszka X86CPU *cpu = opaque; 1222fe441054SJan Kiszka CPUX86State *env = &cpu->env; 1223fe441054SJan Kiszka 1224fe441054SJan Kiszka return !!(env->hflags2 & HF2_NPT_MASK); 1225fe441054SJan Kiszka } 1226fe441054SJan Kiszka 1227fe441054SJan Kiszka static const VMStateDescription vmstate_svm_npt = { 1228fe441054SJan Kiszka .name = "cpu/svn_npt", 1229fe441054SJan Kiszka .version_id = 1, 1230fe441054SJan Kiszka .minimum_version_id = 1, 1231fe441054SJan Kiszka .needed = svm_npt_needed, 1232fe441054SJan Kiszka .fields = (VMStateField[]){ 1233fe441054SJan Kiszka VMSTATE_UINT64(env.nested_cr3, X86CPU), 1234fe441054SJan Kiszka VMSTATE_UINT32(env.nested_pg_mode, X86CPU), 1235fe441054SJan Kiszka VMSTATE_END_OF_LIST() 1236fe441054SJan Kiszka } 1237fe441054SJan Kiszka }; 1238fe441054SJan Kiszka 123989a44a10SPavel Dovgalyuk #ifndef TARGET_X86_64 124089a44a10SPavel Dovgalyuk static bool intel_efer32_needed(void *opaque) 124189a44a10SPavel Dovgalyuk { 124289a44a10SPavel Dovgalyuk X86CPU *cpu = opaque; 124389a44a10SPavel Dovgalyuk CPUX86State *env = &cpu->env; 124489a44a10SPavel Dovgalyuk 124589a44a10SPavel Dovgalyuk return env->efer != 0; 124689a44a10SPavel Dovgalyuk } 124789a44a10SPavel Dovgalyuk 124889a44a10SPavel Dovgalyuk static const VMStateDescription vmstate_efer32 = { 124989a44a10SPavel Dovgalyuk .name = "cpu/efer32", 125089a44a10SPavel Dovgalyuk .version_id = 1, 125189a44a10SPavel Dovgalyuk .minimum_version_id = 1, 125289a44a10SPavel Dovgalyuk .needed = intel_efer32_needed, 125389a44a10SPavel Dovgalyuk .fields = (VMStateField[]) { 125489a44a10SPavel Dovgalyuk VMSTATE_UINT64(env.efer, X86CPU), 125589a44a10SPavel Dovgalyuk VMSTATE_END_OF_LIST() 125689a44a10SPavel Dovgalyuk } 125789a44a10SPavel Dovgalyuk }; 125889a44a10SPavel Dovgalyuk #endif 125989a44a10SPavel Dovgalyuk 126068bfd0adSMarcelo Tosatti VMStateDescription vmstate_x86_cpu = { 12610cb892aaSJuan Quintela .name = "cpu", 1262f56e3a14SAndreas Färber .version_id = 12, 126308b277acSDr. David Alan Gilbert .minimum_version_id = 11, 12640cb892aaSJuan Quintela .pre_save = cpu_pre_save, 12650cb892aaSJuan Quintela .post_load = cpu_post_load, 12660cb892aaSJuan Quintela .fields = (VMStateField[]) { 1267f56e3a14SAndreas Färber VMSTATE_UINTTL_ARRAY(env.regs, X86CPU, CPU_NB_REGS), 1268f56e3a14SAndreas Färber VMSTATE_UINTTL(env.eip, X86CPU), 1269f56e3a14SAndreas Färber VMSTATE_UINTTL(env.eflags, X86CPU), 1270f56e3a14SAndreas Färber VMSTATE_UINT32(env.hflags, X86CPU), 12710cb892aaSJuan Quintela /* FPU */ 1272f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpuc, X86CPU), 1273f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpus_vmstate, X86CPU), 1274f56e3a14SAndreas Färber VMSTATE_UINT16(env.fptag_vmstate, X86CPU), 1275f56e3a14SAndreas Färber VMSTATE_UINT16(env.fpregs_format_vmstate, X86CPU), 127646baa900SDr. David Alan Gilbert 127746baa900SDr. David Alan Gilbert VMSTATE_STRUCT_ARRAY(env.fpregs, X86CPU, 8, 0, vmstate_fpreg, FPReg), 12788dd3dca3Saurel32 1279f56e3a14SAndreas Färber VMSTATE_SEGMENT_ARRAY(env.segs, X86CPU, 6), 1280f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.ldt, X86CPU), 1281f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.tr, X86CPU), 1282f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.gdt, X86CPU), 1283f56e3a14SAndreas Färber VMSTATE_SEGMENT(env.idt, X86CPU), 1284468f6581SJuan Quintela 1285f56e3a14SAndreas Färber VMSTATE_UINT32(env.sysenter_cs, X86CPU), 1286f56e3a14SAndreas Färber VMSTATE_UINTTL(env.sysenter_esp, X86CPU), 1287f56e3a14SAndreas Färber VMSTATE_UINTTL(env.sysenter_eip, X86CPU), 12888dd3dca3Saurel32 1289f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[0], X86CPU), 1290f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[2], X86CPU), 1291f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[3], X86CPU), 1292f56e3a14SAndreas Färber VMSTATE_UINTTL(env.cr[4], X86CPU), 1293f56e3a14SAndreas Färber VMSTATE_UINTTL_ARRAY(env.dr, X86CPU, 8), 12940cb892aaSJuan Quintela /* MMU */ 1295f56e3a14SAndreas Färber VMSTATE_INT32(env.a20_mask, X86CPU), 12960cb892aaSJuan Quintela /* XMM */ 1297f56e3a14SAndreas Färber VMSTATE_UINT32(env.mxcsr, X86CPU), 1298a03c3e90SPaolo Bonzini VMSTATE_XMM_REGS(env.xmm_regs, X86CPU, 0), 12998dd3dca3Saurel32 13008dd3dca3Saurel32 #ifdef TARGET_X86_64 1301f56e3a14SAndreas Färber VMSTATE_UINT64(env.efer, X86CPU), 1302f56e3a14SAndreas Färber VMSTATE_UINT64(env.star, X86CPU), 1303f56e3a14SAndreas Färber VMSTATE_UINT64(env.lstar, X86CPU), 1304f56e3a14SAndreas Färber VMSTATE_UINT64(env.cstar, X86CPU), 1305f56e3a14SAndreas Färber VMSTATE_UINT64(env.fmask, X86CPU), 1306f56e3a14SAndreas Färber VMSTATE_UINT64(env.kernelgsbase, X86CPU), 13078dd3dca3Saurel32 #endif 130808b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.smbase, X86CPU), 13098dd3dca3Saurel32 131008b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.pat, X86CPU), 131108b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.hflags2, X86CPU), 1312dd5e3b17Saliguori 131308b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.vm_hsave, X86CPU), 131408b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.vm_vmcb, X86CPU), 131508b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.tsc_offset, X86CPU), 131608b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.intercept, X86CPU), 131708b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_cr_read, X86CPU), 131808b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_cr_write, X86CPU), 131908b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_dr_read, X86CPU), 132008b277acSDr. David Alan Gilbert VMSTATE_UINT16(env.intercept_dr_write, X86CPU), 132108b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.intercept_exceptions, X86CPU), 132208b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.v_tpr, X86CPU), 1323dd5e3b17Saliguori /* MTRRs */ 132408b277acSDr. David Alan Gilbert VMSTATE_UINT64_ARRAY(env.mtrr_fixed, X86CPU, 11), 132508b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mtrr_deftype, X86CPU), 1326d8b5c67bSAlex Williamson VMSTATE_MTRR_VARS(env.mtrr_var, X86CPU, MSR_MTRRcap_VCNT, 8), 13270cb892aaSJuan Quintela /* KVM-related states */ 132808b277acSDr. David Alan Gilbert VMSTATE_INT32(env.interrupt_injected, X86CPU), 132908b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.mp_state, X86CPU), 133008b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.tsc, X86CPU), 1331fd13f23bSLiran Alon VMSTATE_INT32(env.exception_nr, X86CPU), 133208b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.soft_interrupt, X86CPU), 133308b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.nmi_injected, X86CPU), 133408b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.nmi_pending, X86CPU), 133508b277acSDr. David Alan Gilbert VMSTATE_UINT8(env.has_error_code, X86CPU), 133608b277acSDr. David Alan Gilbert VMSTATE_UINT32(env.sipi_vector, X86CPU), 13370cb892aaSJuan Quintela /* MCE */ 133808b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mcg_cap, X86CPU), 133908b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mcg_status, X86CPU), 134008b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.mcg_ctl, X86CPU), 134108b277acSDr. David Alan Gilbert VMSTATE_UINT64_ARRAY(env.mce_banks, X86CPU, MCE_BANKS_DEF * 4), 13420cb892aaSJuan Quintela /* rdtscp */ 134308b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.tsc_aux, X86CPU), 13441a03675dSGlauber Costa /* KVM pvclock msr */ 134508b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.system_time_msr, X86CPU), 134608b277acSDr. David Alan Gilbert VMSTATE_UINT64(env.wall_clock_msr, X86CPU), 1347f1665b21SSheng Yang /* XSAVE related fields */ 1348f56e3a14SAndreas Färber VMSTATE_UINT64_V(env.xcr0, X86CPU, 12), 1349f56e3a14SAndreas Färber VMSTATE_UINT64_V(env.xstate_bv, X86CPU, 12), 1350b7711471SPaolo Bonzini VMSTATE_YMMH_REGS_VARS(env.xmm_regs, X86CPU, 0, 12), 13510cb892aaSJuan Quintela VMSTATE_END_OF_LIST() 1352a0fb002cSJan Kiszka /* The above list is not sorted /wrt version numbers, watch out! */ 1353f6584ee2SGleb Natapov }, 13545cd8cadaSJuan Quintela .subsections = (const VMStateDescription*[]) { 1355fd13f23bSLiran Alon &vmstate_exception_info, 13565cd8cadaSJuan Quintela &vmstate_async_pf_msr, 13575cd8cadaSJuan Quintela &vmstate_pv_eoi_msr, 13585cd8cadaSJuan Quintela &vmstate_steal_time_msr, 13595cd8cadaSJuan Quintela &vmstate_fpop_ip_dp, 13605cd8cadaSJuan Quintela &vmstate_msr_tsc_adjust, 13615cd8cadaSJuan Quintela &vmstate_msr_tscdeadline, 13625cd8cadaSJuan Quintela &vmstate_msr_ia32_misc_enable, 13635cd8cadaSJuan Quintela &vmstate_msr_ia32_feature_control, 13645cd8cadaSJuan Quintela &vmstate_msr_architectural_pmu, 13655cd8cadaSJuan Quintela &vmstate_mpx, 13665cd8cadaSJuan Quintela &vmstate_msr_hypercall_hypercall, 13675cd8cadaSJuan Quintela &vmstate_msr_hyperv_vapic, 13685cd8cadaSJuan Quintela &vmstate_msr_hyperv_time, 1369f2a53c9eSAndrey Smetanin &vmstate_msr_hyperv_crash, 137046eb8f98SAndrey Smetanin &vmstate_msr_hyperv_runtime, 1371866eea9aSAndrey Smetanin &vmstate_msr_hyperv_synic, 1372ff99aa64SAndrey Smetanin &vmstate_msr_hyperv_stimer, 1373ba6a4fd9SVitaly Kuznetsov &vmstate_msr_hyperv_reenlightenment, 13745cd8cadaSJuan Quintela &vmstate_avx512, 13755cd8cadaSJuan Quintela &vmstate_xss, 137636f96c4bSHaozhong Zhang &vmstate_tsc_khz, 1377e13713dbSLiran Alon &vmstate_msr_smi_count, 1378f74eefe0SHuaitong Han #ifdef TARGET_X86_64 1379f74eefe0SHuaitong Han &vmstate_pkru, 1380f74eefe0SHuaitong Han #endif 1381a33a2cfeSPaolo Bonzini &vmstate_spec_ctrl, 138287f8b626SAshok Raj &vmstate_mcg_ext_ctl, 1383b77146e9SChao Peng &vmstate_msr_intel_pt, 1384cfeea0c0SKonrad Rzeszutek Wilk &vmstate_msr_virt_ssbd, 1385fe441054SJan Kiszka &vmstate_svm_npt, 138689a44a10SPavel Dovgalyuk #ifndef TARGET_X86_64 138789a44a10SPavel Dovgalyuk &vmstate_efer32, 138889a44a10SPavel Dovgalyuk #endif 1389ebbfef2fSLiran Alon #ifdef CONFIG_KVM 1390ebbfef2fSLiran Alon &vmstate_nested_state, 1391ebbfef2fSLiran Alon #endif 13925cd8cadaSJuan Quintela NULL 1393dd5e3b17Saliguori } 13940cb892aaSJuan Quintela }; 1395