1c97d6d2cSSergio Andres Gomez Del Real /* Copyright 2008 IBM Corporation 2c97d6d2cSSergio Andres Gomez Del Real * 2008 Red Hat, Inc. 3c97d6d2cSSergio Andres Gomez Del Real * Copyright 2011 Intel Corporation 4c97d6d2cSSergio Andres Gomez Del Real * Copyright 2016 Veertu, Inc. 5c97d6d2cSSergio Andres Gomez Del Real * Copyright 2017 The Android Open Source Project 6c97d6d2cSSergio Andres Gomez Del Real * 7c97d6d2cSSergio Andres Gomez Del Real * QEMU Hypervisor.framework support 8c97d6d2cSSergio Andres Gomez Del Real * 9c97d6d2cSSergio Andres Gomez Del Real * This program is free software; you can redistribute it and/or 10c97d6d2cSSergio Andres Gomez Del Real * modify it under the terms of version 2 of the GNU General Public 11c97d6d2cSSergio Andres Gomez Del Real * License as published by the Free Software Foundation. 12c97d6d2cSSergio Andres Gomez Del Real * 13c97d6d2cSSergio Andres Gomez Del Real * This program is distributed in the hope that it will be useful, 14c97d6d2cSSergio Andres Gomez Del Real * but WITHOUT ANY WARRANTY; without even the implied warranty of 15c97d6d2cSSergio Andres Gomez Del Real * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16e361a772SThomas Huth * General Public License for more details. 17c97d6d2cSSergio Andres Gomez Del Real * 18e361a772SThomas Huth * You should have received a copy of the GNU General Public License 19e361a772SThomas Huth * along with this program; if not, see <http://www.gnu.org/licenses/>. 20d781e24dSIzik Eidus * 21d781e24dSIzik Eidus * This file contain code under public domain from the hvdos project: 22d781e24dSIzik Eidus * https://github.com/mist64/hvdos 234d98a8e5SPaolo Bonzini * 244d98a8e5SPaolo Bonzini * Parts Copyright (c) 2011 NetApp, Inc. 254d98a8e5SPaolo Bonzini * All rights reserved. 264d98a8e5SPaolo Bonzini * 274d98a8e5SPaolo Bonzini * Redistribution and use in source and binary forms, with or without 284d98a8e5SPaolo Bonzini * modification, are permitted provided that the following conditions 294d98a8e5SPaolo Bonzini * are met: 304d98a8e5SPaolo Bonzini * 1. Redistributions of source code must retain the above copyright 314d98a8e5SPaolo Bonzini * notice, this list of conditions and the following disclaimer. 324d98a8e5SPaolo Bonzini * 2. Redistributions in binary form must reproduce the above copyright 334d98a8e5SPaolo Bonzini * notice, this list of conditions and the following disclaimer in the 344d98a8e5SPaolo Bonzini * documentation and/or other materials provided with the distribution. 354d98a8e5SPaolo Bonzini * 364d98a8e5SPaolo Bonzini * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND 374d98a8e5SPaolo Bonzini * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 384d98a8e5SPaolo Bonzini * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 394d98a8e5SPaolo Bonzini * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE 404d98a8e5SPaolo Bonzini * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 414d98a8e5SPaolo Bonzini * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 424d98a8e5SPaolo Bonzini * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 434d98a8e5SPaolo Bonzini * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 444d98a8e5SPaolo Bonzini * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 454d98a8e5SPaolo Bonzini * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 464d98a8e5SPaolo Bonzini * SUCH DAMAGE. 47c97d6d2cSSergio Andres Gomez Del Real */ 4854d31236SMarkus Armbruster 49c97d6d2cSSergio Andres Gomez Del Real #include "qemu/osdep.h" 50c97d6d2cSSergio Andres Gomez Del Real #include "qemu/error-report.h" 515df022cfSPeter Maydell #include "qemu/memalign.h" 529c267239SPhil Dennis-Jordan #include "qapi/error.h" 539c267239SPhil Dennis-Jordan #include "migration/blocker.h" 54c97d6d2cSSergio Andres Gomez Del Real 55c97d6d2cSSergio Andres Gomez Del Real #include "sysemu/hvf.h" 56d57bc3c1SAlexander Graf #include "sysemu/hvf_int.h" 5754d31236SMarkus Armbruster #include "sysemu/runstate.h" 58a1477da3SAlexander Graf #include "sysemu/cpus.h" 59c97d6d2cSSergio Andres Gomez Del Real #include "hvf-i386.h" 6069e0a03cSPaolo Bonzini #include "vmcs.h" 6169e0a03cSPaolo Bonzini #include "vmx.h" 6269e0a03cSPaolo Bonzini #include "x86.h" 6369e0a03cSPaolo Bonzini #include "x86_descr.h" 6469e0a03cSPaolo Bonzini #include "x86_mmu.h" 6569e0a03cSPaolo Bonzini #include "x86_decode.h" 6669e0a03cSPaolo Bonzini #include "x86_emu.h" 6769e0a03cSPaolo Bonzini #include "x86_task.h" 6869e0a03cSPaolo Bonzini #include "x86hvf.h" 69c97d6d2cSSergio Andres Gomez Del Real 70c97d6d2cSSergio Andres Gomez Del Real #include <Hypervisor/hv.h> 71c97d6d2cSSergio Andres Gomez Del Real #include <Hypervisor/hv_vmx.h> 723b502b0eSVladislav Yaroshchuk #include <sys/sysctl.h> 73c97d6d2cSSergio Andres Gomez Del Real 74c97d6d2cSSergio Andres Gomez Del Real #include "hw/i386/apic_internal.h" 75c97d6d2cSSergio Andres Gomez Del Real #include "qemu/main-loop.h" 76940e43aaSClaudio Fontana #include "qemu/accel.h" 77c97d6d2cSSergio Andres Gomez Del Real #include "target/i386/cpu.h" 78c97d6d2cSSergio Andres Gomez Del Real 799c267239SPhil Dennis-Jordan static Error *invtsc_mig_blocker; 809c267239SPhil Dennis-Jordan 81c97d6d2cSSergio Andres Gomez Del Real void vmx_update_tpr(CPUState *cpu) 82c97d6d2cSSergio Andres Gomez Del Real { 83c97d6d2cSSergio Andres Gomez Del Real /* TODO: need integrate APIC handling */ 84c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 85c97d6d2cSSergio Andres Gomez Del Real int tpr = cpu_get_apic_tpr(x86_cpu->apic_state) << 4; 86c97d6d2cSSergio Andres Gomez Del Real int irr = apic_get_highest_priority_irr(x86_cpu->apic_state); 87c97d6d2cSSergio Andres Gomez Del Real 883b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_TPR, tpr); 89c97d6d2cSSergio Andres Gomez Del Real if (irr == -1) { 903b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_TPR_THRESHOLD, 0); 91c97d6d2cSSergio Andres Gomez Del Real } else { 923b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_TPR_THRESHOLD, (irr > tpr) ? tpr >> 4 : 93c97d6d2cSSergio Andres Gomez Del Real irr >> 4); 94c97d6d2cSSergio Andres Gomez Del Real } 95c97d6d2cSSergio Andres Gomez Del Real } 96c97d6d2cSSergio Andres Gomez Del Real 97583ae161SRoman Bolshakov static void update_apic_tpr(CPUState *cpu) 98c97d6d2cSSergio Andres Gomez Del Real { 99c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 1003b295bcbSPhilippe Mathieu-Daudé int tpr = rreg(cpu->accel->fd, HV_X86_TPR) >> 4; 101c97d6d2cSSergio Andres Gomez Del Real cpu_set_apic_tpr(x86_cpu->apic_state, tpr); 102c97d6d2cSSergio Andres Gomez Del Real } 103c97d6d2cSSergio Andres Gomez Del Real 104c97d6d2cSSergio Andres Gomez Del Real #define VECTORING_INFO_VECTOR_MASK 0xff 105c97d6d2cSSergio Andres Gomez Del Real 106c97d6d2cSSergio Andres Gomez Del Real void hvf_handle_io(CPUArchState *env, uint16_t port, void *buffer, 107c97d6d2cSSergio Andres Gomez Del Real int direction, int size, int count) 108c97d6d2cSSergio Andres Gomez Del Real { 109c97d6d2cSSergio Andres Gomez Del Real int i; 110c97d6d2cSSergio Andres Gomez Del Real uint8_t *ptr = buffer; 111c97d6d2cSSergio Andres Gomez Del Real 112c97d6d2cSSergio Andres Gomez Del Real for (i = 0; i < count; i++) { 113c97d6d2cSSergio Andres Gomez Del Real address_space_rw(&address_space_io, port, MEMTXATTRS_UNSPECIFIED, 114c97d6d2cSSergio Andres Gomez Del Real ptr, size, 115c97d6d2cSSergio Andres Gomez Del Real direction); 116c97d6d2cSSergio Andres Gomez Del Real ptr += size; 117c97d6d2cSSergio Andres Gomez Del Real } 118c97d6d2cSSergio Andres Gomez Del Real } 119c97d6d2cSSergio Andres Gomez Del Real 120ff2de166SPaolo Bonzini static bool ept_emulation_fault(hvf_slot *slot, uint64_t gpa, uint64_t ept_qual) 121c97d6d2cSSergio Andres Gomez Del Real { 122c97d6d2cSSergio Andres Gomez Del Real int read, write; 123c97d6d2cSSergio Andres Gomez Del Real 124c97d6d2cSSergio Andres Gomez Del Real /* EPT fault on an instruction fetch doesn't make sense here */ 125c97d6d2cSSergio Andres Gomez Del Real if (ept_qual & EPT_VIOLATION_INST_FETCH) { 126c97d6d2cSSergio Andres Gomez Del Real return false; 127c97d6d2cSSergio Andres Gomez Del Real } 128c97d6d2cSSergio Andres Gomez Del Real 129c97d6d2cSSergio Andres Gomez Del Real /* EPT fault must be a read fault or a write fault */ 130c97d6d2cSSergio Andres Gomez Del Real read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0; 131c97d6d2cSSergio Andres Gomez Del Real write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0; 132c97d6d2cSSergio Andres Gomez Del Real if ((read | write) == 0) { 133c97d6d2cSSergio Andres Gomez Del Real return false; 134c97d6d2cSSergio Andres Gomez Del Real } 135c97d6d2cSSergio Andres Gomez Del Real 136babfa20cSSergio Andres Gomez Del Real if (write && slot) { 137babfa20cSSergio Andres Gomez Del Real if (slot->flags & HVF_SLOT_LOG) { 1383e2c6727SPhil Dennis-Jordan uint64_t dirty_page_start = gpa & ~(TARGET_PAGE_SIZE - 1u); 139babfa20cSSergio Andres Gomez Del Real memory_region_set_dirty(slot->region, gpa - slot->start, 1); 1403e2c6727SPhil Dennis-Jordan hv_vm_protect(dirty_page_start, TARGET_PAGE_SIZE, 1413e2c6727SPhil Dennis-Jordan HV_MEMORY_READ | HV_MEMORY_WRITE | HV_MEMORY_EXEC); 142babfa20cSSergio Andres Gomez Del Real } 143babfa20cSSergio Andres Gomez Del Real } 144babfa20cSSergio Andres Gomez Del Real 145c97d6d2cSSergio Andres Gomez Del Real /* 146c97d6d2cSSergio Andres Gomez Del Real * The EPT violation must have been caused by accessing a 147c97d6d2cSSergio Andres Gomez Del Real * guest-physical address that is a translation of a guest-linear 148c97d6d2cSSergio Andres Gomez Del Real * address. 149c97d6d2cSSergio Andres Gomez Del Real */ 150c97d6d2cSSergio Andres Gomez Del Real if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 || 151c97d6d2cSSergio Andres Gomez Del Real (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) { 152c97d6d2cSSergio Andres Gomez Del Real return false; 153c97d6d2cSSergio Andres Gomez Del Real } 154c97d6d2cSSergio Andres Gomez Del Real 155fbafbb6dSCameron Esfahani if (!slot) { 156fbafbb6dSCameron Esfahani return true; 157fbafbb6dSCameron Esfahani } 158fbafbb6dSCameron Esfahani if (!memory_region_is_ram(slot->region) && 159fbafbb6dSCameron Esfahani !(read && memory_region_is_romd(slot->region))) { 160fbafbb6dSCameron Esfahani return true; 161fbafbb6dSCameron Esfahani } 162fbafbb6dSCameron Esfahani return false; 163babfa20cSSergio Andres Gomez Del Real } 164babfa20cSSergio Andres Gomez Del Real 165cfe58455SAlexander Graf void hvf_arch_vcpu_destroy(CPUState *cpu) 166c97d6d2cSSergio Andres Gomez Del Real { 167fe76b09cSRoman Bolshakov X86CPU *x86_cpu = X86_CPU(cpu); 168fe76b09cSRoman Bolshakov CPUX86State *env = &x86_cpu->env; 169fe76b09cSRoman Bolshakov 170fe76b09cSRoman Bolshakov g_free(env->hvf_mmio_buf); 171c97d6d2cSSergio Andres Gomez Del Real } 172c97d6d2cSSergio Andres Gomez Del Real 1733b502b0eSVladislav Yaroshchuk static void init_tsc_freq(CPUX86State *env) 1743b502b0eSVladislav Yaroshchuk { 1753b502b0eSVladislav Yaroshchuk size_t length; 1763b502b0eSVladislav Yaroshchuk uint64_t tsc_freq; 1773b502b0eSVladislav Yaroshchuk 1783b502b0eSVladislav Yaroshchuk if (env->tsc_khz != 0) { 1793b502b0eSVladislav Yaroshchuk return; 1803b502b0eSVladislav Yaroshchuk } 1813b502b0eSVladislav Yaroshchuk 1823b502b0eSVladislav Yaroshchuk length = sizeof(uint64_t); 1833b502b0eSVladislav Yaroshchuk if (sysctlbyname("machdep.tsc.frequency", &tsc_freq, &length, NULL, 0)) { 1843b502b0eSVladislav Yaroshchuk return; 1853b502b0eSVladislav Yaroshchuk } 1863b502b0eSVladislav Yaroshchuk env->tsc_khz = tsc_freq / 1000; /* Hz to KHz */ 1873b502b0eSVladislav Yaroshchuk } 1883b502b0eSVladislav Yaroshchuk 1893b502b0eSVladislav Yaroshchuk static void init_apic_bus_freq(CPUX86State *env) 1903b502b0eSVladislav Yaroshchuk { 1913b502b0eSVladislav Yaroshchuk size_t length; 1923b502b0eSVladislav Yaroshchuk uint64_t bus_freq; 1933b502b0eSVladislav Yaroshchuk 1943b502b0eSVladislav Yaroshchuk if (env->apic_bus_freq != 0) { 1953b502b0eSVladislav Yaroshchuk return; 1963b502b0eSVladislav Yaroshchuk } 1973b502b0eSVladislav Yaroshchuk 1983b502b0eSVladislav Yaroshchuk length = sizeof(uint64_t); 1993b502b0eSVladislav Yaroshchuk if (sysctlbyname("hw.busfrequency", &bus_freq, &length, NULL, 0)) { 2003b502b0eSVladislav Yaroshchuk return; 2013b502b0eSVladislav Yaroshchuk } 2023b502b0eSVladislav Yaroshchuk env->apic_bus_freq = bus_freq; 2033b502b0eSVladislav Yaroshchuk } 2043b502b0eSVladislav Yaroshchuk 2053b502b0eSVladislav Yaroshchuk static inline bool tsc_is_known(CPUX86State *env) 2063b502b0eSVladislav Yaroshchuk { 2073b502b0eSVladislav Yaroshchuk return env->tsc_khz != 0; 2083b502b0eSVladislav Yaroshchuk } 2093b502b0eSVladislav Yaroshchuk 2103b502b0eSVladislav Yaroshchuk static inline bool apic_bus_freq_is_known(CPUX86State *env) 2113b502b0eSVladislav Yaroshchuk { 2123b502b0eSVladislav Yaroshchuk return env->apic_bus_freq != 0; 2133b502b0eSVladislav Yaroshchuk } 2143b502b0eSVladislav Yaroshchuk 215a1477da3SAlexander Graf void hvf_kick_vcpu_thread(CPUState *cpu) 216a1477da3SAlexander Graf { 217a1477da3SAlexander Graf cpus_kick_thread(cpu); 218*bf9bf230SPhil Dennis-Jordan hv_vcpu_interrupt(&cpu->accel->fd, 1); 219a1477da3SAlexander Graf } 220a1477da3SAlexander Graf 221ce7f5b1cSAlexander Graf int hvf_arch_init(void) 222ce7f5b1cSAlexander Graf { 223ce7f5b1cSAlexander Graf return 0; 224ce7f5b1cSAlexander Graf } 225ce7f5b1cSAlexander Graf 226cfe58455SAlexander Graf int hvf_arch_init_vcpu(CPUState *cpu) 227c97d6d2cSSergio Andres Gomez Del Real { 228c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86cpu = X86_CPU(cpu); 229c97d6d2cSSergio Andres Gomez Del Real CPUX86State *env = &x86cpu->env; 2309c267239SPhil Dennis-Jordan Error *local_err = NULL; 2319c267239SPhil Dennis-Jordan int r; 232d8cf2c29SCameron Esfahani uint64_t reqCap; 233c97d6d2cSSergio Andres Gomez Del Real 234c97d6d2cSSergio Andres Gomez Del Real init_emu(); 235c97d6d2cSSergio Andres Gomez Del Real init_decoder(); 236c97d6d2cSSergio Andres Gomez Del Real 237c97d6d2cSSergio Andres Gomez Del Real hvf_state->hvf_caps = g_new0(struct hvf_vcpu_caps, 1); 238fe76b09cSRoman Bolshakov env->hvf_mmio_buf = g_new(char, 4096); 239c97d6d2cSSergio Andres Gomez Del Real 2403b502b0eSVladislav Yaroshchuk if (x86cpu->vmware_cpuid_freq) { 2413b502b0eSVladislav Yaroshchuk init_tsc_freq(env); 2423b502b0eSVladislav Yaroshchuk init_apic_bus_freq(env); 2433b502b0eSVladislav Yaroshchuk 2443b502b0eSVladislav Yaroshchuk if (!tsc_is_known(env) || !apic_bus_freq_is_known(env)) { 2453b502b0eSVladislav Yaroshchuk error_report("vmware-cpuid-freq: feature couldn't be enabled"); 2463b502b0eSVladislav Yaroshchuk } 2473b502b0eSVladislav Yaroshchuk } 2483b502b0eSVladislav Yaroshchuk 2499c267239SPhil Dennis-Jordan if ((env->features[FEAT_8000_0007_EDX] & CPUID_APM_INVTSC) && 2509c267239SPhil Dennis-Jordan invtsc_mig_blocker == NULL) { 2519c267239SPhil Dennis-Jordan error_setg(&invtsc_mig_blocker, 2529c267239SPhil Dennis-Jordan "State blocked by non-migratable CPU device (invtsc flag)"); 2539c267239SPhil Dennis-Jordan r = migrate_add_blocker(&invtsc_mig_blocker, &local_err); 2549c267239SPhil Dennis-Jordan if (r < 0) { 2559c267239SPhil Dennis-Jordan error_report_err(local_err); 2569c267239SPhil Dennis-Jordan return r; 2579c267239SPhil Dennis-Jordan } 2589c267239SPhil Dennis-Jordan } 2599c267239SPhil Dennis-Jordan 2609c267239SPhil Dennis-Jordan 261c97d6d2cSSergio Andres Gomez Del Real if (hv_vmx_read_capability(HV_VMX_CAP_PINBASED, 262c97d6d2cSSergio Andres Gomez Del Real &hvf_state->hvf_caps->vmx_cap_pinbased)) { 263c97d6d2cSSergio Andres Gomez Del Real abort(); 264c97d6d2cSSergio Andres Gomez Del Real } 265c97d6d2cSSergio Andres Gomez Del Real if (hv_vmx_read_capability(HV_VMX_CAP_PROCBASED, 266c97d6d2cSSergio Andres Gomez Del Real &hvf_state->hvf_caps->vmx_cap_procbased)) { 267c97d6d2cSSergio Andres Gomez Del Real abort(); 268c97d6d2cSSergio Andres Gomez Del Real } 269c97d6d2cSSergio Andres Gomez Del Real if (hv_vmx_read_capability(HV_VMX_CAP_PROCBASED2, 270c97d6d2cSSergio Andres Gomez Del Real &hvf_state->hvf_caps->vmx_cap_procbased2)) { 271c97d6d2cSSergio Andres Gomez Del Real abort(); 272c97d6d2cSSergio Andres Gomez Del Real } 273c97d6d2cSSergio Andres Gomez Del Real if (hv_vmx_read_capability(HV_VMX_CAP_ENTRY, 274c97d6d2cSSergio Andres Gomez Del Real &hvf_state->hvf_caps->vmx_cap_entry)) { 275c97d6d2cSSergio Andres Gomez Del Real abort(); 276c97d6d2cSSergio Andres Gomez Del Real } 277c97d6d2cSSergio Andres Gomez Del Real 278c97d6d2cSSergio Andres Gomez Del Real /* set VMCS control fields */ 2793b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_PIN_BASED_CTLS, 280c97d6d2cSSergio Andres Gomez Del Real cap2ctrl(hvf_state->hvf_caps->vmx_cap_pinbased, 281c97d6d2cSSergio Andres Gomez Del Real VMCS_PIN_BASED_CTLS_EXTINT | 282c97d6d2cSSergio Andres Gomez Del Real VMCS_PIN_BASED_CTLS_NMI | 283c97d6d2cSSergio Andres Gomez Del Real VMCS_PIN_BASED_CTLS_VNMI)); 2843b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_PRI_PROC_BASED_CTLS, 285c97d6d2cSSergio Andres Gomez Del Real cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased, 286c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_HLT | 287c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_MWAIT | 288c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_TSC_OFFSET | 289c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_TPR_SHADOW) | 290c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_SEC_CONTROL); 291d8cf2c29SCameron Esfahani 292d8cf2c29SCameron Esfahani reqCap = VMCS_PRI_PROC_BASED2_CTLS_APIC_ACCESSES; 293d8cf2c29SCameron Esfahani 294d8cf2c29SCameron Esfahani /* Is RDTSCP support in CPUID? If so, enable it in the VMCS. */ 295d8cf2c29SCameron Esfahani if (hvf_get_supported_cpuid(0x80000001, 0, R_EDX) & CPUID_EXT2_RDTSCP) { 296d8cf2c29SCameron Esfahani reqCap |= VMCS_PRI_PROC_BASED2_CTLS_RDTSCP; 297d8cf2c29SCameron Esfahani } 298d8cf2c29SCameron Esfahani 2993b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_SEC_PROC_BASED_CTLS, 300d8cf2c29SCameron Esfahani cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased2, reqCap)); 301c97d6d2cSSergio Andres Gomez Del Real 3023b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_ENTRY_CTLS, 3033b295bcbSPhilippe Mathieu-Daudé cap2ctrl(hvf_state->hvf_caps->vmx_cap_entry, 0)); 3043b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_EXCEPTION_BITMAP, 0); /* Double fault */ 305c97d6d2cSSergio Andres Gomez Del Real 3063b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_TPR_THRESHOLD, 0); 307c97d6d2cSSergio Andres Gomez Del Real 308c97d6d2cSSergio Andres Gomez Del Real x86cpu = X86_CPU(cpu); 309c0198c5fSDavid Edmondson x86cpu->env.xsave_buf_len = 4096; 310c0198c5fSDavid Edmondson x86cpu->env.xsave_buf = qemu_memalign(4096, x86cpu->env.xsave_buf_len); 311c97d6d2cSSergio Andres Gomez Del Real 312fea45008SDavid Edmondson /* 313fea45008SDavid Edmondson * The allocated storage must be large enough for all of the 314fea45008SDavid Edmondson * possible XSAVE state components. 315fea45008SDavid Edmondson */ 316fea45008SDavid Edmondson assert(hvf_get_supported_cpuid(0xd, 0, R_ECX) <= x86cpu->env.xsave_buf_len); 317fea45008SDavid Edmondson 3183b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_STAR, 1); 3193b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_LSTAR, 1); 3203b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_CSTAR, 1); 3213b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_FMASK, 1); 3223b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_FSBASE, 1); 3233b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_GSBASE, 1); 3243b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_KERNELGSBASE, 1); 3253b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_TSC_AUX, 1); 3263b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_IA32_TSC, 1); 3273b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_IA32_SYSENTER_CS, 1); 3283b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_IA32_SYSENTER_EIP, 1); 3293b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_IA32_SYSENTER_ESP, 1); 330c97d6d2cSSergio Andres Gomez Del Real 331c97d6d2cSSergio Andres Gomez Del Real return 0; 332c97d6d2cSSergio Andres Gomez Del Real } 333c97d6d2cSSergio Andres Gomez Del Real 334b7394c83SSergio Andres Gomez Del Real static void hvf_store_events(CPUState *cpu, uint32_t ins_len, uint64_t idtvec_info) 335b7394c83SSergio Andres Gomez Del Real { 336b7394c83SSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 337b7394c83SSergio Andres Gomez Del Real CPUX86State *env = &x86_cpu->env; 338b7394c83SSergio Andres Gomez Del Real 339fd13f23bSLiran Alon env->exception_nr = -1; 340fd13f23bSLiran Alon env->exception_pending = 0; 341fd13f23bSLiran Alon env->exception_injected = 0; 342b7394c83SSergio Andres Gomez Del Real env->interrupt_injected = -1; 343b7394c83SSergio Andres Gomez Del Real env->nmi_injected = false; 34464bef038SCameron Esfahani env->ins_len = 0; 34564bef038SCameron Esfahani env->has_error_code = false; 346b7394c83SSergio Andres Gomez Del Real if (idtvec_info & VMCS_IDT_VEC_VALID) { 347b7394c83SSergio Andres Gomez Del Real switch (idtvec_info & VMCS_IDT_VEC_TYPE) { 348b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_HWINTR: 349b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_SWINTR: 350b7394c83SSergio Andres Gomez Del Real env->interrupt_injected = idtvec_info & VMCS_IDT_VEC_VECNUM; 351b7394c83SSergio Andres Gomez Del Real break; 352b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_NMI: 353b7394c83SSergio Andres Gomez Del Real env->nmi_injected = true; 354b7394c83SSergio Andres Gomez Del Real break; 355b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_HWEXCEPTION: 356b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_SWEXCEPTION: 357fd13f23bSLiran Alon env->exception_nr = idtvec_info & VMCS_IDT_VEC_VECNUM; 358fd13f23bSLiran Alon env->exception_injected = 1; 359b7394c83SSergio Andres Gomez Del Real break; 360b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_PRIV_SWEXCEPTION: 361b7394c83SSergio Andres Gomez Del Real default: 362b7394c83SSergio Andres Gomez Del Real abort(); 363b7394c83SSergio Andres Gomez Del Real } 364b7394c83SSergio Andres Gomez Del Real if ((idtvec_info & VMCS_IDT_VEC_TYPE) == VMCS_IDT_VEC_SWEXCEPTION || 365b7394c83SSergio Andres Gomez Del Real (idtvec_info & VMCS_IDT_VEC_TYPE) == VMCS_IDT_VEC_SWINTR) { 366b7394c83SSergio Andres Gomez Del Real env->ins_len = ins_len; 367b7394c83SSergio Andres Gomez Del Real } 36864bef038SCameron Esfahani if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) { 369b7394c83SSergio Andres Gomez Del Real env->has_error_code = true; 3703b295bcbSPhilippe Mathieu-Daudé env->error_code = rvmcs(cpu->accel->fd, VMCS_IDT_VECTORING_ERROR); 371b7394c83SSergio Andres Gomez Del Real } 372b7394c83SSergio Andres Gomez Del Real } 3733b295bcbSPhilippe Mathieu-Daudé if ((rvmcs(cpu->accel->fd, VMCS_GUEST_INTERRUPTIBILITY) & 374b7394c83SSergio Andres Gomez Del Real VMCS_INTERRUPTIBILITY_NMI_BLOCKING)) { 375b7394c83SSergio Andres Gomez Del Real env->hflags2 |= HF2_NMI_MASK; 376b7394c83SSergio Andres Gomez Del Real } else { 377b7394c83SSergio Andres Gomez Del Real env->hflags2 &= ~HF2_NMI_MASK; 378b7394c83SSergio Andres Gomez Del Real } 3793b295bcbSPhilippe Mathieu-Daudé if (rvmcs(cpu->accel->fd, VMCS_GUEST_INTERRUPTIBILITY) & 380b7394c83SSergio Andres Gomez Del Real (VMCS_INTERRUPTIBILITY_STI_BLOCKING | 381b7394c83SSergio Andres Gomez Del Real VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)) { 382b7394c83SSergio Andres Gomez Del Real env->hflags |= HF_INHIBIT_IRQ_MASK; 383b7394c83SSergio Andres Gomez Del Real } else { 384b7394c83SSergio Andres Gomez Del Real env->hflags &= ~HF_INHIBIT_IRQ_MASK; 385b7394c83SSergio Andres Gomez Del Real } 386b7394c83SSergio Andres Gomez Del Real } 387b7394c83SSergio Andres Gomez Del Real 3883b502b0eSVladislav Yaroshchuk static void hvf_cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 3893b502b0eSVladislav Yaroshchuk uint32_t *eax, uint32_t *ebx, 3903b502b0eSVladislav Yaroshchuk uint32_t *ecx, uint32_t *edx) 3913b502b0eSVladislav Yaroshchuk { 3923b502b0eSVladislav Yaroshchuk /* 3933b502b0eSVladislav Yaroshchuk * A wrapper extends cpu_x86_cpuid with 0x40000000 and 0x40000010 leafs, 3943b502b0eSVladislav Yaroshchuk * leafs 0x40000001-0x4000000F are filled with zeros 3953b502b0eSVladislav Yaroshchuk * Provides vmware-cpuid-freq support to hvf 3963b502b0eSVladislav Yaroshchuk * 3973b502b0eSVladislav Yaroshchuk * Note: leaf 0x40000000 not exposes HVF, 3983b502b0eSVladislav Yaroshchuk * leaving hypervisor signature empty 3993b502b0eSVladislav Yaroshchuk */ 4003b502b0eSVladislav Yaroshchuk 4013b502b0eSVladislav Yaroshchuk if (index < 0x40000000 || index > 0x40000010 || 4023b502b0eSVladislav Yaroshchuk !tsc_is_known(env) || !apic_bus_freq_is_known(env)) { 4033b502b0eSVladislav Yaroshchuk 4043b502b0eSVladislav Yaroshchuk cpu_x86_cpuid(env, index, count, eax, ebx, ecx, edx); 4053b502b0eSVladislav Yaroshchuk return; 4063b502b0eSVladislav Yaroshchuk } 4073b502b0eSVladislav Yaroshchuk 4083b502b0eSVladislav Yaroshchuk switch (index) { 4093b502b0eSVladislav Yaroshchuk case 0x40000000: 4103b502b0eSVladislav Yaroshchuk *eax = 0x40000010; /* Max available cpuid leaf */ 4113b502b0eSVladislav Yaroshchuk *ebx = 0; /* Leave signature empty */ 4123b502b0eSVladislav Yaroshchuk *ecx = 0; 4133b502b0eSVladislav Yaroshchuk *edx = 0; 4143b502b0eSVladislav Yaroshchuk break; 4153b502b0eSVladislav Yaroshchuk case 0x40000010: 4163b502b0eSVladislav Yaroshchuk *eax = env->tsc_khz; 4173b502b0eSVladislav Yaroshchuk *ebx = env->apic_bus_freq / 1000; /* Hz to KHz */ 4183b502b0eSVladislav Yaroshchuk *ecx = 0; 4193b502b0eSVladislav Yaroshchuk *edx = 0; 4203b502b0eSVladislav Yaroshchuk break; 4213b502b0eSVladislav Yaroshchuk default: 4223b502b0eSVladislav Yaroshchuk *eax = 0; 4233b502b0eSVladislav Yaroshchuk *ebx = 0; 4243b502b0eSVladislav Yaroshchuk *ecx = 0; 4253b502b0eSVladislav Yaroshchuk *edx = 0; 4263b502b0eSVladislav Yaroshchuk break; 4273b502b0eSVladislav Yaroshchuk } 4283b502b0eSVladislav Yaroshchuk } 4293b502b0eSVladislav Yaroshchuk 430c97d6d2cSSergio Andres Gomez Del Real int hvf_vcpu_exec(CPUState *cpu) 431c97d6d2cSSergio Andres Gomez Del Real { 432c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 433c97d6d2cSSergio Andres Gomez Del Real CPUX86State *env = &x86_cpu->env; 434c97d6d2cSSergio Andres Gomez Del Real int ret = 0; 435c97d6d2cSSergio Andres Gomez Del Real uint64_t rip = 0; 436c97d6d2cSSergio Andres Gomez Del Real 437c97d6d2cSSergio Andres Gomez Del Real if (hvf_process_events(cpu)) { 438c97d6d2cSSergio Andres Gomez Del Real return EXCP_HLT; 439c97d6d2cSSergio Andres Gomez Del Real } 440c97d6d2cSSergio Andres Gomez Del Real 441c97d6d2cSSergio Andres Gomez Del Real do { 442e6203636SPhilippe Mathieu-Daudé if (cpu->accel->dirty) { 443c97d6d2cSSergio Andres Gomez Del Real hvf_put_registers(cpu); 444e6203636SPhilippe Mathieu-Daudé cpu->accel->dirty = false; 445c97d6d2cSSergio Andres Gomez Del Real } 446c97d6d2cSSergio Andres Gomez Del Real 447b7394c83SSergio Andres Gomez Del Real if (hvf_inject_interrupts(cpu)) { 448b7394c83SSergio Andres Gomez Del Real return EXCP_INTERRUPT; 449b7394c83SSergio Andres Gomez Del Real } 450c97d6d2cSSergio Andres Gomez Del Real vmx_update_tpr(cpu); 451c97d6d2cSSergio Andres Gomez Del Real 452195801d7SStefan Hajnoczi bql_unlock(); 453c97d6d2cSSergio Andres Gomez Del Real if (!cpu_is_bsp(X86_CPU(cpu)) && cpu->halted) { 454195801d7SStefan Hajnoczi bql_lock(); 455c97d6d2cSSergio Andres Gomez Del Real return EXCP_HLT; 456c97d6d2cSSergio Andres Gomez Del Real } 457c97d6d2cSSergio Andres Gomez Del Real 4583b295bcbSPhilippe Mathieu-Daudé hv_return_t r = hv_vcpu_run(cpu->accel->fd); 459c97d6d2cSSergio Andres Gomez Del Real assert_hvf_ok(r); 460c97d6d2cSSergio Andres Gomez Del Real 461c97d6d2cSSergio Andres Gomez Del Real /* handle VMEXIT */ 4623b295bcbSPhilippe Mathieu-Daudé uint64_t exit_reason = rvmcs(cpu->accel->fd, VMCS_EXIT_REASON); 4633b295bcbSPhilippe Mathieu-Daudé uint64_t exit_qual = rvmcs(cpu->accel->fd, VMCS_EXIT_QUALIFICATION); 4643b295bcbSPhilippe Mathieu-Daudé uint32_t ins_len = (uint32_t)rvmcs(cpu->accel->fd, 465c97d6d2cSSergio Andres Gomez Del Real VMCS_EXIT_INSTRUCTION_LENGTH); 466b7394c83SSergio Andres Gomez Del Real 4673b295bcbSPhilippe Mathieu-Daudé uint64_t idtvec_info = rvmcs(cpu->accel->fd, VMCS_IDT_VECTORING_INFO); 468b7394c83SSergio Andres Gomez Del Real 469b7394c83SSergio Andres Gomez Del Real hvf_store_events(cpu, ins_len, idtvec_info); 4703b295bcbSPhilippe Mathieu-Daudé rip = rreg(cpu->accel->fd, HV_X86_RIP); 4713b295bcbSPhilippe Mathieu-Daudé env->eflags = rreg(cpu->accel->fd, HV_X86_RFLAGS); 472c97d6d2cSSergio Andres Gomez Del Real 473195801d7SStefan Hajnoczi bql_lock(); 474c97d6d2cSSergio Andres Gomez Del Real 475c97d6d2cSSergio Andres Gomez Del Real update_apic_tpr(cpu); 476c97d6d2cSSergio Andres Gomez Del Real current_cpu = cpu; 477c97d6d2cSSergio Andres Gomez Del Real 478c97d6d2cSSergio Andres Gomez Del Real ret = 0; 479c97d6d2cSSergio Andres Gomez Del Real switch (exit_reason) { 480c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_HLT: { 481c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 482c97d6d2cSSergio Andres Gomez Del Real if (!((cpu->interrupt_request & CPU_INTERRUPT_HARD) && 483967f4da2SRoman Bolshakov (env->eflags & IF_MASK)) 484c97d6d2cSSergio Andres Gomez Del Real && !(cpu->interrupt_request & CPU_INTERRUPT_NMI) && 485c97d6d2cSSergio Andres Gomez Del Real !(idtvec_info & VMCS_IDT_VEC_VALID)) { 486c97d6d2cSSergio Andres Gomez Del Real cpu->halted = 1; 487c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_HLT; 4883b9c59daSChen Zhang break; 489c97d6d2cSSergio Andres Gomez Del Real } 490c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 491c97d6d2cSSergio Andres Gomez Del Real break; 492c97d6d2cSSergio Andres Gomez Del Real } 493c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_MWAIT: { 494c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 495c97d6d2cSSergio Andres Gomez Del Real break; 496c97d6d2cSSergio Andres Gomez Del Real } 497fbafbb6dSCameron Esfahani /* Need to check if MMIO or unmapped fault */ 498c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_EPT_FAULT: 499c97d6d2cSSergio Andres Gomez Del Real { 500c97d6d2cSSergio Andres Gomez Del Real hvf_slot *slot; 5013b295bcbSPhilippe Mathieu-Daudé uint64_t gpa = rvmcs(cpu->accel->fd, VMCS_GUEST_PHYSICAL_ADDRESS); 502c97d6d2cSSergio Andres Gomez Del Real 503c97d6d2cSSergio Andres Gomez Del Real if (((idtvec_info & VMCS_IDT_VEC_VALID) == 0) && 504c97d6d2cSSergio Andres Gomez Del Real ((exit_qual & EXIT_QUAL_NMIUDTI) != 0)) { 505c97d6d2cSSergio Andres Gomez Del Real vmx_set_nmi_blocking(cpu); 506c97d6d2cSSergio Andres Gomez Del Real } 507c97d6d2cSSergio Andres Gomez Del Real 508fbafbb6dSCameron Esfahani slot = hvf_find_overlap_slot(gpa, 1); 509c97d6d2cSSergio Andres Gomez Del Real /* mmio */ 510babfa20cSSergio Andres Gomez Del Real if (ept_emulation_fault(slot, gpa, exit_qual)) { 511c97d6d2cSSergio Andres Gomez Del Real struct x86_decode decode; 512c97d6d2cSSergio Andres Gomez Del Real 513c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 514c97d6d2cSSergio Andres Gomez Del Real decode_instruction(env, &decode); 515c97d6d2cSSergio Andres Gomez Del Real exec_instruction(env, &decode); 516c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 517c97d6d2cSSergio Andres Gomez Del Real break; 518c97d6d2cSSergio Andres Gomez Del Real } 519c97d6d2cSSergio Andres Gomez Del Real break; 520c97d6d2cSSergio Andres Gomez Del Real } 521c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_INOUT: 522c97d6d2cSSergio Andres Gomez Del Real { 523c97d6d2cSSergio Andres Gomez Del Real uint32_t in = (exit_qual & 8) != 0; 524c97d6d2cSSergio Andres Gomez Del Real uint32_t size = (exit_qual & 7) + 1; 525c97d6d2cSSergio Andres Gomez Del Real uint32_t string = (exit_qual & 16) != 0; 526c97d6d2cSSergio Andres Gomez Del Real uint32_t port = exit_qual >> 16; 527c97d6d2cSSergio Andres Gomez Del Real /*uint32_t rep = (exit_qual & 0x20) != 0;*/ 528c97d6d2cSSergio Andres Gomez Del Real 529c97d6d2cSSergio Andres Gomez Del Real if (!string && in) { 530c97d6d2cSSergio Andres Gomez Del Real uint64_t val = 0; 531c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 532c97d6d2cSSergio Andres Gomez Del Real hvf_handle_io(env, port, &val, 0, size, 1); 533c97d6d2cSSergio Andres Gomez Del Real if (size == 1) { 534c97d6d2cSSergio Andres Gomez Del Real AL(env) = val; 535c97d6d2cSSergio Andres Gomez Del Real } else if (size == 2) { 536c97d6d2cSSergio Andres Gomez Del Real AX(env) = val; 537c97d6d2cSSergio Andres Gomez Del Real } else if (size == 4) { 538c97d6d2cSSergio Andres Gomez Del Real RAX(env) = (uint32_t)val; 539c97d6d2cSSergio Andres Gomez Del Real } else { 540da20f5cdSPaolo Bonzini RAX(env) = (uint64_t)val; 541c97d6d2cSSergio Andres Gomez Del Real } 5425d32173fSRoman Bolshakov env->eip += ins_len; 543c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 544c97d6d2cSSergio Andres Gomez Del Real break; 545c97d6d2cSSergio Andres Gomez Del Real } else if (!string && !in) { 5463b295bcbSPhilippe Mathieu-Daudé RAX(env) = rreg(cpu->accel->fd, HV_X86_RAX); 547c97d6d2cSSergio Andres Gomez Del Real hvf_handle_io(env, port, &RAX(env), 1, size, 1); 548c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 549c97d6d2cSSergio Andres Gomez Del Real break; 550c97d6d2cSSergio Andres Gomez Del Real } 551c97d6d2cSSergio Andres Gomez Del Real struct x86_decode decode; 552c97d6d2cSSergio Andres Gomez Del Real 553c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 554c97d6d2cSSergio Andres Gomez Del Real decode_instruction(env, &decode); 555e62963bfSPaolo Bonzini assert(ins_len == decode.len); 556c97d6d2cSSergio Andres Gomez Del Real exec_instruction(env, &decode); 557c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 558c97d6d2cSSergio Andres Gomez Del Real 559c97d6d2cSSergio Andres Gomez Del Real break; 560c97d6d2cSSergio Andres Gomez Del Real } 561c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_CPUID: { 5623b295bcbSPhilippe Mathieu-Daudé uint32_t rax = (uint32_t)rreg(cpu->accel->fd, HV_X86_RAX); 5633b295bcbSPhilippe Mathieu-Daudé uint32_t rbx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RBX); 5643b295bcbSPhilippe Mathieu-Daudé uint32_t rcx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RCX); 5653b295bcbSPhilippe Mathieu-Daudé uint32_t rdx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RDX); 566c97d6d2cSSergio Andres Gomez Del Real 567106f91d5SAlexander Graf if (rax == 1) { 568106f91d5SAlexander Graf /* CPUID1.ecx.OSXSAVE needs to know CR4 */ 5693b295bcbSPhilippe Mathieu-Daudé env->cr[4] = rvmcs(cpu->accel->fd, VMCS_GUEST_CR4); 570106f91d5SAlexander Graf } 5713b502b0eSVladislav Yaroshchuk hvf_cpu_x86_cpuid(env, rax, rcx, &rax, &rbx, &rcx, &rdx); 572c97d6d2cSSergio Andres Gomez Del Real 5733b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RAX, rax); 5743b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RBX, rbx); 5753b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RCX, rcx); 5763b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RDX, rdx); 577c97d6d2cSSergio Andres Gomez Del Real 578c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 579c97d6d2cSSergio Andres Gomez Del Real break; 580c97d6d2cSSergio Andres Gomez Del Real } 581c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_XSETBV: { 582c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 583c97d6d2cSSergio Andres Gomez Del Real CPUX86State *env = &x86_cpu->env; 5843b295bcbSPhilippe Mathieu-Daudé uint32_t eax = (uint32_t)rreg(cpu->accel->fd, HV_X86_RAX); 5853b295bcbSPhilippe Mathieu-Daudé uint32_t ecx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RCX); 5863b295bcbSPhilippe Mathieu-Daudé uint32_t edx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RDX); 587c97d6d2cSSergio Andres Gomez Del Real 588c97d6d2cSSergio Andres Gomez Del Real if (ecx) { 589c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 590c97d6d2cSSergio Andres Gomez Del Real break; 591c97d6d2cSSergio Andres Gomez Del Real } 592c97d6d2cSSergio Andres Gomez Del Real env->xcr0 = ((uint64_t)edx << 32) | eax; 5933b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_XCR0, env->xcr0 | 1); 594c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 595c97d6d2cSSergio Andres Gomez Del Real break; 596c97d6d2cSSergio Andres Gomez Del Real } 597c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_INTR_WINDOW: 598c97d6d2cSSergio Andres Gomez Del Real vmx_clear_int_window_exiting(cpu); 599c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 600c97d6d2cSSergio Andres Gomez Del Real break; 601c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_NMI_WINDOW: 602c97d6d2cSSergio Andres Gomez Del Real vmx_clear_nmi_window_exiting(cpu); 603c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 604c97d6d2cSSergio Andres Gomez Del Real break; 605c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_EXT_INTR: 606c97d6d2cSSergio Andres Gomez Del Real /* force exit and allow io handling */ 607c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 608c97d6d2cSSergio Andres Gomez Del Real break; 609c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_RDMSR: 610c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_WRMSR: 611c97d6d2cSSergio Andres Gomez Del Real { 612c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 613c97d6d2cSSergio Andres Gomez Del Real if (exit_reason == EXIT_REASON_RDMSR) { 614a9e445dfSPhilippe Mathieu-Daudé simulate_rdmsr(env); 615c97d6d2cSSergio Andres Gomez Del Real } else { 616a9e445dfSPhilippe Mathieu-Daudé simulate_wrmsr(env); 617c97d6d2cSSergio Andres Gomez Del Real } 6185d32173fSRoman Bolshakov env->eip += ins_len; 619c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 620c97d6d2cSSergio Andres Gomez Del Real break; 621c97d6d2cSSergio Andres Gomez Del Real } 622c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_CR_ACCESS: { 623c97d6d2cSSergio Andres Gomez Del Real int cr; 624c97d6d2cSSergio Andres Gomez Del Real int reg; 625c97d6d2cSSergio Andres Gomez Del Real 626c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 627c97d6d2cSSergio Andres Gomez Del Real cr = exit_qual & 15; 628c97d6d2cSSergio Andres Gomez Del Real reg = (exit_qual >> 8) & 15; 629c97d6d2cSSergio Andres Gomez Del Real 630c97d6d2cSSergio Andres Gomez Del Real switch (cr) { 631c97d6d2cSSergio Andres Gomez Del Real case 0x0: { 6323b295bcbSPhilippe Mathieu-Daudé macvm_set_cr0(cpu->accel->fd, RRX(env, reg)); 633c97d6d2cSSergio Andres Gomez Del Real break; 634c97d6d2cSSergio Andres Gomez Del Real } 635c97d6d2cSSergio Andres Gomez Del Real case 4: { 6363b295bcbSPhilippe Mathieu-Daudé macvm_set_cr4(cpu->accel->fd, RRX(env, reg)); 637c97d6d2cSSergio Andres Gomez Del Real break; 638c97d6d2cSSergio Andres Gomez Del Real } 639c97d6d2cSSergio Andres Gomez Del Real case 8: { 640c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 641c97d6d2cSSergio Andres Gomez Del Real if (exit_qual & 0x10) { 642c97d6d2cSSergio Andres Gomez Del Real RRX(env, reg) = cpu_get_apic_tpr(x86_cpu->apic_state); 643c97d6d2cSSergio Andres Gomez Del Real } else { 644c97d6d2cSSergio Andres Gomez Del Real int tpr = RRX(env, reg); 645c97d6d2cSSergio Andres Gomez Del Real cpu_set_apic_tpr(x86_cpu->apic_state, tpr); 646c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 647c97d6d2cSSergio Andres Gomez Del Real } 648c97d6d2cSSergio Andres Gomez Del Real break; 649c97d6d2cSSergio Andres Gomez Del Real } 650c97d6d2cSSergio Andres Gomez Del Real default: 6512d9178d9SLaurent Vivier error_report("Unrecognized CR %d", cr); 652c97d6d2cSSergio Andres Gomez Del Real abort(); 653c97d6d2cSSergio Andres Gomez Del Real } 6545d32173fSRoman Bolshakov env->eip += ins_len; 655c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 656c97d6d2cSSergio Andres Gomez Del Real break; 657c97d6d2cSSergio Andres Gomez Del Real } 658c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_APIC_ACCESS: { /* TODO */ 659c97d6d2cSSergio Andres Gomez Del Real struct x86_decode decode; 660c97d6d2cSSergio Andres Gomez Del Real 661c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 662c97d6d2cSSergio Andres Gomez Del Real decode_instruction(env, &decode); 663c97d6d2cSSergio Andres Gomez Del Real exec_instruction(env, &decode); 664c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 665c97d6d2cSSergio Andres Gomez Del Real break; 666c97d6d2cSSergio Andres Gomez Del Real } 667c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_TPR: { 668c97d6d2cSSergio Andres Gomez Del Real ret = 1; 669c97d6d2cSSergio Andres Gomez Del Real break; 670c97d6d2cSSergio Andres Gomez Del Real } 671c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_TASK_SWITCH: { 6723b295bcbSPhilippe Mathieu-Daudé uint64_t vinfo = rvmcs(cpu->accel->fd, VMCS_IDT_VECTORING_INFO); 673c97d6d2cSSergio Andres Gomez Del Real x68_segment_selector sel = {.sel = exit_qual & 0xffff}; 674c97d6d2cSSergio Andres Gomez Del Real vmx_handle_task_switch(cpu, sel, (exit_qual >> 30) & 0x3, 675c97d6d2cSSergio Andres Gomez Del Real vinfo & VMCS_INTR_VALID, vinfo & VECTORING_INFO_VECTOR_MASK, vinfo 676c97d6d2cSSergio Andres Gomez Del Real & VMCS_INTR_T_MASK); 677c97d6d2cSSergio Andres Gomez Del Real break; 678c97d6d2cSSergio Andres Gomez Del Real } 679c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_TRIPLE_FAULT: { 680c97d6d2cSSergio Andres Gomez Del Real qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 681c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 682c97d6d2cSSergio Andres Gomez Del Real break; 683c97d6d2cSSergio Andres Gomez Del Real } 684c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_RDPMC: 6853b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RAX, 0); 6863b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RDX, 0); 687c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 688c97d6d2cSSergio Andres Gomez Del Real break; 689c97d6d2cSSergio Andres Gomez Del Real case VMX_REASON_VMCALL: 690fd13f23bSLiran Alon env->exception_nr = EXCP0D_GPF; 691fd13f23bSLiran Alon env->exception_injected = 1; 6923010460fSSergio Andres Gomez Del Real env->has_error_code = true; 6933010460fSSergio Andres Gomez Del Real env->error_code = 0; 694c97d6d2cSSergio Andres Gomez Del Real break; 695c97d6d2cSSergio Andres Gomez Del Real default: 6962d9178d9SLaurent Vivier error_report("%llx: unhandled exit %llx", rip, exit_reason); 697c97d6d2cSSergio Andres Gomez Del Real } 698c97d6d2cSSergio Andres Gomez Del Real } while (ret == 0); 699c97d6d2cSSergio Andres Gomez Del Real 700c97d6d2cSSergio Andres Gomez Del Real return ret; 701c97d6d2cSSergio Andres Gomez Del Real } 702f4152040SFrancesco Cagnin 703f4152040SFrancesco Cagnin int hvf_arch_insert_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp) 704f4152040SFrancesco Cagnin { 705f4152040SFrancesco Cagnin return -ENOSYS; 706f4152040SFrancesco Cagnin } 707f4152040SFrancesco Cagnin 708f4152040SFrancesco Cagnin int hvf_arch_remove_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp) 709f4152040SFrancesco Cagnin { 710f4152040SFrancesco Cagnin return -ENOSYS; 711f4152040SFrancesco Cagnin } 712f4152040SFrancesco Cagnin 713d447a624SAnton Johansson int hvf_arch_insert_hw_breakpoint(vaddr addr, vaddr len, int type) 714f4152040SFrancesco Cagnin { 715f4152040SFrancesco Cagnin return -ENOSYS; 716f4152040SFrancesco Cagnin } 717f4152040SFrancesco Cagnin 718d447a624SAnton Johansson int hvf_arch_remove_hw_breakpoint(vaddr addr, vaddr len, int type) 719f4152040SFrancesco Cagnin { 720f4152040SFrancesco Cagnin return -ENOSYS; 721f4152040SFrancesco Cagnin } 722f4152040SFrancesco Cagnin 723f4152040SFrancesco Cagnin void hvf_arch_remove_all_hw_breakpoints(void) 724f4152040SFrancesco Cagnin { 725f4152040SFrancesco Cagnin } 726eb2edc42SFrancesco Cagnin 727eb2edc42SFrancesco Cagnin void hvf_arch_update_guest_debug(CPUState *cpu) 728eb2edc42SFrancesco Cagnin { 729eb2edc42SFrancesco Cagnin } 730eb2edc42SFrancesco Cagnin 731d6fd5d83SPhilippe Mathieu-Daudé bool hvf_arch_supports_guest_debug(void) 732eb2edc42SFrancesco Cagnin { 733eb2edc42SFrancesco Cagnin return false; 734eb2edc42SFrancesco Cagnin } 735