1c97d6d2cSSergio Andres Gomez Del Real /* Copyright 2008 IBM Corporation 2c97d6d2cSSergio Andres Gomez Del Real * 2008 Red Hat, Inc. 3c97d6d2cSSergio Andres Gomez Del Real * Copyright 2011 Intel Corporation 4c97d6d2cSSergio Andres Gomez Del Real * Copyright 2016 Veertu, Inc. 5c97d6d2cSSergio Andres Gomez Del Real * Copyright 2017 The Android Open Source Project 6c97d6d2cSSergio Andres Gomez Del Real * 7c97d6d2cSSergio Andres Gomez Del Real * QEMU Hypervisor.framework support 8c97d6d2cSSergio Andres Gomez Del Real * 9c97d6d2cSSergio Andres Gomez Del Real * This program is free software; you can redistribute it and/or 10c97d6d2cSSergio Andres Gomez Del Real * modify it under the terms of version 2 of the GNU General Public 11c97d6d2cSSergio Andres Gomez Del Real * License as published by the Free Software Foundation. 12c97d6d2cSSergio Andres Gomez Del Real * 13c97d6d2cSSergio Andres Gomez Del Real * This program is distributed in the hope that it will be useful, 14c97d6d2cSSergio Andres Gomez Del Real * but WITHOUT ANY WARRANTY; without even the implied warranty of 15c97d6d2cSSergio Andres Gomez Del Real * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 16e361a772SThomas Huth * General Public License for more details. 17c97d6d2cSSergio Andres Gomez Del Real * 18e361a772SThomas Huth * You should have received a copy of the GNU General Public License 19e361a772SThomas Huth * along with this program; if not, see <http://www.gnu.org/licenses/>. 20d781e24dSIzik Eidus * 21d781e24dSIzik Eidus * This file contain code under public domain from the hvdos project: 22d781e24dSIzik Eidus * https://github.com/mist64/hvdos 234d98a8e5SPaolo Bonzini * 244d98a8e5SPaolo Bonzini * Parts Copyright (c) 2011 NetApp, Inc. 254d98a8e5SPaolo Bonzini * All rights reserved. 264d98a8e5SPaolo Bonzini * 274d98a8e5SPaolo Bonzini * Redistribution and use in source and binary forms, with or without 284d98a8e5SPaolo Bonzini * modification, are permitted provided that the following conditions 294d98a8e5SPaolo Bonzini * are met: 304d98a8e5SPaolo Bonzini * 1. Redistributions of source code must retain the above copyright 314d98a8e5SPaolo Bonzini * notice, this list of conditions and the following disclaimer. 324d98a8e5SPaolo Bonzini * 2. Redistributions in binary form must reproduce the above copyright 334d98a8e5SPaolo Bonzini * notice, this list of conditions and the following disclaimer in the 344d98a8e5SPaolo Bonzini * documentation and/or other materials provided with the distribution. 354d98a8e5SPaolo Bonzini * 364d98a8e5SPaolo Bonzini * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND 374d98a8e5SPaolo Bonzini * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 384d98a8e5SPaolo Bonzini * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 394d98a8e5SPaolo Bonzini * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE 404d98a8e5SPaolo Bonzini * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 414d98a8e5SPaolo Bonzini * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 424d98a8e5SPaolo Bonzini * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 434d98a8e5SPaolo Bonzini * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 444d98a8e5SPaolo Bonzini * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 454d98a8e5SPaolo Bonzini * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 464d98a8e5SPaolo Bonzini * SUCH DAMAGE. 47c97d6d2cSSergio Andres Gomez Del Real */ 4854d31236SMarkus Armbruster 49c97d6d2cSSergio Andres Gomez Del Real #include "qemu/osdep.h" 50c97d6d2cSSergio Andres Gomez Del Real #include "qemu/error-report.h" 515df022cfSPeter Maydell #include "qemu/memalign.h" 52c97d6d2cSSergio Andres Gomez Del Real 53c97d6d2cSSergio Andres Gomez Del Real #include "sysemu/hvf.h" 54d57bc3c1SAlexander Graf #include "sysemu/hvf_int.h" 5554d31236SMarkus Armbruster #include "sysemu/runstate.h" 56a1477da3SAlexander Graf #include "sysemu/cpus.h" 57c97d6d2cSSergio Andres Gomez Del Real #include "hvf-i386.h" 5869e0a03cSPaolo Bonzini #include "vmcs.h" 5969e0a03cSPaolo Bonzini #include "vmx.h" 6069e0a03cSPaolo Bonzini #include "x86.h" 6169e0a03cSPaolo Bonzini #include "x86_descr.h" 6269e0a03cSPaolo Bonzini #include "x86_mmu.h" 6369e0a03cSPaolo Bonzini #include "x86_decode.h" 6469e0a03cSPaolo Bonzini #include "x86_emu.h" 6569e0a03cSPaolo Bonzini #include "x86_task.h" 6669e0a03cSPaolo Bonzini #include "x86hvf.h" 67c97d6d2cSSergio Andres Gomez Del Real 68c97d6d2cSSergio Andres Gomez Del Real #include <Hypervisor/hv.h> 69c97d6d2cSSergio Andres Gomez Del Real #include <Hypervisor/hv_vmx.h> 703b502b0eSVladislav Yaroshchuk #include <sys/sysctl.h> 71c97d6d2cSSergio Andres Gomez Del Real 72c97d6d2cSSergio Andres Gomez Del Real #include "hw/i386/apic_internal.h" 73c97d6d2cSSergio Andres Gomez Del Real #include "qemu/main-loop.h" 74940e43aaSClaudio Fontana #include "qemu/accel.h" 75c97d6d2cSSergio Andres Gomez Del Real #include "target/i386/cpu.h" 76c97d6d2cSSergio Andres Gomez Del Real 77c97d6d2cSSergio Andres Gomez Del Real void vmx_update_tpr(CPUState *cpu) 78c97d6d2cSSergio Andres Gomez Del Real { 79c97d6d2cSSergio Andres Gomez Del Real /* TODO: need integrate APIC handling */ 80c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 81c97d6d2cSSergio Andres Gomez Del Real int tpr = cpu_get_apic_tpr(x86_cpu->apic_state) << 4; 82c97d6d2cSSergio Andres Gomez Del Real int irr = apic_get_highest_priority_irr(x86_cpu->apic_state); 83c97d6d2cSSergio Andres Gomez Del Real 84*3b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_TPR, tpr); 85c97d6d2cSSergio Andres Gomez Del Real if (irr == -1) { 86*3b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_TPR_THRESHOLD, 0); 87c97d6d2cSSergio Andres Gomez Del Real } else { 88*3b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_TPR_THRESHOLD, (irr > tpr) ? tpr >> 4 : 89c97d6d2cSSergio Andres Gomez Del Real irr >> 4); 90c97d6d2cSSergio Andres Gomez Del Real } 91c97d6d2cSSergio Andres Gomez Del Real } 92c97d6d2cSSergio Andres Gomez Del Real 93583ae161SRoman Bolshakov static void update_apic_tpr(CPUState *cpu) 94c97d6d2cSSergio Andres Gomez Del Real { 95c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 96*3b295bcbSPhilippe Mathieu-Daudé int tpr = rreg(cpu->accel->fd, HV_X86_TPR) >> 4; 97c97d6d2cSSergio Andres Gomez Del Real cpu_set_apic_tpr(x86_cpu->apic_state, tpr); 98c97d6d2cSSergio Andres Gomez Del Real } 99c97d6d2cSSergio Andres Gomez Del Real 100c97d6d2cSSergio Andres Gomez Del Real #define VECTORING_INFO_VECTOR_MASK 0xff 101c97d6d2cSSergio Andres Gomez Del Real 102c97d6d2cSSergio Andres Gomez Del Real void hvf_handle_io(CPUArchState *env, uint16_t port, void *buffer, 103c97d6d2cSSergio Andres Gomez Del Real int direction, int size, int count) 104c97d6d2cSSergio Andres Gomez Del Real { 105c97d6d2cSSergio Andres Gomez Del Real int i; 106c97d6d2cSSergio Andres Gomez Del Real uint8_t *ptr = buffer; 107c97d6d2cSSergio Andres Gomez Del Real 108c97d6d2cSSergio Andres Gomez Del Real for (i = 0; i < count; i++) { 109c97d6d2cSSergio Andres Gomez Del Real address_space_rw(&address_space_io, port, MEMTXATTRS_UNSPECIFIED, 110c97d6d2cSSergio Andres Gomez Del Real ptr, size, 111c97d6d2cSSergio Andres Gomez Del Real direction); 112c97d6d2cSSergio Andres Gomez Del Real ptr += size; 113c97d6d2cSSergio Andres Gomez Del Real } 114c97d6d2cSSergio Andres Gomez Del Real } 115c97d6d2cSSergio Andres Gomez Del Real 116ff2de166SPaolo Bonzini static bool ept_emulation_fault(hvf_slot *slot, uint64_t gpa, uint64_t ept_qual) 117c97d6d2cSSergio Andres Gomez Del Real { 118c97d6d2cSSergio Andres Gomez Del Real int read, write; 119c97d6d2cSSergio Andres Gomez Del Real 120c97d6d2cSSergio Andres Gomez Del Real /* EPT fault on an instruction fetch doesn't make sense here */ 121c97d6d2cSSergio Andres Gomez Del Real if (ept_qual & EPT_VIOLATION_INST_FETCH) { 122c97d6d2cSSergio Andres Gomez Del Real return false; 123c97d6d2cSSergio Andres Gomez Del Real } 124c97d6d2cSSergio Andres Gomez Del Real 125c97d6d2cSSergio Andres Gomez Del Real /* EPT fault must be a read fault or a write fault */ 126c97d6d2cSSergio Andres Gomez Del Real read = ept_qual & EPT_VIOLATION_DATA_READ ? 1 : 0; 127c97d6d2cSSergio Andres Gomez Del Real write = ept_qual & EPT_VIOLATION_DATA_WRITE ? 1 : 0; 128c97d6d2cSSergio Andres Gomez Del Real if ((read | write) == 0) { 129c97d6d2cSSergio Andres Gomez Del Real return false; 130c97d6d2cSSergio Andres Gomez Del Real } 131c97d6d2cSSergio Andres Gomez Del Real 132babfa20cSSergio Andres Gomez Del Real if (write && slot) { 133babfa20cSSergio Andres Gomez Del Real if (slot->flags & HVF_SLOT_LOG) { 134babfa20cSSergio Andres Gomez Del Real memory_region_set_dirty(slot->region, gpa - slot->start, 1); 135babfa20cSSergio Andres Gomez Del Real hv_vm_protect((hv_gpaddr_t)slot->start, (size_t)slot->size, 136babfa20cSSergio Andres Gomez Del Real HV_MEMORY_READ | HV_MEMORY_WRITE); 137babfa20cSSergio Andres Gomez Del Real } 138babfa20cSSergio Andres Gomez Del Real } 139babfa20cSSergio Andres Gomez Del Real 140c97d6d2cSSergio Andres Gomez Del Real /* 141c97d6d2cSSergio Andres Gomez Del Real * The EPT violation must have been caused by accessing a 142c97d6d2cSSergio Andres Gomez Del Real * guest-physical address that is a translation of a guest-linear 143c97d6d2cSSergio Andres Gomez Del Real * address. 144c97d6d2cSSergio Andres Gomez Del Real */ 145c97d6d2cSSergio Andres Gomez Del Real if ((ept_qual & EPT_VIOLATION_GLA_VALID) == 0 || 146c97d6d2cSSergio Andres Gomez Del Real (ept_qual & EPT_VIOLATION_XLAT_VALID) == 0) { 147c97d6d2cSSergio Andres Gomez Del Real return false; 148c97d6d2cSSergio Andres Gomez Del Real } 149c97d6d2cSSergio Andres Gomez Del Real 150fbafbb6dSCameron Esfahani if (!slot) { 151fbafbb6dSCameron Esfahani return true; 152fbafbb6dSCameron Esfahani } 153fbafbb6dSCameron Esfahani if (!memory_region_is_ram(slot->region) && 154fbafbb6dSCameron Esfahani !(read && memory_region_is_romd(slot->region))) { 155fbafbb6dSCameron Esfahani return true; 156fbafbb6dSCameron Esfahani } 157fbafbb6dSCameron Esfahani return false; 158babfa20cSSergio Andres Gomez Del Real } 159babfa20cSSergio Andres Gomez Del Real 160cfe58455SAlexander Graf void hvf_arch_vcpu_destroy(CPUState *cpu) 161c97d6d2cSSergio Andres Gomez Del Real { 162fe76b09cSRoman Bolshakov X86CPU *x86_cpu = X86_CPU(cpu); 163fe76b09cSRoman Bolshakov CPUX86State *env = &x86_cpu->env; 164fe76b09cSRoman Bolshakov 165fe76b09cSRoman Bolshakov g_free(env->hvf_mmio_buf); 166c97d6d2cSSergio Andres Gomez Del Real } 167c97d6d2cSSergio Andres Gomez Del Real 1683b502b0eSVladislav Yaroshchuk static void init_tsc_freq(CPUX86State *env) 1693b502b0eSVladislav Yaroshchuk { 1703b502b0eSVladislav Yaroshchuk size_t length; 1713b502b0eSVladislav Yaroshchuk uint64_t tsc_freq; 1723b502b0eSVladislav Yaroshchuk 1733b502b0eSVladislav Yaroshchuk if (env->tsc_khz != 0) { 1743b502b0eSVladislav Yaroshchuk return; 1753b502b0eSVladislav Yaroshchuk } 1763b502b0eSVladislav Yaroshchuk 1773b502b0eSVladislav Yaroshchuk length = sizeof(uint64_t); 1783b502b0eSVladislav Yaroshchuk if (sysctlbyname("machdep.tsc.frequency", &tsc_freq, &length, NULL, 0)) { 1793b502b0eSVladislav Yaroshchuk return; 1803b502b0eSVladislav Yaroshchuk } 1813b502b0eSVladislav Yaroshchuk env->tsc_khz = tsc_freq / 1000; /* Hz to KHz */ 1823b502b0eSVladislav Yaroshchuk } 1833b502b0eSVladislav Yaroshchuk 1843b502b0eSVladislav Yaroshchuk static void init_apic_bus_freq(CPUX86State *env) 1853b502b0eSVladislav Yaroshchuk { 1863b502b0eSVladislav Yaroshchuk size_t length; 1873b502b0eSVladislav Yaroshchuk uint64_t bus_freq; 1883b502b0eSVladislav Yaroshchuk 1893b502b0eSVladislav Yaroshchuk if (env->apic_bus_freq != 0) { 1903b502b0eSVladislav Yaroshchuk return; 1913b502b0eSVladislav Yaroshchuk } 1923b502b0eSVladislav Yaroshchuk 1933b502b0eSVladislav Yaroshchuk length = sizeof(uint64_t); 1943b502b0eSVladislav Yaroshchuk if (sysctlbyname("hw.busfrequency", &bus_freq, &length, NULL, 0)) { 1953b502b0eSVladislav Yaroshchuk return; 1963b502b0eSVladislav Yaroshchuk } 1973b502b0eSVladislav Yaroshchuk env->apic_bus_freq = bus_freq; 1983b502b0eSVladislav Yaroshchuk } 1993b502b0eSVladislav Yaroshchuk 2003b502b0eSVladislav Yaroshchuk static inline bool tsc_is_known(CPUX86State *env) 2013b502b0eSVladislav Yaroshchuk { 2023b502b0eSVladislav Yaroshchuk return env->tsc_khz != 0; 2033b502b0eSVladislav Yaroshchuk } 2043b502b0eSVladislav Yaroshchuk 2053b502b0eSVladislav Yaroshchuk static inline bool apic_bus_freq_is_known(CPUX86State *env) 2063b502b0eSVladislav Yaroshchuk { 2073b502b0eSVladislav Yaroshchuk return env->apic_bus_freq != 0; 2083b502b0eSVladislav Yaroshchuk } 2093b502b0eSVladislav Yaroshchuk 210a1477da3SAlexander Graf void hvf_kick_vcpu_thread(CPUState *cpu) 211a1477da3SAlexander Graf { 212a1477da3SAlexander Graf cpus_kick_thread(cpu); 213a1477da3SAlexander Graf } 214a1477da3SAlexander Graf 215ce7f5b1cSAlexander Graf int hvf_arch_init(void) 216ce7f5b1cSAlexander Graf { 217ce7f5b1cSAlexander Graf return 0; 218ce7f5b1cSAlexander Graf } 219ce7f5b1cSAlexander Graf 220cfe58455SAlexander Graf int hvf_arch_init_vcpu(CPUState *cpu) 221c97d6d2cSSergio Andres Gomez Del Real { 222c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86cpu = X86_CPU(cpu); 223c97d6d2cSSergio Andres Gomez Del Real CPUX86State *env = &x86cpu->env; 224d8cf2c29SCameron Esfahani uint64_t reqCap; 225c97d6d2cSSergio Andres Gomez Del Real 226c97d6d2cSSergio Andres Gomez Del Real init_emu(); 227c97d6d2cSSergio Andres Gomez Del Real init_decoder(); 228c97d6d2cSSergio Andres Gomez Del Real 229c97d6d2cSSergio Andres Gomez Del Real hvf_state->hvf_caps = g_new0(struct hvf_vcpu_caps, 1); 230fe76b09cSRoman Bolshakov env->hvf_mmio_buf = g_new(char, 4096); 231c97d6d2cSSergio Andres Gomez Del Real 2323b502b0eSVladislav Yaroshchuk if (x86cpu->vmware_cpuid_freq) { 2333b502b0eSVladislav Yaroshchuk init_tsc_freq(env); 2343b502b0eSVladislav Yaroshchuk init_apic_bus_freq(env); 2353b502b0eSVladislav Yaroshchuk 2363b502b0eSVladislav Yaroshchuk if (!tsc_is_known(env) || !apic_bus_freq_is_known(env)) { 2373b502b0eSVladislav Yaroshchuk error_report("vmware-cpuid-freq: feature couldn't be enabled"); 2383b502b0eSVladislav Yaroshchuk } 2393b502b0eSVladislav Yaroshchuk } 2403b502b0eSVladislav Yaroshchuk 241c97d6d2cSSergio Andres Gomez Del Real if (hv_vmx_read_capability(HV_VMX_CAP_PINBASED, 242c97d6d2cSSergio Andres Gomez Del Real &hvf_state->hvf_caps->vmx_cap_pinbased)) { 243c97d6d2cSSergio Andres Gomez Del Real abort(); 244c97d6d2cSSergio Andres Gomez Del Real } 245c97d6d2cSSergio Andres Gomez Del Real if (hv_vmx_read_capability(HV_VMX_CAP_PROCBASED, 246c97d6d2cSSergio Andres Gomez Del Real &hvf_state->hvf_caps->vmx_cap_procbased)) { 247c97d6d2cSSergio Andres Gomez Del Real abort(); 248c97d6d2cSSergio Andres Gomez Del Real } 249c97d6d2cSSergio Andres Gomez Del Real if (hv_vmx_read_capability(HV_VMX_CAP_PROCBASED2, 250c97d6d2cSSergio Andres Gomez Del Real &hvf_state->hvf_caps->vmx_cap_procbased2)) { 251c97d6d2cSSergio Andres Gomez Del Real abort(); 252c97d6d2cSSergio Andres Gomez Del Real } 253c97d6d2cSSergio Andres Gomez Del Real if (hv_vmx_read_capability(HV_VMX_CAP_ENTRY, 254c97d6d2cSSergio Andres Gomez Del Real &hvf_state->hvf_caps->vmx_cap_entry)) { 255c97d6d2cSSergio Andres Gomez Del Real abort(); 256c97d6d2cSSergio Andres Gomez Del Real } 257c97d6d2cSSergio Andres Gomez Del Real 258c97d6d2cSSergio Andres Gomez Del Real /* set VMCS control fields */ 259*3b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_PIN_BASED_CTLS, 260c97d6d2cSSergio Andres Gomez Del Real cap2ctrl(hvf_state->hvf_caps->vmx_cap_pinbased, 261c97d6d2cSSergio Andres Gomez Del Real VMCS_PIN_BASED_CTLS_EXTINT | 262c97d6d2cSSergio Andres Gomez Del Real VMCS_PIN_BASED_CTLS_NMI | 263c97d6d2cSSergio Andres Gomez Del Real VMCS_PIN_BASED_CTLS_VNMI)); 264*3b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_PRI_PROC_BASED_CTLS, 265c97d6d2cSSergio Andres Gomez Del Real cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased, 266c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_HLT | 267c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_MWAIT | 268c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_TSC_OFFSET | 269c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_TPR_SHADOW) | 270c97d6d2cSSergio Andres Gomez Del Real VMCS_PRI_PROC_BASED_CTLS_SEC_CONTROL); 271d8cf2c29SCameron Esfahani 272d8cf2c29SCameron Esfahani reqCap = VMCS_PRI_PROC_BASED2_CTLS_APIC_ACCESSES; 273d8cf2c29SCameron Esfahani 274d8cf2c29SCameron Esfahani /* Is RDTSCP support in CPUID? If so, enable it in the VMCS. */ 275d8cf2c29SCameron Esfahani if (hvf_get_supported_cpuid(0x80000001, 0, R_EDX) & CPUID_EXT2_RDTSCP) { 276d8cf2c29SCameron Esfahani reqCap |= VMCS_PRI_PROC_BASED2_CTLS_RDTSCP; 277d8cf2c29SCameron Esfahani } 278d8cf2c29SCameron Esfahani 279*3b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_SEC_PROC_BASED_CTLS, 280d8cf2c29SCameron Esfahani cap2ctrl(hvf_state->hvf_caps->vmx_cap_procbased2, reqCap)); 281c97d6d2cSSergio Andres Gomez Del Real 282*3b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_ENTRY_CTLS, 283*3b295bcbSPhilippe Mathieu-Daudé cap2ctrl(hvf_state->hvf_caps->vmx_cap_entry, 0)); 284*3b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_EXCEPTION_BITMAP, 0); /* Double fault */ 285c97d6d2cSSergio Andres Gomez Del Real 286*3b295bcbSPhilippe Mathieu-Daudé wvmcs(cpu->accel->fd, VMCS_TPR_THRESHOLD, 0); 287c97d6d2cSSergio Andres Gomez Del Real 288c97d6d2cSSergio Andres Gomez Del Real x86cpu = X86_CPU(cpu); 289c0198c5fSDavid Edmondson x86cpu->env.xsave_buf_len = 4096; 290c0198c5fSDavid Edmondson x86cpu->env.xsave_buf = qemu_memalign(4096, x86cpu->env.xsave_buf_len); 291c97d6d2cSSergio Andres Gomez Del Real 292fea45008SDavid Edmondson /* 293fea45008SDavid Edmondson * The allocated storage must be large enough for all of the 294fea45008SDavid Edmondson * possible XSAVE state components. 295fea45008SDavid Edmondson */ 296fea45008SDavid Edmondson assert(hvf_get_supported_cpuid(0xd, 0, R_ECX) <= x86cpu->env.xsave_buf_len); 297fea45008SDavid Edmondson 298*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_STAR, 1); 299*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_LSTAR, 1); 300*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_CSTAR, 1); 301*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_FMASK, 1); 302*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_FSBASE, 1); 303*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_GSBASE, 1); 304*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_KERNELGSBASE, 1); 305*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_TSC_AUX, 1); 306*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_IA32_TSC, 1); 307*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_IA32_SYSENTER_CS, 1); 308*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_IA32_SYSENTER_EIP, 1); 309*3b295bcbSPhilippe Mathieu-Daudé hv_vcpu_enable_native_msr(cpu->accel->fd, MSR_IA32_SYSENTER_ESP, 1); 310c97d6d2cSSergio Andres Gomez Del Real 311c97d6d2cSSergio Andres Gomez Del Real return 0; 312c97d6d2cSSergio Andres Gomez Del Real } 313c97d6d2cSSergio Andres Gomez Del Real 314b7394c83SSergio Andres Gomez Del Real static void hvf_store_events(CPUState *cpu, uint32_t ins_len, uint64_t idtvec_info) 315b7394c83SSergio Andres Gomez Del Real { 316b7394c83SSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 317b7394c83SSergio Andres Gomez Del Real CPUX86State *env = &x86_cpu->env; 318b7394c83SSergio Andres Gomez Del Real 319fd13f23bSLiran Alon env->exception_nr = -1; 320fd13f23bSLiran Alon env->exception_pending = 0; 321fd13f23bSLiran Alon env->exception_injected = 0; 322b7394c83SSergio Andres Gomez Del Real env->interrupt_injected = -1; 323b7394c83SSergio Andres Gomez Del Real env->nmi_injected = false; 32464bef038SCameron Esfahani env->ins_len = 0; 32564bef038SCameron Esfahani env->has_error_code = false; 326b7394c83SSergio Andres Gomez Del Real if (idtvec_info & VMCS_IDT_VEC_VALID) { 327b7394c83SSergio Andres Gomez Del Real switch (idtvec_info & VMCS_IDT_VEC_TYPE) { 328b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_HWINTR: 329b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_SWINTR: 330b7394c83SSergio Andres Gomez Del Real env->interrupt_injected = idtvec_info & VMCS_IDT_VEC_VECNUM; 331b7394c83SSergio Andres Gomez Del Real break; 332b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_NMI: 333b7394c83SSergio Andres Gomez Del Real env->nmi_injected = true; 334b7394c83SSergio Andres Gomez Del Real break; 335b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_HWEXCEPTION: 336b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_SWEXCEPTION: 337fd13f23bSLiran Alon env->exception_nr = idtvec_info & VMCS_IDT_VEC_VECNUM; 338fd13f23bSLiran Alon env->exception_injected = 1; 339b7394c83SSergio Andres Gomez Del Real break; 340b7394c83SSergio Andres Gomez Del Real case VMCS_IDT_VEC_PRIV_SWEXCEPTION: 341b7394c83SSergio Andres Gomez Del Real default: 342b7394c83SSergio Andres Gomez Del Real abort(); 343b7394c83SSergio Andres Gomez Del Real } 344b7394c83SSergio Andres Gomez Del Real if ((idtvec_info & VMCS_IDT_VEC_TYPE) == VMCS_IDT_VEC_SWEXCEPTION || 345b7394c83SSergio Andres Gomez Del Real (idtvec_info & VMCS_IDT_VEC_TYPE) == VMCS_IDT_VEC_SWINTR) { 346b7394c83SSergio Andres Gomez Del Real env->ins_len = ins_len; 347b7394c83SSergio Andres Gomez Del Real } 34864bef038SCameron Esfahani if (idtvec_info & VMCS_IDT_VEC_ERRCODE_VALID) { 349b7394c83SSergio Andres Gomez Del Real env->has_error_code = true; 350*3b295bcbSPhilippe Mathieu-Daudé env->error_code = rvmcs(cpu->accel->fd, VMCS_IDT_VECTORING_ERROR); 351b7394c83SSergio Andres Gomez Del Real } 352b7394c83SSergio Andres Gomez Del Real } 353*3b295bcbSPhilippe Mathieu-Daudé if ((rvmcs(cpu->accel->fd, VMCS_GUEST_INTERRUPTIBILITY) & 354b7394c83SSergio Andres Gomez Del Real VMCS_INTERRUPTIBILITY_NMI_BLOCKING)) { 355b7394c83SSergio Andres Gomez Del Real env->hflags2 |= HF2_NMI_MASK; 356b7394c83SSergio Andres Gomez Del Real } else { 357b7394c83SSergio Andres Gomez Del Real env->hflags2 &= ~HF2_NMI_MASK; 358b7394c83SSergio Andres Gomez Del Real } 359*3b295bcbSPhilippe Mathieu-Daudé if (rvmcs(cpu->accel->fd, VMCS_GUEST_INTERRUPTIBILITY) & 360b7394c83SSergio Andres Gomez Del Real (VMCS_INTERRUPTIBILITY_STI_BLOCKING | 361b7394c83SSergio Andres Gomez Del Real VMCS_INTERRUPTIBILITY_MOVSS_BLOCKING)) { 362b7394c83SSergio Andres Gomez Del Real env->hflags |= HF_INHIBIT_IRQ_MASK; 363b7394c83SSergio Andres Gomez Del Real } else { 364b7394c83SSergio Andres Gomez Del Real env->hflags &= ~HF_INHIBIT_IRQ_MASK; 365b7394c83SSergio Andres Gomez Del Real } 366b7394c83SSergio Andres Gomez Del Real } 367b7394c83SSergio Andres Gomez Del Real 3683b502b0eSVladislav Yaroshchuk static void hvf_cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 3693b502b0eSVladislav Yaroshchuk uint32_t *eax, uint32_t *ebx, 3703b502b0eSVladislav Yaroshchuk uint32_t *ecx, uint32_t *edx) 3713b502b0eSVladislav Yaroshchuk { 3723b502b0eSVladislav Yaroshchuk /* 3733b502b0eSVladislav Yaroshchuk * A wrapper extends cpu_x86_cpuid with 0x40000000 and 0x40000010 leafs, 3743b502b0eSVladislav Yaroshchuk * leafs 0x40000001-0x4000000F are filled with zeros 3753b502b0eSVladislav Yaroshchuk * Provides vmware-cpuid-freq support to hvf 3763b502b0eSVladislav Yaroshchuk * 3773b502b0eSVladislav Yaroshchuk * Note: leaf 0x40000000 not exposes HVF, 3783b502b0eSVladislav Yaroshchuk * leaving hypervisor signature empty 3793b502b0eSVladislav Yaroshchuk */ 3803b502b0eSVladislav Yaroshchuk 3813b502b0eSVladislav Yaroshchuk if (index < 0x40000000 || index > 0x40000010 || 3823b502b0eSVladislav Yaroshchuk !tsc_is_known(env) || !apic_bus_freq_is_known(env)) { 3833b502b0eSVladislav Yaroshchuk 3843b502b0eSVladislav Yaroshchuk cpu_x86_cpuid(env, index, count, eax, ebx, ecx, edx); 3853b502b0eSVladislav Yaroshchuk return; 3863b502b0eSVladislav Yaroshchuk } 3873b502b0eSVladislav Yaroshchuk 3883b502b0eSVladislav Yaroshchuk switch (index) { 3893b502b0eSVladislav Yaroshchuk case 0x40000000: 3903b502b0eSVladislav Yaroshchuk *eax = 0x40000010; /* Max available cpuid leaf */ 3913b502b0eSVladislav Yaroshchuk *ebx = 0; /* Leave signature empty */ 3923b502b0eSVladislav Yaroshchuk *ecx = 0; 3933b502b0eSVladislav Yaroshchuk *edx = 0; 3943b502b0eSVladislav Yaroshchuk break; 3953b502b0eSVladislav Yaroshchuk case 0x40000010: 3963b502b0eSVladislav Yaroshchuk *eax = env->tsc_khz; 3973b502b0eSVladislav Yaroshchuk *ebx = env->apic_bus_freq / 1000; /* Hz to KHz */ 3983b502b0eSVladislav Yaroshchuk *ecx = 0; 3993b502b0eSVladislav Yaroshchuk *edx = 0; 4003b502b0eSVladislav Yaroshchuk break; 4013b502b0eSVladislav Yaroshchuk default: 4023b502b0eSVladislav Yaroshchuk *eax = 0; 4033b502b0eSVladislav Yaroshchuk *ebx = 0; 4043b502b0eSVladislav Yaroshchuk *ecx = 0; 4053b502b0eSVladislav Yaroshchuk *edx = 0; 4063b502b0eSVladislav Yaroshchuk break; 4073b502b0eSVladislav Yaroshchuk } 4083b502b0eSVladislav Yaroshchuk } 4093b502b0eSVladislav Yaroshchuk 410c97d6d2cSSergio Andres Gomez Del Real int hvf_vcpu_exec(CPUState *cpu) 411c97d6d2cSSergio Andres Gomez Del Real { 412c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 413c97d6d2cSSergio Andres Gomez Del Real CPUX86State *env = &x86_cpu->env; 414c97d6d2cSSergio Andres Gomez Del Real int ret = 0; 415c97d6d2cSSergio Andres Gomez Del Real uint64_t rip = 0; 416c97d6d2cSSergio Andres Gomez Del Real 417c97d6d2cSSergio Andres Gomez Del Real if (hvf_process_events(cpu)) { 418c97d6d2cSSergio Andres Gomez Del Real return EXCP_HLT; 419c97d6d2cSSergio Andres Gomez Del Real } 420c97d6d2cSSergio Andres Gomez Del Real 421c97d6d2cSSergio Andres Gomez Del Real do { 422c97d6d2cSSergio Andres Gomez Del Real if (cpu->vcpu_dirty) { 423c97d6d2cSSergio Andres Gomez Del Real hvf_put_registers(cpu); 424c97d6d2cSSergio Andres Gomez Del Real cpu->vcpu_dirty = false; 425c97d6d2cSSergio Andres Gomez Del Real } 426c97d6d2cSSergio Andres Gomez Del Real 427b7394c83SSergio Andres Gomez Del Real if (hvf_inject_interrupts(cpu)) { 428b7394c83SSergio Andres Gomez Del Real return EXCP_INTERRUPT; 429b7394c83SSergio Andres Gomez Del Real } 430c97d6d2cSSergio Andres Gomez Del Real vmx_update_tpr(cpu); 431c97d6d2cSSergio Andres Gomez Del Real 432c97d6d2cSSergio Andres Gomez Del Real qemu_mutex_unlock_iothread(); 433c97d6d2cSSergio Andres Gomez Del Real if (!cpu_is_bsp(X86_CPU(cpu)) && cpu->halted) { 434c97d6d2cSSergio Andres Gomez Del Real qemu_mutex_lock_iothread(); 435c97d6d2cSSergio Andres Gomez Del Real return EXCP_HLT; 436c97d6d2cSSergio Andres Gomez Del Real } 437c97d6d2cSSergio Andres Gomez Del Real 438*3b295bcbSPhilippe Mathieu-Daudé hv_return_t r = hv_vcpu_run(cpu->accel->fd); 439c97d6d2cSSergio Andres Gomez Del Real assert_hvf_ok(r); 440c97d6d2cSSergio Andres Gomez Del Real 441c97d6d2cSSergio Andres Gomez Del Real /* handle VMEXIT */ 442*3b295bcbSPhilippe Mathieu-Daudé uint64_t exit_reason = rvmcs(cpu->accel->fd, VMCS_EXIT_REASON); 443*3b295bcbSPhilippe Mathieu-Daudé uint64_t exit_qual = rvmcs(cpu->accel->fd, VMCS_EXIT_QUALIFICATION); 444*3b295bcbSPhilippe Mathieu-Daudé uint32_t ins_len = (uint32_t)rvmcs(cpu->accel->fd, 445c97d6d2cSSergio Andres Gomez Del Real VMCS_EXIT_INSTRUCTION_LENGTH); 446b7394c83SSergio Andres Gomez Del Real 447*3b295bcbSPhilippe Mathieu-Daudé uint64_t idtvec_info = rvmcs(cpu->accel->fd, VMCS_IDT_VECTORING_INFO); 448b7394c83SSergio Andres Gomez Del Real 449b7394c83SSergio Andres Gomez Del Real hvf_store_events(cpu, ins_len, idtvec_info); 450*3b295bcbSPhilippe Mathieu-Daudé rip = rreg(cpu->accel->fd, HV_X86_RIP); 451*3b295bcbSPhilippe Mathieu-Daudé env->eflags = rreg(cpu->accel->fd, HV_X86_RFLAGS); 452c97d6d2cSSergio Andres Gomez Del Real 453c97d6d2cSSergio Andres Gomez Del Real qemu_mutex_lock_iothread(); 454c97d6d2cSSergio Andres Gomez Del Real 455c97d6d2cSSergio Andres Gomez Del Real update_apic_tpr(cpu); 456c97d6d2cSSergio Andres Gomez Del Real current_cpu = cpu; 457c97d6d2cSSergio Andres Gomez Del Real 458c97d6d2cSSergio Andres Gomez Del Real ret = 0; 459c97d6d2cSSergio Andres Gomez Del Real switch (exit_reason) { 460c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_HLT: { 461c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 462c97d6d2cSSergio Andres Gomez Del Real if (!((cpu->interrupt_request & CPU_INTERRUPT_HARD) && 463967f4da2SRoman Bolshakov (env->eflags & IF_MASK)) 464c97d6d2cSSergio Andres Gomez Del Real && !(cpu->interrupt_request & CPU_INTERRUPT_NMI) && 465c97d6d2cSSergio Andres Gomez Del Real !(idtvec_info & VMCS_IDT_VEC_VALID)) { 466c97d6d2cSSergio Andres Gomez Del Real cpu->halted = 1; 467c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_HLT; 4683b9c59daSChen Zhang break; 469c97d6d2cSSergio Andres Gomez Del Real } 470c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 471c97d6d2cSSergio Andres Gomez Del Real break; 472c97d6d2cSSergio Andres Gomez Del Real } 473c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_MWAIT: { 474c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 475c97d6d2cSSergio Andres Gomez Del Real break; 476c97d6d2cSSergio Andres Gomez Del Real } 477fbafbb6dSCameron Esfahani /* Need to check if MMIO or unmapped fault */ 478c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_EPT_FAULT: 479c97d6d2cSSergio Andres Gomez Del Real { 480c97d6d2cSSergio Andres Gomez Del Real hvf_slot *slot; 481*3b295bcbSPhilippe Mathieu-Daudé uint64_t gpa = rvmcs(cpu->accel->fd, VMCS_GUEST_PHYSICAL_ADDRESS); 482c97d6d2cSSergio Andres Gomez Del Real 483c97d6d2cSSergio Andres Gomez Del Real if (((idtvec_info & VMCS_IDT_VEC_VALID) == 0) && 484c97d6d2cSSergio Andres Gomez Del Real ((exit_qual & EXIT_QUAL_NMIUDTI) != 0)) { 485c97d6d2cSSergio Andres Gomez Del Real vmx_set_nmi_blocking(cpu); 486c97d6d2cSSergio Andres Gomez Del Real } 487c97d6d2cSSergio Andres Gomez Del Real 488fbafbb6dSCameron Esfahani slot = hvf_find_overlap_slot(gpa, 1); 489c97d6d2cSSergio Andres Gomez Del Real /* mmio */ 490babfa20cSSergio Andres Gomez Del Real if (ept_emulation_fault(slot, gpa, exit_qual)) { 491c97d6d2cSSergio Andres Gomez Del Real struct x86_decode decode; 492c97d6d2cSSergio Andres Gomez Del Real 493c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 494c97d6d2cSSergio Andres Gomez Del Real decode_instruction(env, &decode); 495c97d6d2cSSergio Andres Gomez Del Real exec_instruction(env, &decode); 496c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 497c97d6d2cSSergio Andres Gomez Del Real break; 498c97d6d2cSSergio Andres Gomez Del Real } 499c97d6d2cSSergio Andres Gomez Del Real break; 500c97d6d2cSSergio Andres Gomez Del Real } 501c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_INOUT: 502c97d6d2cSSergio Andres Gomez Del Real { 503c97d6d2cSSergio Andres Gomez Del Real uint32_t in = (exit_qual & 8) != 0; 504c97d6d2cSSergio Andres Gomez Del Real uint32_t size = (exit_qual & 7) + 1; 505c97d6d2cSSergio Andres Gomez Del Real uint32_t string = (exit_qual & 16) != 0; 506c97d6d2cSSergio Andres Gomez Del Real uint32_t port = exit_qual >> 16; 507c97d6d2cSSergio Andres Gomez Del Real /*uint32_t rep = (exit_qual & 0x20) != 0;*/ 508c97d6d2cSSergio Andres Gomez Del Real 509c97d6d2cSSergio Andres Gomez Del Real if (!string && in) { 510c97d6d2cSSergio Andres Gomez Del Real uint64_t val = 0; 511c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 512c97d6d2cSSergio Andres Gomez Del Real hvf_handle_io(env, port, &val, 0, size, 1); 513c97d6d2cSSergio Andres Gomez Del Real if (size == 1) { 514c97d6d2cSSergio Andres Gomez Del Real AL(env) = val; 515c97d6d2cSSergio Andres Gomez Del Real } else if (size == 2) { 516c97d6d2cSSergio Andres Gomez Del Real AX(env) = val; 517c97d6d2cSSergio Andres Gomez Del Real } else if (size == 4) { 518c97d6d2cSSergio Andres Gomez Del Real RAX(env) = (uint32_t)val; 519c97d6d2cSSergio Andres Gomez Del Real } else { 520da20f5cdSPaolo Bonzini RAX(env) = (uint64_t)val; 521c97d6d2cSSergio Andres Gomez Del Real } 5225d32173fSRoman Bolshakov env->eip += ins_len; 523c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 524c97d6d2cSSergio Andres Gomez Del Real break; 525c97d6d2cSSergio Andres Gomez Del Real } else if (!string && !in) { 526*3b295bcbSPhilippe Mathieu-Daudé RAX(env) = rreg(cpu->accel->fd, HV_X86_RAX); 527c97d6d2cSSergio Andres Gomez Del Real hvf_handle_io(env, port, &RAX(env), 1, size, 1); 528c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 529c97d6d2cSSergio Andres Gomez Del Real break; 530c97d6d2cSSergio Andres Gomez Del Real } 531c97d6d2cSSergio Andres Gomez Del Real struct x86_decode decode; 532c97d6d2cSSergio Andres Gomez Del Real 533c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 534c97d6d2cSSergio Andres Gomez Del Real decode_instruction(env, &decode); 535e62963bfSPaolo Bonzini assert(ins_len == decode.len); 536c97d6d2cSSergio Andres Gomez Del Real exec_instruction(env, &decode); 537c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 538c97d6d2cSSergio Andres Gomez Del Real 539c97d6d2cSSergio Andres Gomez Del Real break; 540c97d6d2cSSergio Andres Gomez Del Real } 541c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_CPUID: { 542*3b295bcbSPhilippe Mathieu-Daudé uint32_t rax = (uint32_t)rreg(cpu->accel->fd, HV_X86_RAX); 543*3b295bcbSPhilippe Mathieu-Daudé uint32_t rbx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RBX); 544*3b295bcbSPhilippe Mathieu-Daudé uint32_t rcx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RCX); 545*3b295bcbSPhilippe Mathieu-Daudé uint32_t rdx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RDX); 546c97d6d2cSSergio Andres Gomez Del Real 547106f91d5SAlexander Graf if (rax == 1) { 548106f91d5SAlexander Graf /* CPUID1.ecx.OSXSAVE needs to know CR4 */ 549*3b295bcbSPhilippe Mathieu-Daudé env->cr[4] = rvmcs(cpu->accel->fd, VMCS_GUEST_CR4); 550106f91d5SAlexander Graf } 5513b502b0eSVladislav Yaroshchuk hvf_cpu_x86_cpuid(env, rax, rcx, &rax, &rbx, &rcx, &rdx); 552c97d6d2cSSergio Andres Gomez Del Real 553*3b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RAX, rax); 554*3b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RBX, rbx); 555*3b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RCX, rcx); 556*3b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RDX, rdx); 557c97d6d2cSSergio Andres Gomez Del Real 558c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 559c97d6d2cSSergio Andres Gomez Del Real break; 560c97d6d2cSSergio Andres Gomez Del Real } 561c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_XSETBV: { 562c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 563c97d6d2cSSergio Andres Gomez Del Real CPUX86State *env = &x86_cpu->env; 564*3b295bcbSPhilippe Mathieu-Daudé uint32_t eax = (uint32_t)rreg(cpu->accel->fd, HV_X86_RAX); 565*3b295bcbSPhilippe Mathieu-Daudé uint32_t ecx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RCX); 566*3b295bcbSPhilippe Mathieu-Daudé uint32_t edx = (uint32_t)rreg(cpu->accel->fd, HV_X86_RDX); 567c97d6d2cSSergio Andres Gomez Del Real 568c97d6d2cSSergio Andres Gomez Del Real if (ecx) { 569c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 570c97d6d2cSSergio Andres Gomez Del Real break; 571c97d6d2cSSergio Andres Gomez Del Real } 572c97d6d2cSSergio Andres Gomez Del Real env->xcr0 = ((uint64_t)edx << 32) | eax; 573*3b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_XCR0, env->xcr0 | 1); 574c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 575c97d6d2cSSergio Andres Gomez Del Real break; 576c97d6d2cSSergio Andres Gomez Del Real } 577c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_INTR_WINDOW: 578c97d6d2cSSergio Andres Gomez Del Real vmx_clear_int_window_exiting(cpu); 579c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 580c97d6d2cSSergio Andres Gomez Del Real break; 581c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_NMI_WINDOW: 582c97d6d2cSSergio Andres Gomez Del Real vmx_clear_nmi_window_exiting(cpu); 583c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 584c97d6d2cSSergio Andres Gomez Del Real break; 585c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_EXT_INTR: 586c97d6d2cSSergio Andres Gomez Del Real /* force exit and allow io handling */ 587c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 588c97d6d2cSSergio Andres Gomez Del Real break; 589c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_RDMSR: 590c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_WRMSR: 591c97d6d2cSSergio Andres Gomez Del Real { 592c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 593c97d6d2cSSergio Andres Gomez Del Real if (exit_reason == EXIT_REASON_RDMSR) { 594c97d6d2cSSergio Andres Gomez Del Real simulate_rdmsr(cpu); 595c97d6d2cSSergio Andres Gomez Del Real } else { 596c97d6d2cSSergio Andres Gomez Del Real simulate_wrmsr(cpu); 597c97d6d2cSSergio Andres Gomez Del Real } 5985d32173fSRoman Bolshakov env->eip += ins_len; 599c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 600c97d6d2cSSergio Andres Gomez Del Real break; 601c97d6d2cSSergio Andres Gomez Del Real } 602c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_CR_ACCESS: { 603c97d6d2cSSergio Andres Gomez Del Real int cr; 604c97d6d2cSSergio Andres Gomez Del Real int reg; 605c97d6d2cSSergio Andres Gomez Del Real 606c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 607c97d6d2cSSergio Andres Gomez Del Real cr = exit_qual & 15; 608c97d6d2cSSergio Andres Gomez Del Real reg = (exit_qual >> 8) & 15; 609c97d6d2cSSergio Andres Gomez Del Real 610c97d6d2cSSergio Andres Gomez Del Real switch (cr) { 611c97d6d2cSSergio Andres Gomez Del Real case 0x0: { 612*3b295bcbSPhilippe Mathieu-Daudé macvm_set_cr0(cpu->accel->fd, RRX(env, reg)); 613c97d6d2cSSergio Andres Gomez Del Real break; 614c97d6d2cSSergio Andres Gomez Del Real } 615c97d6d2cSSergio Andres Gomez Del Real case 4: { 616*3b295bcbSPhilippe Mathieu-Daudé macvm_set_cr4(cpu->accel->fd, RRX(env, reg)); 617c97d6d2cSSergio Andres Gomez Del Real break; 618c97d6d2cSSergio Andres Gomez Del Real } 619c97d6d2cSSergio Andres Gomez Del Real case 8: { 620c97d6d2cSSergio Andres Gomez Del Real X86CPU *x86_cpu = X86_CPU(cpu); 621c97d6d2cSSergio Andres Gomez Del Real if (exit_qual & 0x10) { 622c97d6d2cSSergio Andres Gomez Del Real RRX(env, reg) = cpu_get_apic_tpr(x86_cpu->apic_state); 623c97d6d2cSSergio Andres Gomez Del Real } else { 624c97d6d2cSSergio Andres Gomez Del Real int tpr = RRX(env, reg); 625c97d6d2cSSergio Andres Gomez Del Real cpu_set_apic_tpr(x86_cpu->apic_state, tpr); 626c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 627c97d6d2cSSergio Andres Gomez Del Real } 628c97d6d2cSSergio Andres Gomez Del Real break; 629c97d6d2cSSergio Andres Gomez Del Real } 630c97d6d2cSSergio Andres Gomez Del Real default: 6312d9178d9SLaurent Vivier error_report("Unrecognized CR %d", cr); 632c97d6d2cSSergio Andres Gomez Del Real abort(); 633c97d6d2cSSergio Andres Gomez Del Real } 6345d32173fSRoman Bolshakov env->eip += ins_len; 635c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 636c97d6d2cSSergio Andres Gomez Del Real break; 637c97d6d2cSSergio Andres Gomez Del Real } 638c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_APIC_ACCESS: { /* TODO */ 639c97d6d2cSSergio Andres Gomez Del Real struct x86_decode decode; 640c97d6d2cSSergio Andres Gomez Del Real 641c97d6d2cSSergio Andres Gomez Del Real load_regs(cpu); 642c97d6d2cSSergio Andres Gomez Del Real decode_instruction(env, &decode); 643c97d6d2cSSergio Andres Gomez Del Real exec_instruction(env, &decode); 644c97d6d2cSSergio Andres Gomez Del Real store_regs(cpu); 645c97d6d2cSSergio Andres Gomez Del Real break; 646c97d6d2cSSergio Andres Gomez Del Real } 647c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_TPR: { 648c97d6d2cSSergio Andres Gomez Del Real ret = 1; 649c97d6d2cSSergio Andres Gomez Del Real break; 650c97d6d2cSSergio Andres Gomez Del Real } 651c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_TASK_SWITCH: { 652*3b295bcbSPhilippe Mathieu-Daudé uint64_t vinfo = rvmcs(cpu->accel->fd, VMCS_IDT_VECTORING_INFO); 653c97d6d2cSSergio Andres Gomez Del Real x68_segment_selector sel = {.sel = exit_qual & 0xffff}; 654c97d6d2cSSergio Andres Gomez Del Real vmx_handle_task_switch(cpu, sel, (exit_qual >> 30) & 0x3, 655c97d6d2cSSergio Andres Gomez Del Real vinfo & VMCS_INTR_VALID, vinfo & VECTORING_INFO_VECTOR_MASK, vinfo 656c97d6d2cSSergio Andres Gomez Del Real & VMCS_INTR_T_MASK); 657c97d6d2cSSergio Andres Gomez Del Real break; 658c97d6d2cSSergio Andres Gomez Del Real } 659c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_TRIPLE_FAULT: { 660c97d6d2cSSergio Andres Gomez Del Real qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 661c97d6d2cSSergio Andres Gomez Del Real ret = EXCP_INTERRUPT; 662c97d6d2cSSergio Andres Gomez Del Real break; 663c97d6d2cSSergio Andres Gomez Del Real } 664c97d6d2cSSergio Andres Gomez Del Real case EXIT_REASON_RDPMC: 665*3b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RAX, 0); 666*3b295bcbSPhilippe Mathieu-Daudé wreg(cpu->accel->fd, HV_X86_RDX, 0); 667c97d6d2cSSergio Andres Gomez Del Real macvm_set_rip(cpu, rip + ins_len); 668c97d6d2cSSergio Andres Gomez Del Real break; 669c97d6d2cSSergio Andres Gomez Del Real case VMX_REASON_VMCALL: 670fd13f23bSLiran Alon env->exception_nr = EXCP0D_GPF; 671fd13f23bSLiran Alon env->exception_injected = 1; 6723010460fSSergio Andres Gomez Del Real env->has_error_code = true; 6733010460fSSergio Andres Gomez Del Real env->error_code = 0; 674c97d6d2cSSergio Andres Gomez Del Real break; 675c97d6d2cSSergio Andres Gomez Del Real default: 6762d9178d9SLaurent Vivier error_report("%llx: unhandled exit %llx", rip, exit_reason); 677c97d6d2cSSergio Andres Gomez Del Real } 678c97d6d2cSSergio Andres Gomez Del Real } while (ret == 0); 679c97d6d2cSSergio Andres Gomez Del Real 680c97d6d2cSSergio Andres Gomez Del Real return ret; 681c97d6d2cSSergio Andres Gomez Del Real } 682f4152040SFrancesco Cagnin 683f4152040SFrancesco Cagnin int hvf_arch_insert_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp) 684f4152040SFrancesco Cagnin { 685f4152040SFrancesco Cagnin return -ENOSYS; 686f4152040SFrancesco Cagnin } 687f4152040SFrancesco Cagnin 688f4152040SFrancesco Cagnin int hvf_arch_remove_sw_breakpoint(CPUState *cpu, struct hvf_sw_breakpoint *bp) 689f4152040SFrancesco Cagnin { 690f4152040SFrancesco Cagnin return -ENOSYS; 691f4152040SFrancesco Cagnin } 692f4152040SFrancesco Cagnin 693f4152040SFrancesco Cagnin int hvf_arch_insert_hw_breakpoint(target_ulong addr, target_ulong len, int type) 694f4152040SFrancesco Cagnin { 695f4152040SFrancesco Cagnin return -ENOSYS; 696f4152040SFrancesco Cagnin } 697f4152040SFrancesco Cagnin 698f4152040SFrancesco Cagnin int hvf_arch_remove_hw_breakpoint(target_ulong addr, target_ulong len, int type) 699f4152040SFrancesco Cagnin { 700f4152040SFrancesco Cagnin return -ENOSYS; 701f4152040SFrancesco Cagnin } 702f4152040SFrancesco Cagnin 703f4152040SFrancesco Cagnin void hvf_arch_remove_all_hw_breakpoints(void) 704f4152040SFrancesco Cagnin { 705f4152040SFrancesco Cagnin } 706eb2edc42SFrancesco Cagnin 707eb2edc42SFrancesco Cagnin void hvf_arch_update_guest_debug(CPUState *cpu) 708eb2edc42SFrancesco Cagnin { 709eb2edc42SFrancesco Cagnin } 710eb2edc42SFrancesco Cagnin 711eb2edc42SFrancesco Cagnin inline bool hvf_arch_supports_guest_debug(void) 712eb2edc42SFrancesco Cagnin { 713eb2edc42SFrancesco Cagnin return false; 714eb2edc42SFrancesco Cagnin } 715