1f20f9df0SAndreas Färber /* 2f20f9df0SAndreas Färber * x86 gdb server stub 3f20f9df0SAndreas Färber * 4f20f9df0SAndreas Färber * Copyright (c) 2003-2005 Fabrice Bellard 5f20f9df0SAndreas Färber * Copyright (c) 2013 SUSE LINUX Products GmbH 6f20f9df0SAndreas Färber * 7f20f9df0SAndreas Färber * This library is free software; you can redistribute it and/or 8f20f9df0SAndreas Färber * modify it under the terms of the GNU Lesser General Public 9f20f9df0SAndreas Färber * License as published by the Free Software Foundation; either 10d9ff33adSChetan Pant * version 2.1 of the License, or (at your option) any later version. 11f20f9df0SAndreas Färber * 12f20f9df0SAndreas Färber * This library is distributed in the hope that it will be useful, 13f20f9df0SAndreas Färber * but WITHOUT ANY WARRANTY; without even the implied warranty of 14f20f9df0SAndreas Färber * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15f20f9df0SAndreas Färber * Lesser General Public License for more details. 16f20f9df0SAndreas Färber * 17f20f9df0SAndreas Färber * You should have received a copy of the GNU Lesser General Public 18f20f9df0SAndreas Färber * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19f20f9df0SAndreas Färber */ 20b6a0aa05SPeter Maydell #include "qemu/osdep.h" 2133c11879SPaolo Bonzini #include "cpu.h" 225b50e790SAndreas Färber #include "exec/gdbstub.h" 23f20f9df0SAndreas Färber 24f20f9df0SAndreas Färber #ifdef TARGET_X86_64 25f20f9df0SAndreas Färber static const int gpr_map[16] = { 26f20f9df0SAndreas Färber R_EAX, R_EBX, R_ECX, R_EDX, R_ESI, R_EDI, R_EBP, R_ESP, 27f20f9df0SAndreas Färber 8, 9, 10, 11, 12, 13, 14, 15 28f20f9df0SAndreas Färber }; 29f20f9df0SAndreas Färber #else 30f20f9df0SAndreas Färber #define gpr_map gpr_map32 31f20f9df0SAndreas Färber #endif 32f20f9df0SAndreas Färber static const int gpr_map32[8] = { 0, 1, 2, 3, 4, 5, 6, 7 }; 33f20f9df0SAndreas Färber 347b0f97baSDoug Gale /* 357b0f97baSDoug Gale * Keep these in sync with assignment to 367b0f97baSDoug Gale * gdb_num_core_regs in target/i386/cpu.c 377b0f97baSDoug Gale * and with the machine description 387b0f97baSDoug Gale */ 397b0f97baSDoug Gale 407b0f97baSDoug Gale /* 417b0f97baSDoug Gale * SEG: 6 segments, plus fs_base, gs_base, kernel_gs_base 427b0f97baSDoug Gale */ 437b0f97baSDoug Gale 447b0f97baSDoug Gale /* 457b0f97baSDoug Gale * general regs -----> 8 or 16 467b0f97baSDoug Gale */ 477b0f97baSDoug Gale #define IDX_NB_IP 1 487b0f97baSDoug Gale #define IDX_NB_FLAGS 1 497b0f97baSDoug Gale #define IDX_NB_SEG (6 + 3) 507b0f97baSDoug Gale #define IDX_NB_CTL 6 517b0f97baSDoug Gale #define IDX_NB_FP 16 527b0f97baSDoug Gale /* 537b0f97baSDoug Gale * fpu regs ----------> 8 or 16 547b0f97baSDoug Gale */ 557b0f97baSDoug Gale #define IDX_NB_MXCSR 1 567b0f97baSDoug Gale /* 577b0f97baSDoug Gale * total ----> 8+1+1+9+6+16+8+1=50 or 16+1+1+9+6+16+16+1=66 587b0f97baSDoug Gale */ 597b0f97baSDoug Gale 60f20f9df0SAndreas Färber #define IDX_IP_REG CPU_NB_REGS 617b0f97baSDoug Gale #define IDX_FLAGS_REG (IDX_IP_REG + IDX_NB_IP) 627b0f97baSDoug Gale #define IDX_SEG_REGS (IDX_FLAGS_REG + IDX_NB_FLAGS) 637b0f97baSDoug Gale #define IDX_CTL_REGS (IDX_SEG_REGS + IDX_NB_SEG) 647b0f97baSDoug Gale #define IDX_FP_REGS (IDX_CTL_REGS + IDX_NB_CTL) 657b0f97baSDoug Gale #define IDX_XMM_REGS (IDX_FP_REGS + IDX_NB_FP) 66f20f9df0SAndreas Färber #define IDX_MXCSR_REG (IDX_XMM_REGS + CPU_NB_REGS) 67f20f9df0SAndreas Färber 687b0f97baSDoug Gale #define IDX_CTL_CR0_REG (IDX_CTL_REGS + 0) 697b0f97baSDoug Gale #define IDX_CTL_CR2_REG (IDX_CTL_REGS + 1) 707b0f97baSDoug Gale #define IDX_CTL_CR3_REG (IDX_CTL_REGS + 2) 717b0f97baSDoug Gale #define IDX_CTL_CR4_REG (IDX_CTL_REGS + 3) 727b0f97baSDoug Gale #define IDX_CTL_CR8_REG (IDX_CTL_REGS + 4) 737b0f97baSDoug Gale #define IDX_CTL_EFER_REG (IDX_CTL_REGS + 5) 747b0f97baSDoug Gale 757b0f97baSDoug Gale #ifdef TARGET_X86_64 767b0f97baSDoug Gale #define GDB_FORCE_64 1 777b0f97baSDoug Gale #else 787b0f97baSDoug Gale #define GDB_FORCE_64 0 797b0f97baSDoug Gale #endif 807b0f97baSDoug Gale 814d81e285SClaudio Fontana static int gdb_read_reg_cs64(uint32_t hflags, GByteArray *buf, target_ulong val) 824d81e285SClaudio Fontana { 834d81e285SClaudio Fontana if ((hflags & HF_CS64_MASK) || GDB_FORCE_64) { 844d81e285SClaudio Fontana return gdb_get_reg64(buf, val); 854d81e285SClaudio Fontana } 864d81e285SClaudio Fontana return gdb_get_reg32(buf, val); 874d81e285SClaudio Fontana } 884d81e285SClaudio Fontana 894d81e285SClaudio Fontana static int gdb_write_reg_cs64(uint32_t hflags, uint8_t *buf, target_ulong *val) 904d81e285SClaudio Fontana { 914d81e285SClaudio Fontana if (hflags & HF_CS64_MASK) { 924d81e285SClaudio Fontana *val = ldq_p(buf); 934d81e285SClaudio Fontana return 8; 944d81e285SClaudio Fontana } 954d81e285SClaudio Fontana *val = ldl_p(buf); 964d81e285SClaudio Fontana return 4; 974d81e285SClaudio Fontana } 987b0f97baSDoug Gale 99a010bdbeSAlex Bennée int x86_cpu_gdb_read_register(CPUState *cs, GByteArray *mem_buf, int n) 100f20f9df0SAndreas Färber { 1015b50e790SAndreas Färber X86CPU *cpu = X86_CPU(cs); 1025b50e790SAndreas Färber CPUX86State *env = &cpu->env; 1035b50e790SAndreas Färber 1047b0f97baSDoug Gale uint64_t tpr; 1057b0f97baSDoug Gale 106e3592bc9SDoug Evans /* N.B. GDB can't deal with changes in registers or sizes in the middle 107e3592bc9SDoug Evans of a session. So if we're in 32-bit mode on a 64-bit cpu, still act 108e3592bc9SDoug Evans as if we're on a 64-bit cpu. */ 109e3592bc9SDoug Evans 110f20f9df0SAndreas Färber if (n < CPU_NB_REGS) { 111e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 112e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 113986a2998SAndreas Färber return gdb_get_reg64(mem_buf, env->regs[gpr_map[n]]); 114f20f9df0SAndreas Färber } else if (n < CPU_NB_REGS32) { 115e3592bc9SDoug Evans return gdb_get_reg64(mem_buf, 116e3592bc9SDoug Evans env->regs[gpr_map[n]] & 0xffffffffUL); 117e3592bc9SDoug Evans } else { 118b7b8756aSAlex Bennée return gdb_get_regl(mem_buf, 0); 119e3592bc9SDoug Evans } 120e3592bc9SDoug Evans } else { 121986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->regs[gpr_map32[n]]); 122f20f9df0SAndreas Färber } 123f20f9df0SAndreas Färber } else if (n >= IDX_FP_REGS && n < IDX_FP_REGS + 8) { 124b7b8756aSAlex Bennée floatx80 *fp = (floatx80 *) &env->fpregs[n - IDX_FP_REGS]; 125b7b8756aSAlex Bennée int len = gdb_get_reg64(mem_buf, cpu_to_le64(fp->low)); 126bbc40fefSPeter Xu len += gdb_get_reg16(mem_buf, cpu_to_le16(fp->high)); 127b7b8756aSAlex Bennée return len; 128f20f9df0SAndreas Färber } else if (n >= IDX_XMM_REGS && n < IDX_XMM_REGS + CPU_NB_REGS) { 129f20f9df0SAndreas Färber n -= IDX_XMM_REGS; 130e3592bc9SDoug Evans if (n < CPU_NB_REGS32 || TARGET_LONG_BITS == 64) { 131b7b8756aSAlex Bennée return gdb_get_reg128(mem_buf, 132*e618e1f9SAlex Bennée env->xmm_regs[n].ZMM_Q(1), 133*e618e1f9SAlex Bennée env->xmm_regs[n].ZMM_Q(0)); 134f20f9df0SAndreas Färber } 135f20f9df0SAndreas Färber } else { 136f20f9df0SAndreas Färber switch (n) { 137f20f9df0SAndreas Färber case IDX_IP_REG: 138e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 139e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 140986a2998SAndreas Färber return gdb_get_reg64(mem_buf, env->eip); 141f20f9df0SAndreas Färber } else { 142e3592bc9SDoug Evans return gdb_get_reg64(mem_buf, env->eip & 0xffffffffUL); 143e3592bc9SDoug Evans } 144e3592bc9SDoug Evans } else { 145986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->eip); 146f20f9df0SAndreas Färber } 147f20f9df0SAndreas Färber case IDX_FLAGS_REG: 148986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->eflags); 149f20f9df0SAndreas Färber 150f20f9df0SAndreas Färber case IDX_SEG_REGS: 151986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_CS].selector); 152f20f9df0SAndreas Färber case IDX_SEG_REGS + 1: 153986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_SS].selector); 154f20f9df0SAndreas Färber case IDX_SEG_REGS + 2: 155986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_DS].selector); 156f20f9df0SAndreas Färber case IDX_SEG_REGS + 3: 157986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_ES].selector); 158f20f9df0SAndreas Färber case IDX_SEG_REGS + 4: 159986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_FS].selector); 160f20f9df0SAndreas Färber case IDX_SEG_REGS + 5: 161986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_GS].selector); 1627b0f97baSDoug Gale case IDX_SEG_REGS + 6: 1634d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->segs[R_FS].base); 1647b0f97baSDoug Gale case IDX_SEG_REGS + 7: 1654d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->segs[R_GS].base); 1667b0f97baSDoug Gale 1677b0f97baSDoug Gale case IDX_SEG_REGS + 8: 1687b0f97baSDoug Gale #ifdef TARGET_X86_64 1694d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->kernelgsbase); 1707b0f97baSDoug Gale #else 1717b0f97baSDoug Gale return gdb_get_reg32(mem_buf, 0); 1727b0f97baSDoug Gale #endif 1737b0f97baSDoug Gale 174f20f9df0SAndreas Färber case IDX_FP_REGS + 8: 175986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->fpuc); 176f20f9df0SAndreas Färber case IDX_FP_REGS + 9: 177986a2998SAndreas Färber return gdb_get_reg32(mem_buf, (env->fpus & ~0x3800) | 178f20f9df0SAndreas Färber (env->fpstt & 0x7) << 11); 179f20f9df0SAndreas Färber case IDX_FP_REGS + 10: 180986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* ftag */ 181f20f9df0SAndreas Färber case IDX_FP_REGS + 11: 182986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fiseg */ 183f20f9df0SAndreas Färber case IDX_FP_REGS + 12: 184986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fioff */ 185f20f9df0SAndreas Färber case IDX_FP_REGS + 13: 186986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* foseg */ 187f20f9df0SAndreas Färber case IDX_FP_REGS + 14: 188986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fooff */ 189f20f9df0SAndreas Färber case IDX_FP_REGS + 15: 190986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fop */ 191f20f9df0SAndreas Färber 192f20f9df0SAndreas Färber case IDX_MXCSR_REG: 193418b0f93SJoseph Myers update_mxcsr_from_sse_status(env); 194986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->mxcsr); 1957b0f97baSDoug Gale 1967b0f97baSDoug Gale case IDX_CTL_CR0_REG: 1974d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->cr[0]); 1987b0f97baSDoug Gale case IDX_CTL_CR2_REG: 1994d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->cr[2]); 2007b0f97baSDoug Gale case IDX_CTL_CR3_REG: 2014d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->cr[3]); 2027b0f97baSDoug Gale case IDX_CTL_CR4_REG: 2034d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->cr[4]); 2047b0f97baSDoug Gale case IDX_CTL_CR8_REG: 2054d81e285SClaudio Fontana #ifndef CONFIG_USER_ONLY 2067b0f97baSDoug Gale tpr = cpu_get_apic_tpr(cpu->apic_state); 2077b0f97baSDoug Gale #else 2087b0f97baSDoug Gale tpr = 0; 2097b0f97baSDoug Gale #endif 2104d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, tpr); 2117b0f97baSDoug Gale 2127b0f97baSDoug Gale case IDX_CTL_EFER_REG: 2134d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->efer); 214f20f9df0SAndreas Färber } 215f20f9df0SAndreas Färber } 216f20f9df0SAndreas Färber return 0; 217f20f9df0SAndreas Färber } 218f20f9df0SAndreas Färber 219c117e5b1SPhilippe Mathieu-Daudé static int x86_cpu_gdb_load_seg(X86CPU *cpu, X86Seg sreg, uint8_t *mem_buf) 220f20f9df0SAndreas Färber { 2215b50e790SAndreas Färber CPUX86State *env = &cpu->env; 222f20f9df0SAndreas Färber uint16_t selector = ldl_p(mem_buf); 223f20f9df0SAndreas Färber 224f20f9df0SAndreas Färber if (selector != env->segs[sreg].selector) { 225f20f9df0SAndreas Färber #if defined(CONFIG_USER_ONLY) 226f20f9df0SAndreas Färber cpu_x86_load_seg(env, sreg, selector); 227f20f9df0SAndreas Färber #else 228f20f9df0SAndreas Färber unsigned int limit, flags; 229f20f9df0SAndreas Färber target_ulong base; 230f20f9df0SAndreas Färber 231f20f9df0SAndreas Färber if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) { 232b98dbc90SPaolo Bonzini int dpl = (env->eflags & VM_MASK) ? 3 : 0; 233f20f9df0SAndreas Färber base = selector << 4; 234f20f9df0SAndreas Färber limit = 0xffff; 235b98dbc90SPaolo Bonzini flags = DESC_P_MASK | DESC_S_MASK | DESC_W_MASK | 236b98dbc90SPaolo Bonzini DESC_A_MASK | (dpl << DESC_DPL_SHIFT); 237f20f9df0SAndreas Färber } else { 238f20f9df0SAndreas Färber if (!cpu_x86_get_descr_debug(env, selector, &base, &limit, 239f20f9df0SAndreas Färber &flags)) { 240f20f9df0SAndreas Färber return 4; 241f20f9df0SAndreas Färber } 242f20f9df0SAndreas Färber } 243f20f9df0SAndreas Färber cpu_x86_load_seg_cache(env, sreg, selector, base, limit, flags); 244f20f9df0SAndreas Färber #endif 245f20f9df0SAndreas Färber } 246f20f9df0SAndreas Färber return 4; 247f20f9df0SAndreas Färber } 248f20f9df0SAndreas Färber 2495b50e790SAndreas Färber int x86_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n) 250f20f9df0SAndreas Färber { 2515b50e790SAndreas Färber X86CPU *cpu = X86_CPU(cs); 2525b50e790SAndreas Färber CPUX86State *env = &cpu->env; 2534d81e285SClaudio Fontana target_ulong tmp; 2544d81e285SClaudio Fontana int len; 255f20f9df0SAndreas Färber 256e3592bc9SDoug Evans /* N.B. GDB can't deal with changes in registers or sizes in the middle 257e3592bc9SDoug Evans of a session. So if we're in 32-bit mode on a 64-bit cpu, still act 258e3592bc9SDoug Evans as if we're on a 64-bit cpu. */ 259e3592bc9SDoug Evans 260f20f9df0SAndreas Färber if (n < CPU_NB_REGS) { 261e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 262e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 263f20f9df0SAndreas Färber env->regs[gpr_map[n]] = ldtul_p(mem_buf); 264e3592bc9SDoug Evans } else if (n < CPU_NB_REGS32) { 265e3592bc9SDoug Evans env->regs[gpr_map[n]] = ldtul_p(mem_buf) & 0xffffffffUL; 266e3592bc9SDoug Evans } 267f20f9df0SAndreas Färber return sizeof(target_ulong); 268f20f9df0SAndreas Färber } else if (n < CPU_NB_REGS32) { 269f20f9df0SAndreas Färber n = gpr_map32[n]; 270f20f9df0SAndreas Färber env->regs[n] &= ~0xffffffffUL; 271f20f9df0SAndreas Färber env->regs[n] |= (uint32_t)ldl_p(mem_buf); 272f20f9df0SAndreas Färber return 4; 273f20f9df0SAndreas Färber } 274f20f9df0SAndreas Färber } else if (n >= IDX_FP_REGS && n < IDX_FP_REGS + 8) { 275b7b8756aSAlex Bennée floatx80 *fp = (floatx80 *) &env->fpregs[n - IDX_FP_REGS]; 276b7b8756aSAlex Bennée fp->low = le64_to_cpu(* (uint64_t *) mem_buf); 277b7b8756aSAlex Bennée fp->high = le16_to_cpu(* (uint16_t *) (mem_buf + 8)); 278f20f9df0SAndreas Färber return 10; 279f20f9df0SAndreas Färber } else if (n >= IDX_XMM_REGS && n < IDX_XMM_REGS + CPU_NB_REGS) { 280f20f9df0SAndreas Färber n -= IDX_XMM_REGS; 281e3592bc9SDoug Evans if (n < CPU_NB_REGS32 || TARGET_LONG_BITS == 64) { 28219cbd87cSEduardo Habkost env->xmm_regs[n].ZMM_Q(0) = ldq_p(mem_buf); 28319cbd87cSEduardo Habkost env->xmm_regs[n].ZMM_Q(1) = ldq_p(mem_buf + 8); 284f20f9df0SAndreas Färber return 16; 285f20f9df0SAndreas Färber } 286f20f9df0SAndreas Färber } else { 287f20f9df0SAndreas Färber switch (n) { 288f20f9df0SAndreas Färber case IDX_IP_REG: 289e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 290e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 291f20f9df0SAndreas Färber env->eip = ldq_p(mem_buf); 292e3592bc9SDoug Evans } else { 293e3592bc9SDoug Evans env->eip = ldq_p(mem_buf) & 0xffffffffUL; 294e3592bc9SDoug Evans } 295f20f9df0SAndreas Färber return 8; 296f20f9df0SAndreas Färber } else { 297f20f9df0SAndreas Färber env->eip &= ~0xffffffffUL; 298f20f9df0SAndreas Färber env->eip |= (uint32_t)ldl_p(mem_buf); 299f20f9df0SAndreas Färber return 4; 300f20f9df0SAndreas Färber } 301f20f9df0SAndreas Färber case IDX_FLAGS_REG: 302f20f9df0SAndreas Färber env->eflags = ldl_p(mem_buf); 303f20f9df0SAndreas Färber return 4; 304f20f9df0SAndreas Färber 305f20f9df0SAndreas Färber case IDX_SEG_REGS: 3065b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_CS, mem_buf); 307f20f9df0SAndreas Färber case IDX_SEG_REGS + 1: 3085b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_SS, mem_buf); 309f20f9df0SAndreas Färber case IDX_SEG_REGS + 2: 3105b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_DS, mem_buf); 311f20f9df0SAndreas Färber case IDX_SEG_REGS + 3: 3125b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_ES, mem_buf); 313f20f9df0SAndreas Färber case IDX_SEG_REGS + 4: 3145b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_FS, mem_buf); 315f20f9df0SAndreas Färber case IDX_SEG_REGS + 5: 3165b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_GS, mem_buf); 3177b0f97baSDoug Gale case IDX_SEG_REGS + 6: 3184d81e285SClaudio Fontana return gdb_write_reg_cs64(env->hflags, mem_buf, &env->segs[R_FS].base); 3197b0f97baSDoug Gale case IDX_SEG_REGS + 7: 3204d81e285SClaudio Fontana return gdb_write_reg_cs64(env->hflags, mem_buf, &env->segs[R_GS].base); 3217b0f97baSDoug Gale case IDX_SEG_REGS + 8: 3225a07192aSmkdolata@us.ibm.com #ifdef TARGET_X86_64 3234d81e285SClaudio Fontana return gdb_write_reg_cs64(env->hflags, mem_buf, &env->kernelgsbase); 3247b0f97baSDoug Gale #endif 3255a07192aSmkdolata@us.ibm.com return 4; 3267b0f97baSDoug Gale 327f20f9df0SAndreas Färber case IDX_FP_REGS + 8: 3285bde1407SPavel Dovgalyuk cpu_set_fpuc(env, ldl_p(mem_buf)); 329f20f9df0SAndreas Färber return 4; 330f20f9df0SAndreas Färber case IDX_FP_REGS + 9: 331f20f9df0SAndreas Färber tmp = ldl_p(mem_buf); 332f20f9df0SAndreas Färber env->fpstt = (tmp >> 11) & 7; 333f20f9df0SAndreas Färber env->fpus = tmp & ~0x3800; 334f20f9df0SAndreas Färber return 4; 335f20f9df0SAndreas Färber case IDX_FP_REGS + 10: /* ftag */ 336f20f9df0SAndreas Färber return 4; 337f20f9df0SAndreas Färber case IDX_FP_REGS + 11: /* fiseg */ 338f20f9df0SAndreas Färber return 4; 339f20f9df0SAndreas Färber case IDX_FP_REGS + 12: /* fioff */ 340f20f9df0SAndreas Färber return 4; 341f20f9df0SAndreas Färber case IDX_FP_REGS + 13: /* foseg */ 342f20f9df0SAndreas Färber return 4; 343f20f9df0SAndreas Färber case IDX_FP_REGS + 14: /* fooff */ 344f20f9df0SAndreas Färber return 4; 345f20f9df0SAndreas Färber case IDX_FP_REGS + 15: /* fop */ 346f20f9df0SAndreas Färber return 4; 347f20f9df0SAndreas Färber 348f20f9df0SAndreas Färber case IDX_MXCSR_REG: 3494e47e39aSRichard Henderson cpu_set_mxcsr(env, ldl_p(mem_buf)); 350f20f9df0SAndreas Färber return 4; 3517b0f97baSDoug Gale 3527b0f97baSDoug Gale case IDX_CTL_CR0_REG: 3534d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp); 3541852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY 3554d81e285SClaudio Fontana cpu_x86_update_cr0(env, tmp); 3561852f094SClaudio Fontana #endif 3574d81e285SClaudio Fontana return len; 3587b0f97baSDoug Gale 3597b0f97baSDoug Gale case IDX_CTL_CR2_REG: 3604d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp); 3611852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY 3624d81e285SClaudio Fontana env->cr[2] = tmp; 3631852f094SClaudio Fontana #endif 3644d81e285SClaudio Fontana return len; 3657b0f97baSDoug Gale 3667b0f97baSDoug Gale case IDX_CTL_CR3_REG: 3674d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp); 3681852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY 3694d81e285SClaudio Fontana cpu_x86_update_cr3(env, tmp); 3701852f094SClaudio Fontana #endif 3714d81e285SClaudio Fontana return len; 3727b0f97baSDoug Gale 3737b0f97baSDoug Gale case IDX_CTL_CR4_REG: 3744d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp); 3751852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY 3764d81e285SClaudio Fontana cpu_x86_update_cr4(env, tmp); 3771852f094SClaudio Fontana #endif 3784d81e285SClaudio Fontana return len; 3797b0f97baSDoug Gale 3807b0f97baSDoug Gale case IDX_CTL_CR8_REG: 3814d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp); 3824d81e285SClaudio Fontana #ifndef CONFIG_USER_ONLY 3834d81e285SClaudio Fontana cpu_set_apic_tpr(cpu->apic_state, tmp); 3847b0f97baSDoug Gale #endif 3854d81e285SClaudio Fontana return len; 3867b0f97baSDoug Gale 3877b0f97baSDoug Gale case IDX_CTL_EFER_REG: 3884d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp); 3891852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY 3904d81e285SClaudio Fontana cpu_load_efer(env, tmp); 3911852f094SClaudio Fontana #endif 3924d81e285SClaudio Fontana return len; 393f20f9df0SAndreas Färber } 394f20f9df0SAndreas Färber } 395f20f9df0SAndreas Färber /* Unrecognised register. */ 396f20f9df0SAndreas Färber return 0; 397f20f9df0SAndreas Färber } 398