1f20f9df0SAndreas Färber /* 2f20f9df0SAndreas Färber * x86 gdb server stub 3f20f9df0SAndreas Färber * 4f20f9df0SAndreas Färber * Copyright (c) 2003-2005 Fabrice Bellard 5f20f9df0SAndreas Färber * Copyright (c) 2013 SUSE LINUX Products GmbH 6f20f9df0SAndreas Färber * 7f20f9df0SAndreas Färber * This library is free software; you can redistribute it and/or 8f20f9df0SAndreas Färber * modify it under the terms of the GNU Lesser General Public 9f20f9df0SAndreas Färber * License as published by the Free Software Foundation; either 10f20f9df0SAndreas Färber * version 2 of the License, or (at your option) any later version. 11f20f9df0SAndreas Färber * 12f20f9df0SAndreas Färber * This library is distributed in the hope that it will be useful, 13f20f9df0SAndreas Färber * but WITHOUT ANY WARRANTY; without even the implied warranty of 14f20f9df0SAndreas Färber * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15f20f9df0SAndreas Färber * Lesser General Public License for more details. 16f20f9df0SAndreas Färber * 17f20f9df0SAndreas Färber * You should have received a copy of the GNU Lesser General Public 18f20f9df0SAndreas Färber * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19f20f9df0SAndreas Färber */ 20b6a0aa05SPeter Maydell #include "qemu/osdep.h" 2133c11879SPaolo Bonzini #include "cpu.h" 225b50e790SAndreas Färber #include "exec/gdbstub.h" 23f20f9df0SAndreas Färber 24f20f9df0SAndreas Färber #ifdef TARGET_X86_64 25f20f9df0SAndreas Färber static const int gpr_map[16] = { 26f20f9df0SAndreas Färber R_EAX, R_EBX, R_ECX, R_EDX, R_ESI, R_EDI, R_EBP, R_ESP, 27f20f9df0SAndreas Färber 8, 9, 10, 11, 12, 13, 14, 15 28f20f9df0SAndreas Färber }; 29f20f9df0SAndreas Färber #else 30f20f9df0SAndreas Färber #define gpr_map gpr_map32 31f20f9df0SAndreas Färber #endif 32f20f9df0SAndreas Färber static const int gpr_map32[8] = { 0, 1, 2, 3, 4, 5, 6, 7 }; 33f20f9df0SAndreas Färber 347b0f97baSDoug Gale /* 357b0f97baSDoug Gale * Keep these in sync with assignment to 367b0f97baSDoug Gale * gdb_num_core_regs in target/i386/cpu.c 377b0f97baSDoug Gale * and with the machine description 387b0f97baSDoug Gale */ 397b0f97baSDoug Gale 407b0f97baSDoug Gale /* 417b0f97baSDoug Gale * SEG: 6 segments, plus fs_base, gs_base, kernel_gs_base 427b0f97baSDoug Gale */ 437b0f97baSDoug Gale 447b0f97baSDoug Gale /* 457b0f97baSDoug Gale * general regs -----> 8 or 16 467b0f97baSDoug Gale */ 477b0f97baSDoug Gale #define IDX_NB_IP 1 487b0f97baSDoug Gale #define IDX_NB_FLAGS 1 497b0f97baSDoug Gale #define IDX_NB_SEG (6 + 3) 507b0f97baSDoug Gale #define IDX_NB_CTL 6 517b0f97baSDoug Gale #define IDX_NB_FP 16 527b0f97baSDoug Gale /* 537b0f97baSDoug Gale * fpu regs ----------> 8 or 16 547b0f97baSDoug Gale */ 557b0f97baSDoug Gale #define IDX_NB_MXCSR 1 567b0f97baSDoug Gale /* 577b0f97baSDoug Gale * total ----> 8+1+1+9+6+16+8+1=50 or 16+1+1+9+6+16+16+1=66 587b0f97baSDoug Gale */ 597b0f97baSDoug Gale 60f20f9df0SAndreas Färber #define IDX_IP_REG CPU_NB_REGS 617b0f97baSDoug Gale #define IDX_FLAGS_REG (IDX_IP_REG + IDX_NB_IP) 627b0f97baSDoug Gale #define IDX_SEG_REGS (IDX_FLAGS_REG + IDX_NB_FLAGS) 637b0f97baSDoug Gale #define IDX_CTL_REGS (IDX_SEG_REGS + IDX_NB_SEG) 647b0f97baSDoug Gale #define IDX_FP_REGS (IDX_CTL_REGS + IDX_NB_CTL) 657b0f97baSDoug Gale #define IDX_XMM_REGS (IDX_FP_REGS + IDX_NB_FP) 66f20f9df0SAndreas Färber #define IDX_MXCSR_REG (IDX_XMM_REGS + CPU_NB_REGS) 67f20f9df0SAndreas Färber 687b0f97baSDoug Gale #define IDX_CTL_CR0_REG (IDX_CTL_REGS + 0) 697b0f97baSDoug Gale #define IDX_CTL_CR2_REG (IDX_CTL_REGS + 1) 707b0f97baSDoug Gale #define IDX_CTL_CR3_REG (IDX_CTL_REGS + 2) 717b0f97baSDoug Gale #define IDX_CTL_CR4_REG (IDX_CTL_REGS + 3) 727b0f97baSDoug Gale #define IDX_CTL_CR8_REG (IDX_CTL_REGS + 4) 737b0f97baSDoug Gale #define IDX_CTL_EFER_REG (IDX_CTL_REGS + 5) 747b0f97baSDoug Gale 757b0f97baSDoug Gale #ifdef TARGET_X86_64 767b0f97baSDoug Gale #define GDB_FORCE_64 1 777b0f97baSDoug Gale #else 787b0f97baSDoug Gale #define GDB_FORCE_64 0 797b0f97baSDoug Gale #endif 807b0f97baSDoug Gale 817b0f97baSDoug Gale 82*a010bdbeSAlex Bennée int x86_cpu_gdb_read_register(CPUState *cs, GByteArray *mem_buf, int n) 83f20f9df0SAndreas Färber { 845b50e790SAndreas Färber X86CPU *cpu = X86_CPU(cs); 855b50e790SAndreas Färber CPUX86State *env = &cpu->env; 865b50e790SAndreas Färber 877b0f97baSDoug Gale uint64_t tpr; 887b0f97baSDoug Gale 89e3592bc9SDoug Evans /* N.B. GDB can't deal with changes in registers or sizes in the middle 90e3592bc9SDoug Evans of a session. So if we're in 32-bit mode on a 64-bit cpu, still act 91e3592bc9SDoug Evans as if we're on a 64-bit cpu. */ 92e3592bc9SDoug Evans 93f20f9df0SAndreas Färber if (n < CPU_NB_REGS) { 94e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 95e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 96986a2998SAndreas Färber return gdb_get_reg64(mem_buf, env->regs[gpr_map[n]]); 97f20f9df0SAndreas Färber } else if (n < CPU_NB_REGS32) { 98e3592bc9SDoug Evans return gdb_get_reg64(mem_buf, 99e3592bc9SDoug Evans env->regs[gpr_map[n]] & 0xffffffffUL); 100e3592bc9SDoug Evans } else { 101b7b8756aSAlex Bennée return gdb_get_regl(mem_buf, 0); 102e3592bc9SDoug Evans } 103e3592bc9SDoug Evans } else { 104986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->regs[gpr_map32[n]]); 105f20f9df0SAndreas Färber } 106f20f9df0SAndreas Färber } else if (n >= IDX_FP_REGS && n < IDX_FP_REGS + 8) { 107b7b8756aSAlex Bennée floatx80 *fp = (floatx80 *) &env->fpregs[n - IDX_FP_REGS]; 108b7b8756aSAlex Bennée int len = gdb_get_reg64(mem_buf, cpu_to_le64(fp->low)); 109b7b8756aSAlex Bennée len += gdb_get_reg16(mem_buf + len, cpu_to_le16(fp->high)); 110b7b8756aSAlex Bennée return len; 111f20f9df0SAndreas Färber } else if (n >= IDX_XMM_REGS && n < IDX_XMM_REGS + CPU_NB_REGS) { 112f20f9df0SAndreas Färber n -= IDX_XMM_REGS; 113e3592bc9SDoug Evans if (n < CPU_NB_REGS32 || TARGET_LONG_BITS == 64) { 114b7b8756aSAlex Bennée return gdb_get_reg128(mem_buf, 115b7b8756aSAlex Bennée env->xmm_regs[n].ZMM_Q(0), 116b7b8756aSAlex Bennée env->xmm_regs[n].ZMM_Q(1)); 117f20f9df0SAndreas Färber } 118f20f9df0SAndreas Färber } else { 119f20f9df0SAndreas Färber switch (n) { 120f20f9df0SAndreas Färber case IDX_IP_REG: 121e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 122e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 123986a2998SAndreas Färber return gdb_get_reg64(mem_buf, env->eip); 124f20f9df0SAndreas Färber } else { 125e3592bc9SDoug Evans return gdb_get_reg64(mem_buf, env->eip & 0xffffffffUL); 126e3592bc9SDoug Evans } 127e3592bc9SDoug Evans } else { 128986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->eip); 129f20f9df0SAndreas Färber } 130f20f9df0SAndreas Färber case IDX_FLAGS_REG: 131986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->eflags); 132f20f9df0SAndreas Färber 133f20f9df0SAndreas Färber case IDX_SEG_REGS: 134986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_CS].selector); 135f20f9df0SAndreas Färber case IDX_SEG_REGS + 1: 136986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_SS].selector); 137f20f9df0SAndreas Färber case IDX_SEG_REGS + 2: 138986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_DS].selector); 139f20f9df0SAndreas Färber case IDX_SEG_REGS + 3: 140986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_ES].selector); 141f20f9df0SAndreas Färber case IDX_SEG_REGS + 4: 142986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_FS].selector); 143f20f9df0SAndreas Färber case IDX_SEG_REGS + 5: 144986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_GS].selector); 145f20f9df0SAndreas Färber 1467b0f97baSDoug Gale case IDX_SEG_REGS + 6: 1477b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 1487b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->segs[R_FS].base); 1497b0f97baSDoug Gale } 1507b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->segs[R_FS].base); 1517b0f97baSDoug Gale 1527b0f97baSDoug Gale case IDX_SEG_REGS + 7: 1537b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 1547b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->segs[R_GS].base); 1557b0f97baSDoug Gale } 1567b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->segs[R_GS].base); 1577b0f97baSDoug Gale 1587b0f97baSDoug Gale case IDX_SEG_REGS + 8: 1597b0f97baSDoug Gale #ifdef TARGET_X86_64 1607b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 1617b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->kernelgsbase); 1627b0f97baSDoug Gale } 1637b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->kernelgsbase); 1647b0f97baSDoug Gale #else 1657b0f97baSDoug Gale return gdb_get_reg32(mem_buf, 0); 1667b0f97baSDoug Gale #endif 1677b0f97baSDoug Gale 168f20f9df0SAndreas Färber case IDX_FP_REGS + 8: 169986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->fpuc); 170f20f9df0SAndreas Färber case IDX_FP_REGS + 9: 171986a2998SAndreas Färber return gdb_get_reg32(mem_buf, (env->fpus & ~0x3800) | 172f20f9df0SAndreas Färber (env->fpstt & 0x7) << 11); 173f20f9df0SAndreas Färber case IDX_FP_REGS + 10: 174986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* ftag */ 175f20f9df0SAndreas Färber case IDX_FP_REGS + 11: 176986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fiseg */ 177f20f9df0SAndreas Färber case IDX_FP_REGS + 12: 178986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fioff */ 179f20f9df0SAndreas Färber case IDX_FP_REGS + 13: 180986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* foseg */ 181f20f9df0SAndreas Färber case IDX_FP_REGS + 14: 182986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fooff */ 183f20f9df0SAndreas Färber case IDX_FP_REGS + 15: 184986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fop */ 185f20f9df0SAndreas Färber 186f20f9df0SAndreas Färber case IDX_MXCSR_REG: 187986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->mxcsr); 1887b0f97baSDoug Gale 1897b0f97baSDoug Gale case IDX_CTL_CR0_REG: 1907b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 1917b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->cr[0]); 1927b0f97baSDoug Gale } 1937b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->cr[0]); 1947b0f97baSDoug Gale 1957b0f97baSDoug Gale case IDX_CTL_CR2_REG: 1967b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 1977b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->cr[2]); 1987b0f97baSDoug Gale } 1997b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->cr[2]); 2007b0f97baSDoug Gale 2017b0f97baSDoug Gale case IDX_CTL_CR3_REG: 2027b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 2037b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->cr[3]); 2047b0f97baSDoug Gale } 2057b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->cr[3]); 2067b0f97baSDoug Gale 2077b0f97baSDoug Gale case IDX_CTL_CR4_REG: 2087b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 2097b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->cr[4]); 2107b0f97baSDoug Gale } 2117b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->cr[4]); 2127b0f97baSDoug Gale 2137b0f97baSDoug Gale case IDX_CTL_CR8_REG: 2147b0f97baSDoug Gale #ifdef CONFIG_SOFTMMU 2157b0f97baSDoug Gale tpr = cpu_get_apic_tpr(cpu->apic_state); 2167b0f97baSDoug Gale #else 2177b0f97baSDoug Gale tpr = 0; 2187b0f97baSDoug Gale #endif 2197b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 2207b0f97baSDoug Gale return gdb_get_reg64(mem_buf, tpr); 2217b0f97baSDoug Gale } 2227b0f97baSDoug Gale return gdb_get_reg32(mem_buf, tpr); 2237b0f97baSDoug Gale 2247b0f97baSDoug Gale case IDX_CTL_EFER_REG: 2257b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 2267b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->efer); 2277b0f97baSDoug Gale } 2287b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->efer); 229f20f9df0SAndreas Färber } 230f20f9df0SAndreas Färber } 231f20f9df0SAndreas Färber return 0; 232f20f9df0SAndreas Färber } 233f20f9df0SAndreas Färber 2345b50e790SAndreas Färber static int x86_cpu_gdb_load_seg(X86CPU *cpu, int sreg, uint8_t *mem_buf) 235f20f9df0SAndreas Färber { 2365b50e790SAndreas Färber CPUX86State *env = &cpu->env; 237f20f9df0SAndreas Färber uint16_t selector = ldl_p(mem_buf); 238f20f9df0SAndreas Färber 239f20f9df0SAndreas Färber if (selector != env->segs[sreg].selector) { 240f20f9df0SAndreas Färber #if defined(CONFIG_USER_ONLY) 241f20f9df0SAndreas Färber cpu_x86_load_seg(env, sreg, selector); 242f20f9df0SAndreas Färber #else 243f20f9df0SAndreas Färber unsigned int limit, flags; 244f20f9df0SAndreas Färber target_ulong base; 245f20f9df0SAndreas Färber 246f20f9df0SAndreas Färber if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) { 247b98dbc90SPaolo Bonzini int dpl = (env->eflags & VM_MASK) ? 3 : 0; 248f20f9df0SAndreas Färber base = selector << 4; 249f20f9df0SAndreas Färber limit = 0xffff; 250b98dbc90SPaolo Bonzini flags = DESC_P_MASK | DESC_S_MASK | DESC_W_MASK | 251b98dbc90SPaolo Bonzini DESC_A_MASK | (dpl << DESC_DPL_SHIFT); 252f20f9df0SAndreas Färber } else { 253f20f9df0SAndreas Färber if (!cpu_x86_get_descr_debug(env, selector, &base, &limit, 254f20f9df0SAndreas Färber &flags)) { 255f20f9df0SAndreas Färber return 4; 256f20f9df0SAndreas Färber } 257f20f9df0SAndreas Färber } 258f20f9df0SAndreas Färber cpu_x86_load_seg_cache(env, sreg, selector, base, limit, flags); 259f20f9df0SAndreas Färber #endif 260f20f9df0SAndreas Färber } 261f20f9df0SAndreas Färber return 4; 262f20f9df0SAndreas Färber } 263f20f9df0SAndreas Färber 2645b50e790SAndreas Färber int x86_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n) 265f20f9df0SAndreas Färber { 2665b50e790SAndreas Färber X86CPU *cpu = X86_CPU(cs); 2675b50e790SAndreas Färber CPUX86State *env = &cpu->env; 268f20f9df0SAndreas Färber uint32_t tmp; 269f20f9df0SAndreas Färber 270e3592bc9SDoug Evans /* N.B. GDB can't deal with changes in registers or sizes in the middle 271e3592bc9SDoug Evans of a session. So if we're in 32-bit mode on a 64-bit cpu, still act 272e3592bc9SDoug Evans as if we're on a 64-bit cpu. */ 273e3592bc9SDoug Evans 274f20f9df0SAndreas Färber if (n < CPU_NB_REGS) { 275e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 276e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 277f20f9df0SAndreas Färber env->regs[gpr_map[n]] = ldtul_p(mem_buf); 278e3592bc9SDoug Evans } else if (n < CPU_NB_REGS32) { 279e3592bc9SDoug Evans env->regs[gpr_map[n]] = ldtul_p(mem_buf) & 0xffffffffUL; 280e3592bc9SDoug Evans } 281f20f9df0SAndreas Färber return sizeof(target_ulong); 282f20f9df0SAndreas Färber } else if (n < CPU_NB_REGS32) { 283f20f9df0SAndreas Färber n = gpr_map32[n]; 284f20f9df0SAndreas Färber env->regs[n] &= ~0xffffffffUL; 285f20f9df0SAndreas Färber env->regs[n] |= (uint32_t)ldl_p(mem_buf); 286f20f9df0SAndreas Färber return 4; 287f20f9df0SAndreas Färber } 288f20f9df0SAndreas Färber } else if (n >= IDX_FP_REGS && n < IDX_FP_REGS + 8) { 289b7b8756aSAlex Bennée floatx80 *fp = (floatx80 *) &env->fpregs[n - IDX_FP_REGS]; 290b7b8756aSAlex Bennée fp->low = le64_to_cpu(* (uint64_t *) mem_buf); 291b7b8756aSAlex Bennée fp->high = le16_to_cpu(* (uint16_t *) (mem_buf + 8)); 292f20f9df0SAndreas Färber return 10; 293f20f9df0SAndreas Färber } else if (n >= IDX_XMM_REGS && n < IDX_XMM_REGS + CPU_NB_REGS) { 294f20f9df0SAndreas Färber n -= IDX_XMM_REGS; 295e3592bc9SDoug Evans if (n < CPU_NB_REGS32 || TARGET_LONG_BITS == 64) { 29619cbd87cSEduardo Habkost env->xmm_regs[n].ZMM_Q(0) = ldq_p(mem_buf); 29719cbd87cSEduardo Habkost env->xmm_regs[n].ZMM_Q(1) = ldq_p(mem_buf + 8); 298f20f9df0SAndreas Färber return 16; 299f20f9df0SAndreas Färber } 300f20f9df0SAndreas Färber } else { 301f20f9df0SAndreas Färber switch (n) { 302f20f9df0SAndreas Färber case IDX_IP_REG: 303e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 304e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 305f20f9df0SAndreas Färber env->eip = ldq_p(mem_buf); 306e3592bc9SDoug Evans } else { 307e3592bc9SDoug Evans env->eip = ldq_p(mem_buf) & 0xffffffffUL; 308e3592bc9SDoug Evans } 309f20f9df0SAndreas Färber return 8; 310f20f9df0SAndreas Färber } else { 311f20f9df0SAndreas Färber env->eip &= ~0xffffffffUL; 312f20f9df0SAndreas Färber env->eip |= (uint32_t)ldl_p(mem_buf); 313f20f9df0SAndreas Färber return 4; 314f20f9df0SAndreas Färber } 315f20f9df0SAndreas Färber case IDX_FLAGS_REG: 316f20f9df0SAndreas Färber env->eflags = ldl_p(mem_buf); 317f20f9df0SAndreas Färber return 4; 318f20f9df0SAndreas Färber 319f20f9df0SAndreas Färber case IDX_SEG_REGS: 3205b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_CS, mem_buf); 321f20f9df0SAndreas Färber case IDX_SEG_REGS + 1: 3225b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_SS, mem_buf); 323f20f9df0SAndreas Färber case IDX_SEG_REGS + 2: 3245b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_DS, mem_buf); 325f20f9df0SAndreas Färber case IDX_SEG_REGS + 3: 3265b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_ES, mem_buf); 327f20f9df0SAndreas Färber case IDX_SEG_REGS + 4: 3285b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_FS, mem_buf); 329f20f9df0SAndreas Färber case IDX_SEG_REGS + 5: 3305b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_GS, mem_buf); 331f20f9df0SAndreas Färber 3327b0f97baSDoug Gale case IDX_SEG_REGS + 6: 3337b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3347b0f97baSDoug Gale env->segs[R_FS].base = ldq_p(mem_buf); 3357b0f97baSDoug Gale return 8; 3367b0f97baSDoug Gale } 3377b0f97baSDoug Gale env->segs[R_FS].base = ldl_p(mem_buf); 3387b0f97baSDoug Gale return 4; 3397b0f97baSDoug Gale 3407b0f97baSDoug Gale case IDX_SEG_REGS + 7: 3417b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3427b0f97baSDoug Gale env->segs[R_GS].base = ldq_p(mem_buf); 3437b0f97baSDoug Gale return 8; 3447b0f97baSDoug Gale } 3457b0f97baSDoug Gale env->segs[R_GS].base = ldl_p(mem_buf); 3467b0f97baSDoug Gale return 4; 3477b0f97baSDoug Gale 3487b0f97baSDoug Gale case IDX_SEG_REGS + 8: 3495a07192aSmkdolata@us.ibm.com #ifdef TARGET_X86_64 3507b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3517b0f97baSDoug Gale env->kernelgsbase = ldq_p(mem_buf); 3527b0f97baSDoug Gale return 8; 3537b0f97baSDoug Gale } 3547b0f97baSDoug Gale env->kernelgsbase = ldl_p(mem_buf); 3557b0f97baSDoug Gale #endif 3565a07192aSmkdolata@us.ibm.com return 4; 3577b0f97baSDoug Gale 358f20f9df0SAndreas Färber case IDX_FP_REGS + 8: 3595bde1407SPavel Dovgalyuk cpu_set_fpuc(env, ldl_p(mem_buf)); 360f20f9df0SAndreas Färber return 4; 361f20f9df0SAndreas Färber case IDX_FP_REGS + 9: 362f20f9df0SAndreas Färber tmp = ldl_p(mem_buf); 363f20f9df0SAndreas Färber env->fpstt = (tmp >> 11) & 7; 364f20f9df0SAndreas Färber env->fpus = tmp & ~0x3800; 365f20f9df0SAndreas Färber return 4; 366f20f9df0SAndreas Färber case IDX_FP_REGS + 10: /* ftag */ 367f20f9df0SAndreas Färber return 4; 368f20f9df0SAndreas Färber case IDX_FP_REGS + 11: /* fiseg */ 369f20f9df0SAndreas Färber return 4; 370f20f9df0SAndreas Färber case IDX_FP_REGS + 12: /* fioff */ 371f20f9df0SAndreas Färber return 4; 372f20f9df0SAndreas Färber case IDX_FP_REGS + 13: /* foseg */ 373f20f9df0SAndreas Färber return 4; 374f20f9df0SAndreas Färber case IDX_FP_REGS + 14: /* fooff */ 375f20f9df0SAndreas Färber return 4; 376f20f9df0SAndreas Färber case IDX_FP_REGS + 15: /* fop */ 377f20f9df0SAndreas Färber return 4; 378f20f9df0SAndreas Färber 379f20f9df0SAndreas Färber case IDX_MXCSR_REG: 3804e47e39aSRichard Henderson cpu_set_mxcsr(env, ldl_p(mem_buf)); 381f20f9df0SAndreas Färber return 4; 3827b0f97baSDoug Gale 3837b0f97baSDoug Gale case IDX_CTL_CR0_REG: 3847b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3857b0f97baSDoug Gale cpu_x86_update_cr0(env, ldq_p(mem_buf)); 3867b0f97baSDoug Gale return 8; 3877b0f97baSDoug Gale } 3887b0f97baSDoug Gale cpu_x86_update_cr0(env, ldl_p(mem_buf)); 3897b0f97baSDoug Gale return 4; 3907b0f97baSDoug Gale 3917b0f97baSDoug Gale case IDX_CTL_CR2_REG: 3927b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3937b0f97baSDoug Gale env->cr[2] = ldq_p(mem_buf); 3947b0f97baSDoug Gale return 8; 3957b0f97baSDoug Gale } 3967b0f97baSDoug Gale env->cr[2] = ldl_p(mem_buf); 3977b0f97baSDoug Gale return 4; 3987b0f97baSDoug Gale 3997b0f97baSDoug Gale case IDX_CTL_CR3_REG: 4007b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 4017b0f97baSDoug Gale cpu_x86_update_cr3(env, ldq_p(mem_buf)); 4027b0f97baSDoug Gale return 8; 4037b0f97baSDoug Gale } 4047b0f97baSDoug Gale cpu_x86_update_cr3(env, ldl_p(mem_buf)); 4057b0f97baSDoug Gale return 4; 4067b0f97baSDoug Gale 4077b0f97baSDoug Gale case IDX_CTL_CR4_REG: 4087b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 4097b0f97baSDoug Gale cpu_x86_update_cr4(env, ldq_p(mem_buf)); 4107b0f97baSDoug Gale return 8; 4117b0f97baSDoug Gale } 4127b0f97baSDoug Gale cpu_x86_update_cr4(env, ldl_p(mem_buf)); 4137b0f97baSDoug Gale return 4; 4147b0f97baSDoug Gale 4157b0f97baSDoug Gale case IDX_CTL_CR8_REG: 4167b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 4177b0f97baSDoug Gale #ifdef CONFIG_SOFTMMU 4187b0f97baSDoug Gale cpu_set_apic_tpr(cpu->apic_state, ldq_p(mem_buf)); 4197b0f97baSDoug Gale #endif 4207b0f97baSDoug Gale return 8; 4217b0f97baSDoug Gale } 4227b0f97baSDoug Gale #ifdef CONFIG_SOFTMMU 4237b0f97baSDoug Gale cpu_set_apic_tpr(cpu->apic_state, ldl_p(mem_buf)); 4247b0f97baSDoug Gale #endif 4257b0f97baSDoug Gale return 4; 4267b0f97baSDoug Gale 4277b0f97baSDoug Gale case IDX_CTL_EFER_REG: 4287b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 4297b0f97baSDoug Gale cpu_load_efer(env, ldq_p(mem_buf)); 4307b0f97baSDoug Gale return 8; 4317b0f97baSDoug Gale } 4327b0f97baSDoug Gale cpu_load_efer(env, ldl_p(mem_buf)); 4337b0f97baSDoug Gale return 4; 4347b0f97baSDoug Gale 435f20f9df0SAndreas Färber } 436f20f9df0SAndreas Färber } 437f20f9df0SAndreas Färber /* Unrecognised register. */ 438f20f9df0SAndreas Färber return 0; 439f20f9df0SAndreas Färber } 440