1f20f9df0SAndreas Färber /* 2f20f9df0SAndreas Färber * x86 gdb server stub 3f20f9df0SAndreas Färber * 4f20f9df0SAndreas Färber * Copyright (c) 2003-2005 Fabrice Bellard 5f20f9df0SAndreas Färber * Copyright (c) 2013 SUSE LINUX Products GmbH 6f20f9df0SAndreas Färber * 7f20f9df0SAndreas Färber * This library is free software; you can redistribute it and/or 8f20f9df0SAndreas Färber * modify it under the terms of the GNU Lesser General Public 9f20f9df0SAndreas Färber * License as published by the Free Software Foundation; either 10f20f9df0SAndreas Färber * version 2 of the License, or (at your option) any later version. 11f20f9df0SAndreas Färber * 12f20f9df0SAndreas Färber * This library is distributed in the hope that it will be useful, 13f20f9df0SAndreas Färber * but WITHOUT ANY WARRANTY; without even the implied warranty of 14f20f9df0SAndreas Färber * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15f20f9df0SAndreas Färber * Lesser General Public License for more details. 16f20f9df0SAndreas Färber * 17f20f9df0SAndreas Färber * You should have received a copy of the GNU Lesser General Public 18f20f9df0SAndreas Färber * License along with this library; if not, see <http://www.gnu.org/licenses/>. 19f20f9df0SAndreas Färber */ 20b6a0aa05SPeter Maydell #include "qemu/osdep.h" 2133c11879SPaolo Bonzini #include "cpu.h" 225b50e790SAndreas Färber #include "exec/gdbstub.h" 23f20f9df0SAndreas Färber 24f20f9df0SAndreas Färber #ifdef TARGET_X86_64 25f20f9df0SAndreas Färber static const int gpr_map[16] = { 26f20f9df0SAndreas Färber R_EAX, R_EBX, R_ECX, R_EDX, R_ESI, R_EDI, R_EBP, R_ESP, 27f20f9df0SAndreas Färber 8, 9, 10, 11, 12, 13, 14, 15 28f20f9df0SAndreas Färber }; 29f20f9df0SAndreas Färber #else 30f20f9df0SAndreas Färber #define gpr_map gpr_map32 31f20f9df0SAndreas Färber #endif 32f20f9df0SAndreas Färber static const int gpr_map32[8] = { 0, 1, 2, 3, 4, 5, 6, 7 }; 33f20f9df0SAndreas Färber 347b0f97baSDoug Gale /* 357b0f97baSDoug Gale * Keep these in sync with assignment to 367b0f97baSDoug Gale * gdb_num_core_regs in target/i386/cpu.c 377b0f97baSDoug Gale * and with the machine description 387b0f97baSDoug Gale */ 397b0f97baSDoug Gale 407b0f97baSDoug Gale /* 417b0f97baSDoug Gale * SEG: 6 segments, plus fs_base, gs_base, kernel_gs_base 427b0f97baSDoug Gale */ 437b0f97baSDoug Gale 447b0f97baSDoug Gale /* 457b0f97baSDoug Gale * general regs -----> 8 or 16 467b0f97baSDoug Gale */ 477b0f97baSDoug Gale #define IDX_NB_IP 1 487b0f97baSDoug Gale #define IDX_NB_FLAGS 1 497b0f97baSDoug Gale #define IDX_NB_SEG (6 + 3) 507b0f97baSDoug Gale #define IDX_NB_CTL 6 517b0f97baSDoug Gale #define IDX_NB_FP 16 527b0f97baSDoug Gale /* 537b0f97baSDoug Gale * fpu regs ----------> 8 or 16 547b0f97baSDoug Gale */ 557b0f97baSDoug Gale #define IDX_NB_MXCSR 1 567b0f97baSDoug Gale /* 577b0f97baSDoug Gale * total ----> 8+1+1+9+6+16+8+1=50 or 16+1+1+9+6+16+16+1=66 587b0f97baSDoug Gale */ 597b0f97baSDoug Gale 60f20f9df0SAndreas Färber #define IDX_IP_REG CPU_NB_REGS 617b0f97baSDoug Gale #define IDX_FLAGS_REG (IDX_IP_REG + IDX_NB_IP) 627b0f97baSDoug Gale #define IDX_SEG_REGS (IDX_FLAGS_REG + IDX_NB_FLAGS) 637b0f97baSDoug Gale #define IDX_CTL_REGS (IDX_SEG_REGS + IDX_NB_SEG) 647b0f97baSDoug Gale #define IDX_FP_REGS (IDX_CTL_REGS + IDX_NB_CTL) 657b0f97baSDoug Gale #define IDX_XMM_REGS (IDX_FP_REGS + IDX_NB_FP) 66f20f9df0SAndreas Färber #define IDX_MXCSR_REG (IDX_XMM_REGS + CPU_NB_REGS) 67f20f9df0SAndreas Färber 687b0f97baSDoug Gale #define IDX_CTL_CR0_REG (IDX_CTL_REGS + 0) 697b0f97baSDoug Gale #define IDX_CTL_CR2_REG (IDX_CTL_REGS + 1) 707b0f97baSDoug Gale #define IDX_CTL_CR3_REG (IDX_CTL_REGS + 2) 717b0f97baSDoug Gale #define IDX_CTL_CR4_REG (IDX_CTL_REGS + 3) 727b0f97baSDoug Gale #define IDX_CTL_CR8_REG (IDX_CTL_REGS + 4) 737b0f97baSDoug Gale #define IDX_CTL_EFER_REG (IDX_CTL_REGS + 5) 747b0f97baSDoug Gale 757b0f97baSDoug Gale #ifdef TARGET_X86_64 767b0f97baSDoug Gale #define GDB_FORCE_64 1 777b0f97baSDoug Gale #else 787b0f97baSDoug Gale #define GDB_FORCE_64 0 797b0f97baSDoug Gale #endif 807b0f97baSDoug Gale 817b0f97baSDoug Gale 825b50e790SAndreas Färber int x86_cpu_gdb_read_register(CPUState *cs, uint8_t *mem_buf, int n) 83f20f9df0SAndreas Färber { 845b50e790SAndreas Färber X86CPU *cpu = X86_CPU(cs); 855b50e790SAndreas Färber CPUX86State *env = &cpu->env; 865b50e790SAndreas Färber 877b0f97baSDoug Gale uint64_t tpr; 887b0f97baSDoug Gale 89e3592bc9SDoug Evans /* N.B. GDB can't deal with changes in registers or sizes in the middle 90e3592bc9SDoug Evans of a session. So if we're in 32-bit mode on a 64-bit cpu, still act 91e3592bc9SDoug Evans as if we're on a 64-bit cpu. */ 92e3592bc9SDoug Evans 93f20f9df0SAndreas Färber if (n < CPU_NB_REGS) { 94e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 95e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 96986a2998SAndreas Färber return gdb_get_reg64(mem_buf, env->regs[gpr_map[n]]); 97f20f9df0SAndreas Färber } else if (n < CPU_NB_REGS32) { 98e3592bc9SDoug Evans return gdb_get_reg64(mem_buf, 99e3592bc9SDoug Evans env->regs[gpr_map[n]] & 0xffffffffUL); 100e3592bc9SDoug Evans } else { 101e3592bc9SDoug Evans memset(mem_buf, 0, sizeof(target_ulong)); 102e3592bc9SDoug Evans return sizeof(target_ulong); 103e3592bc9SDoug Evans } 104e3592bc9SDoug Evans } else { 105986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->regs[gpr_map32[n]]); 106f20f9df0SAndreas Färber } 107f20f9df0SAndreas Färber } else if (n >= IDX_FP_REGS && n < IDX_FP_REGS + 8) { 108f20f9df0SAndreas Färber #ifdef USE_X86LDOUBLE 109f20f9df0SAndreas Färber /* FIXME: byteswap float values - after fixing fpregs layout. */ 110f20f9df0SAndreas Färber memcpy(mem_buf, &env->fpregs[n - IDX_FP_REGS], 10); 111f20f9df0SAndreas Färber #else 112f20f9df0SAndreas Färber memset(mem_buf, 0, 10); 113f20f9df0SAndreas Färber #endif 114f20f9df0SAndreas Färber return 10; 115f20f9df0SAndreas Färber } else if (n >= IDX_XMM_REGS && n < IDX_XMM_REGS + CPU_NB_REGS) { 116f20f9df0SAndreas Färber n -= IDX_XMM_REGS; 117e3592bc9SDoug Evans if (n < CPU_NB_REGS32 || TARGET_LONG_BITS == 64) { 11819cbd87cSEduardo Habkost stq_p(mem_buf, env->xmm_regs[n].ZMM_Q(0)); 11919cbd87cSEduardo Habkost stq_p(mem_buf + 8, env->xmm_regs[n].ZMM_Q(1)); 120f20f9df0SAndreas Färber return 16; 121f20f9df0SAndreas Färber } 122f20f9df0SAndreas Färber } else { 123f20f9df0SAndreas Färber switch (n) { 124f20f9df0SAndreas Färber case IDX_IP_REG: 125e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 126e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 127986a2998SAndreas Färber return gdb_get_reg64(mem_buf, env->eip); 128f20f9df0SAndreas Färber } else { 129e3592bc9SDoug Evans return gdb_get_reg64(mem_buf, env->eip & 0xffffffffUL); 130e3592bc9SDoug Evans } 131e3592bc9SDoug Evans } else { 132986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->eip); 133f20f9df0SAndreas Färber } 134f20f9df0SAndreas Färber case IDX_FLAGS_REG: 135986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->eflags); 136f20f9df0SAndreas Färber 137f20f9df0SAndreas Färber case IDX_SEG_REGS: 138986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_CS].selector); 139f20f9df0SAndreas Färber case IDX_SEG_REGS + 1: 140986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_SS].selector); 141f20f9df0SAndreas Färber case IDX_SEG_REGS + 2: 142986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_DS].selector); 143f20f9df0SAndreas Färber case IDX_SEG_REGS + 3: 144986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_ES].selector); 145f20f9df0SAndreas Färber case IDX_SEG_REGS + 4: 146986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_FS].selector); 147f20f9df0SAndreas Färber case IDX_SEG_REGS + 5: 148986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_GS].selector); 149f20f9df0SAndreas Färber 1507b0f97baSDoug Gale case IDX_SEG_REGS + 6: 1517b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 1527b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->segs[R_FS].base); 1537b0f97baSDoug Gale } 1547b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->segs[R_FS].base); 1557b0f97baSDoug Gale 1567b0f97baSDoug Gale case IDX_SEG_REGS + 7: 1577b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 1587b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->segs[R_GS].base); 1597b0f97baSDoug Gale } 1607b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->segs[R_GS].base); 1617b0f97baSDoug Gale 1627b0f97baSDoug Gale case IDX_SEG_REGS + 8: 1637b0f97baSDoug Gale #ifdef TARGET_X86_64 1647b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 1657b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->kernelgsbase); 1667b0f97baSDoug Gale } 1677b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->kernelgsbase); 1687b0f97baSDoug Gale #else 1697b0f97baSDoug Gale return gdb_get_reg32(mem_buf, 0); 1707b0f97baSDoug Gale #endif 1717b0f97baSDoug Gale 172f20f9df0SAndreas Färber case IDX_FP_REGS + 8: 173986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->fpuc); 174f20f9df0SAndreas Färber case IDX_FP_REGS + 9: 175986a2998SAndreas Färber return gdb_get_reg32(mem_buf, (env->fpus & ~0x3800) | 176f20f9df0SAndreas Färber (env->fpstt & 0x7) << 11); 177f20f9df0SAndreas Färber case IDX_FP_REGS + 10: 178986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* ftag */ 179f20f9df0SAndreas Färber case IDX_FP_REGS + 11: 180986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fiseg */ 181f20f9df0SAndreas Färber case IDX_FP_REGS + 12: 182986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fioff */ 183f20f9df0SAndreas Färber case IDX_FP_REGS + 13: 184986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* foseg */ 185f20f9df0SAndreas Färber case IDX_FP_REGS + 14: 186986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fooff */ 187f20f9df0SAndreas Färber case IDX_FP_REGS + 15: 188986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fop */ 189f20f9df0SAndreas Färber 190f20f9df0SAndreas Färber case IDX_MXCSR_REG: 191986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->mxcsr); 1927b0f97baSDoug Gale 1937b0f97baSDoug Gale case IDX_CTL_CR0_REG: 1947b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 1957b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->cr[0]); 1967b0f97baSDoug Gale } 1977b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->cr[0]); 1987b0f97baSDoug Gale 1997b0f97baSDoug Gale case IDX_CTL_CR2_REG: 2007b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 2017b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->cr[2]); 2027b0f97baSDoug Gale } 2037b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->cr[2]); 2047b0f97baSDoug Gale 2057b0f97baSDoug Gale case IDX_CTL_CR3_REG: 2067b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 2077b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->cr[3]); 2087b0f97baSDoug Gale } 2097b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->cr[3]); 2107b0f97baSDoug Gale 2117b0f97baSDoug Gale case IDX_CTL_CR4_REG: 2127b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 2137b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->cr[4]); 2147b0f97baSDoug Gale } 2157b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->cr[4]); 2167b0f97baSDoug Gale 2177b0f97baSDoug Gale case IDX_CTL_CR8_REG: 2187b0f97baSDoug Gale #ifdef CONFIG_SOFTMMU 2197b0f97baSDoug Gale tpr = cpu_get_apic_tpr(cpu->apic_state); 2207b0f97baSDoug Gale #else 2217b0f97baSDoug Gale tpr = 0; 2227b0f97baSDoug Gale #endif 2237b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 2247b0f97baSDoug Gale return gdb_get_reg64(mem_buf, tpr); 2257b0f97baSDoug Gale } 2267b0f97baSDoug Gale return gdb_get_reg32(mem_buf, tpr); 2277b0f97baSDoug Gale 2287b0f97baSDoug Gale case IDX_CTL_EFER_REG: 2297b0f97baSDoug Gale if ((env->hflags & HF_CS64_MASK) || GDB_FORCE_64) { 2307b0f97baSDoug Gale return gdb_get_reg64(mem_buf, env->efer); 2317b0f97baSDoug Gale } 2327b0f97baSDoug Gale return gdb_get_reg32(mem_buf, env->efer); 233f20f9df0SAndreas Färber } 234f20f9df0SAndreas Färber } 235f20f9df0SAndreas Färber return 0; 236f20f9df0SAndreas Färber } 237f20f9df0SAndreas Färber 2385b50e790SAndreas Färber static int x86_cpu_gdb_load_seg(X86CPU *cpu, int sreg, uint8_t *mem_buf) 239f20f9df0SAndreas Färber { 2405b50e790SAndreas Färber CPUX86State *env = &cpu->env; 241f20f9df0SAndreas Färber uint16_t selector = ldl_p(mem_buf); 242f20f9df0SAndreas Färber 243f20f9df0SAndreas Färber if (selector != env->segs[sreg].selector) { 244f20f9df0SAndreas Färber #if defined(CONFIG_USER_ONLY) 245f20f9df0SAndreas Färber cpu_x86_load_seg(env, sreg, selector); 246f20f9df0SAndreas Färber #else 247f20f9df0SAndreas Färber unsigned int limit, flags; 248f20f9df0SAndreas Färber target_ulong base; 249f20f9df0SAndreas Färber 250f20f9df0SAndreas Färber if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) { 251b98dbc90SPaolo Bonzini int dpl = (env->eflags & VM_MASK) ? 3 : 0; 252f20f9df0SAndreas Färber base = selector << 4; 253f20f9df0SAndreas Färber limit = 0xffff; 254b98dbc90SPaolo Bonzini flags = DESC_P_MASK | DESC_S_MASK | DESC_W_MASK | 255b98dbc90SPaolo Bonzini DESC_A_MASK | (dpl << DESC_DPL_SHIFT); 256f20f9df0SAndreas Färber } else { 257f20f9df0SAndreas Färber if (!cpu_x86_get_descr_debug(env, selector, &base, &limit, 258f20f9df0SAndreas Färber &flags)) { 259f20f9df0SAndreas Färber return 4; 260f20f9df0SAndreas Färber } 261f20f9df0SAndreas Färber } 262f20f9df0SAndreas Färber cpu_x86_load_seg_cache(env, sreg, selector, base, limit, flags); 263f20f9df0SAndreas Färber #endif 264f20f9df0SAndreas Färber } 265f20f9df0SAndreas Färber return 4; 266f20f9df0SAndreas Färber } 267f20f9df0SAndreas Färber 2685b50e790SAndreas Färber int x86_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n) 269f20f9df0SAndreas Färber { 2705b50e790SAndreas Färber X86CPU *cpu = X86_CPU(cs); 2715b50e790SAndreas Färber CPUX86State *env = &cpu->env; 272f20f9df0SAndreas Färber uint32_t tmp; 273f20f9df0SAndreas Färber 274e3592bc9SDoug Evans /* N.B. GDB can't deal with changes in registers or sizes in the middle 275e3592bc9SDoug Evans of a session. So if we're in 32-bit mode on a 64-bit cpu, still act 276e3592bc9SDoug Evans as if we're on a 64-bit cpu. */ 277e3592bc9SDoug Evans 278f20f9df0SAndreas Färber if (n < CPU_NB_REGS) { 279e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 280e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 281f20f9df0SAndreas Färber env->regs[gpr_map[n]] = ldtul_p(mem_buf); 282e3592bc9SDoug Evans } else if (n < CPU_NB_REGS32) { 283e3592bc9SDoug Evans env->regs[gpr_map[n]] = ldtul_p(mem_buf) & 0xffffffffUL; 284e3592bc9SDoug Evans } 285f20f9df0SAndreas Färber return sizeof(target_ulong); 286f20f9df0SAndreas Färber } else if (n < CPU_NB_REGS32) { 287f20f9df0SAndreas Färber n = gpr_map32[n]; 288f20f9df0SAndreas Färber env->regs[n] &= ~0xffffffffUL; 289f20f9df0SAndreas Färber env->regs[n] |= (uint32_t)ldl_p(mem_buf); 290f20f9df0SAndreas Färber return 4; 291f20f9df0SAndreas Färber } 292f20f9df0SAndreas Färber } else if (n >= IDX_FP_REGS && n < IDX_FP_REGS + 8) { 293f20f9df0SAndreas Färber #ifdef USE_X86LDOUBLE 294f20f9df0SAndreas Färber /* FIXME: byteswap float values - after fixing fpregs layout. */ 295f20f9df0SAndreas Färber memcpy(&env->fpregs[n - IDX_FP_REGS], mem_buf, 10); 296f20f9df0SAndreas Färber #endif 297f20f9df0SAndreas Färber return 10; 298f20f9df0SAndreas Färber } else if (n >= IDX_XMM_REGS && n < IDX_XMM_REGS + CPU_NB_REGS) { 299f20f9df0SAndreas Färber n -= IDX_XMM_REGS; 300e3592bc9SDoug Evans if (n < CPU_NB_REGS32 || TARGET_LONG_BITS == 64) { 30119cbd87cSEduardo Habkost env->xmm_regs[n].ZMM_Q(0) = ldq_p(mem_buf); 30219cbd87cSEduardo Habkost env->xmm_regs[n].ZMM_Q(1) = ldq_p(mem_buf + 8); 303f20f9df0SAndreas Färber return 16; 304f20f9df0SAndreas Färber } 305f20f9df0SAndreas Färber } else { 306f20f9df0SAndreas Färber switch (n) { 307f20f9df0SAndreas Färber case IDX_IP_REG: 308e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) { 309e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) { 310f20f9df0SAndreas Färber env->eip = ldq_p(mem_buf); 311e3592bc9SDoug Evans } else { 312e3592bc9SDoug Evans env->eip = ldq_p(mem_buf) & 0xffffffffUL; 313e3592bc9SDoug Evans } 314f20f9df0SAndreas Färber return 8; 315f20f9df0SAndreas Färber } else { 316f20f9df0SAndreas Färber env->eip &= ~0xffffffffUL; 317f20f9df0SAndreas Färber env->eip |= (uint32_t)ldl_p(mem_buf); 318f20f9df0SAndreas Färber return 4; 319f20f9df0SAndreas Färber } 320f20f9df0SAndreas Färber case IDX_FLAGS_REG: 321f20f9df0SAndreas Färber env->eflags = ldl_p(mem_buf); 322f20f9df0SAndreas Färber return 4; 323f20f9df0SAndreas Färber 324f20f9df0SAndreas Färber case IDX_SEG_REGS: 3255b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_CS, mem_buf); 326f20f9df0SAndreas Färber case IDX_SEG_REGS + 1: 3275b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_SS, mem_buf); 328f20f9df0SAndreas Färber case IDX_SEG_REGS + 2: 3295b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_DS, mem_buf); 330f20f9df0SAndreas Färber case IDX_SEG_REGS + 3: 3315b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_ES, mem_buf); 332f20f9df0SAndreas Färber case IDX_SEG_REGS + 4: 3335b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_FS, mem_buf); 334f20f9df0SAndreas Färber case IDX_SEG_REGS + 5: 3355b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_GS, mem_buf); 336f20f9df0SAndreas Färber 3377b0f97baSDoug Gale case IDX_SEG_REGS + 6: 3387b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3397b0f97baSDoug Gale env->segs[R_FS].base = ldq_p(mem_buf); 3407b0f97baSDoug Gale return 8; 3417b0f97baSDoug Gale } 3427b0f97baSDoug Gale env->segs[R_FS].base = ldl_p(mem_buf); 3437b0f97baSDoug Gale return 4; 3447b0f97baSDoug Gale 3457b0f97baSDoug Gale case IDX_SEG_REGS + 7: 3467b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3477b0f97baSDoug Gale env->segs[R_GS].base = ldq_p(mem_buf); 3487b0f97baSDoug Gale return 8; 3497b0f97baSDoug Gale } 3507b0f97baSDoug Gale env->segs[R_GS].base = ldl_p(mem_buf); 3517b0f97baSDoug Gale return 4; 3527b0f97baSDoug Gale 3537b0f97baSDoug Gale case IDX_SEG_REGS + 8: 354*5a07192aSmkdolata@us.ibm.com #ifdef TARGET_X86_64 3557b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3567b0f97baSDoug Gale env->kernelgsbase = ldq_p(mem_buf); 3577b0f97baSDoug Gale return 8; 3587b0f97baSDoug Gale } 3597b0f97baSDoug Gale env->kernelgsbase = ldl_p(mem_buf); 3607b0f97baSDoug Gale #endif 361*5a07192aSmkdolata@us.ibm.com return 4; 3627b0f97baSDoug Gale 363f20f9df0SAndreas Färber case IDX_FP_REGS + 8: 3645bde1407SPavel Dovgalyuk cpu_set_fpuc(env, ldl_p(mem_buf)); 365f20f9df0SAndreas Färber return 4; 366f20f9df0SAndreas Färber case IDX_FP_REGS + 9: 367f20f9df0SAndreas Färber tmp = ldl_p(mem_buf); 368f20f9df0SAndreas Färber env->fpstt = (tmp >> 11) & 7; 369f20f9df0SAndreas Färber env->fpus = tmp & ~0x3800; 370f20f9df0SAndreas Färber return 4; 371f20f9df0SAndreas Färber case IDX_FP_REGS + 10: /* ftag */ 372f20f9df0SAndreas Färber return 4; 373f20f9df0SAndreas Färber case IDX_FP_REGS + 11: /* fiseg */ 374f20f9df0SAndreas Färber return 4; 375f20f9df0SAndreas Färber case IDX_FP_REGS + 12: /* fioff */ 376f20f9df0SAndreas Färber return 4; 377f20f9df0SAndreas Färber case IDX_FP_REGS + 13: /* foseg */ 378f20f9df0SAndreas Färber return 4; 379f20f9df0SAndreas Färber case IDX_FP_REGS + 14: /* fooff */ 380f20f9df0SAndreas Färber return 4; 381f20f9df0SAndreas Färber case IDX_FP_REGS + 15: /* fop */ 382f20f9df0SAndreas Färber return 4; 383f20f9df0SAndreas Färber 384f20f9df0SAndreas Färber case IDX_MXCSR_REG: 3854e47e39aSRichard Henderson cpu_set_mxcsr(env, ldl_p(mem_buf)); 386f20f9df0SAndreas Färber return 4; 3877b0f97baSDoug Gale 3887b0f97baSDoug Gale case IDX_CTL_CR0_REG: 3897b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3907b0f97baSDoug Gale cpu_x86_update_cr0(env, ldq_p(mem_buf)); 3917b0f97baSDoug Gale return 8; 3927b0f97baSDoug Gale } 3937b0f97baSDoug Gale cpu_x86_update_cr0(env, ldl_p(mem_buf)); 3947b0f97baSDoug Gale return 4; 3957b0f97baSDoug Gale 3967b0f97baSDoug Gale case IDX_CTL_CR2_REG: 3977b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 3987b0f97baSDoug Gale env->cr[2] = ldq_p(mem_buf); 3997b0f97baSDoug Gale return 8; 4007b0f97baSDoug Gale } 4017b0f97baSDoug Gale env->cr[2] = ldl_p(mem_buf); 4027b0f97baSDoug Gale return 4; 4037b0f97baSDoug Gale 4047b0f97baSDoug Gale case IDX_CTL_CR3_REG: 4057b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 4067b0f97baSDoug Gale cpu_x86_update_cr3(env, ldq_p(mem_buf)); 4077b0f97baSDoug Gale return 8; 4087b0f97baSDoug Gale } 4097b0f97baSDoug Gale cpu_x86_update_cr3(env, ldl_p(mem_buf)); 4107b0f97baSDoug Gale return 4; 4117b0f97baSDoug Gale 4127b0f97baSDoug Gale case IDX_CTL_CR4_REG: 4137b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 4147b0f97baSDoug Gale cpu_x86_update_cr4(env, ldq_p(mem_buf)); 4157b0f97baSDoug Gale return 8; 4167b0f97baSDoug Gale } 4177b0f97baSDoug Gale cpu_x86_update_cr4(env, ldl_p(mem_buf)); 4187b0f97baSDoug Gale return 4; 4197b0f97baSDoug Gale 4207b0f97baSDoug Gale case IDX_CTL_CR8_REG: 4217b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 4227b0f97baSDoug Gale #ifdef CONFIG_SOFTMMU 4237b0f97baSDoug Gale cpu_set_apic_tpr(cpu->apic_state, ldq_p(mem_buf)); 4247b0f97baSDoug Gale #endif 4257b0f97baSDoug Gale return 8; 4267b0f97baSDoug Gale } 4277b0f97baSDoug Gale #ifdef CONFIG_SOFTMMU 4287b0f97baSDoug Gale cpu_set_apic_tpr(cpu->apic_state, ldl_p(mem_buf)); 4297b0f97baSDoug Gale #endif 4307b0f97baSDoug Gale return 4; 4317b0f97baSDoug Gale 4327b0f97baSDoug Gale case IDX_CTL_EFER_REG: 4337b0f97baSDoug Gale if (env->hflags & HF_CS64_MASK) { 4347b0f97baSDoug Gale cpu_load_efer(env, ldq_p(mem_buf)); 4357b0f97baSDoug Gale return 8; 4367b0f97baSDoug Gale } 4377b0f97baSDoug Gale cpu_load_efer(env, ldl_p(mem_buf)); 4387b0f97baSDoug Gale return 4; 4397b0f97baSDoug Gale 440f20f9df0SAndreas Färber } 441f20f9df0SAndreas Färber } 442f20f9df0SAndreas Färber /* Unrecognised register. */ 443f20f9df0SAndreas Färber return 0; 444f20f9df0SAndreas Färber } 445