1f20f9df0SAndreas Färber /*
2f20f9df0SAndreas Färber * x86 gdb server stub
3f20f9df0SAndreas Färber *
4f20f9df0SAndreas Färber * Copyright (c) 2003-2005 Fabrice Bellard
5f20f9df0SAndreas Färber * Copyright (c) 2013 SUSE LINUX Products GmbH
6f20f9df0SAndreas Färber *
7f20f9df0SAndreas Färber * This library is free software; you can redistribute it and/or
8f20f9df0SAndreas Färber * modify it under the terms of the GNU Lesser General Public
9f20f9df0SAndreas Färber * License as published by the Free Software Foundation; either
10d9ff33adSChetan Pant * version 2.1 of the License, or (at your option) any later version.
11f20f9df0SAndreas Färber *
12f20f9df0SAndreas Färber * This library is distributed in the hope that it will be useful,
13f20f9df0SAndreas Färber * but WITHOUT ANY WARRANTY; without even the implied warranty of
14f20f9df0SAndreas Färber * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15f20f9df0SAndreas Färber * Lesser General Public License for more details.
16f20f9df0SAndreas Färber *
17f20f9df0SAndreas Färber * You should have received a copy of the GNU Lesser General Public
18f20f9df0SAndreas Färber * License along with this library; if not, see <http://www.gnu.org/licenses/>.
19f20f9df0SAndreas Färber */
20b6a0aa05SPeter Maydell #include "qemu/osdep.h"
21*ac2fb86aSIlya Leoshkevich #include "accel/tcg/vcpu-state.h"
2233c11879SPaolo Bonzini #include "cpu.h"
23*ac2fb86aSIlya Leoshkevich #include "exec/gdbstub.h"
248b4d80bbSPhilippe Mathieu-Daudé #include "gdbstub/helpers.h"
25*ac2fb86aSIlya Leoshkevich #ifdef CONFIG_LINUX_USER
26*ac2fb86aSIlya Leoshkevich #include "linux-user/qemu.h"
27*ac2fb86aSIlya Leoshkevich #endif
28f20f9df0SAndreas Färber
29f20f9df0SAndreas Färber #ifdef TARGET_X86_64
30f20f9df0SAndreas Färber static const int gpr_map[16] = {
31f20f9df0SAndreas Färber R_EAX, R_EBX, R_ECX, R_EDX, R_ESI, R_EDI, R_EBP, R_ESP,
32f20f9df0SAndreas Färber 8, 9, 10, 11, 12, 13, 14, 15
33f20f9df0SAndreas Färber };
34f20f9df0SAndreas Färber #else
35f20f9df0SAndreas Färber #define gpr_map gpr_map32
36f20f9df0SAndreas Färber #endif
37f20f9df0SAndreas Färber static const int gpr_map32[8] = { 0, 1, 2, 3, 4, 5, 6, 7 };
38f20f9df0SAndreas Färber
397b0f97baSDoug Gale /*
407b0f97baSDoug Gale * Keep these in sync with assignment to
417b0f97baSDoug Gale * gdb_num_core_regs in target/i386/cpu.c
427b0f97baSDoug Gale * and with the machine description
437b0f97baSDoug Gale */
447b0f97baSDoug Gale
457b0f97baSDoug Gale /*
467b0f97baSDoug Gale * SEG: 6 segments, plus fs_base, gs_base, kernel_gs_base
477b0f97baSDoug Gale */
487b0f97baSDoug Gale
497b0f97baSDoug Gale /*
507b0f97baSDoug Gale * general regs -----> 8 or 16
517b0f97baSDoug Gale */
527b0f97baSDoug Gale #define IDX_NB_IP 1
537b0f97baSDoug Gale #define IDX_NB_FLAGS 1
547b0f97baSDoug Gale #define IDX_NB_SEG (6 + 3)
557b0f97baSDoug Gale #define IDX_NB_CTL 6
567b0f97baSDoug Gale #define IDX_NB_FP 16
577b0f97baSDoug Gale /*
587b0f97baSDoug Gale * fpu regs ----------> 8 or 16
597b0f97baSDoug Gale */
607b0f97baSDoug Gale #define IDX_NB_MXCSR 1
617b0f97baSDoug Gale /*
627b0f97baSDoug Gale * total ----> 8+1+1+9+6+16+8+1=50 or 16+1+1+9+6+16+16+1=66
637b0f97baSDoug Gale */
647b0f97baSDoug Gale
65f20f9df0SAndreas Färber #define IDX_IP_REG CPU_NB_REGS
667b0f97baSDoug Gale #define IDX_FLAGS_REG (IDX_IP_REG + IDX_NB_IP)
677b0f97baSDoug Gale #define IDX_SEG_REGS (IDX_FLAGS_REG + IDX_NB_FLAGS)
687b0f97baSDoug Gale #define IDX_CTL_REGS (IDX_SEG_REGS + IDX_NB_SEG)
697b0f97baSDoug Gale #define IDX_FP_REGS (IDX_CTL_REGS + IDX_NB_CTL)
707b0f97baSDoug Gale #define IDX_XMM_REGS (IDX_FP_REGS + IDX_NB_FP)
71f20f9df0SAndreas Färber #define IDX_MXCSR_REG (IDX_XMM_REGS + CPU_NB_REGS)
72f20f9df0SAndreas Färber
737b0f97baSDoug Gale #define IDX_CTL_CR0_REG (IDX_CTL_REGS + 0)
747b0f97baSDoug Gale #define IDX_CTL_CR2_REG (IDX_CTL_REGS + 1)
757b0f97baSDoug Gale #define IDX_CTL_CR3_REG (IDX_CTL_REGS + 2)
767b0f97baSDoug Gale #define IDX_CTL_CR4_REG (IDX_CTL_REGS + 3)
777b0f97baSDoug Gale #define IDX_CTL_CR8_REG (IDX_CTL_REGS + 4)
787b0f97baSDoug Gale #define IDX_CTL_EFER_REG (IDX_CTL_REGS + 5)
797b0f97baSDoug Gale
807b0f97baSDoug Gale #ifdef TARGET_X86_64
817b0f97baSDoug Gale #define GDB_FORCE_64 1
827b0f97baSDoug Gale #else
837b0f97baSDoug Gale #define GDB_FORCE_64 0
847b0f97baSDoug Gale #endif
857b0f97baSDoug Gale
gdb_read_reg_cs64(uint32_t hflags,GByteArray * buf,target_ulong val)864d81e285SClaudio Fontana static int gdb_read_reg_cs64(uint32_t hflags, GByteArray *buf, target_ulong val)
874d81e285SClaudio Fontana {
884d81e285SClaudio Fontana if ((hflags & HF_CS64_MASK) || GDB_FORCE_64) {
894d81e285SClaudio Fontana return gdb_get_reg64(buf, val);
904d81e285SClaudio Fontana }
914d81e285SClaudio Fontana return gdb_get_reg32(buf, val);
924d81e285SClaudio Fontana }
934d81e285SClaudio Fontana
gdb_write_reg_cs64(uint32_t hflags,uint8_t * buf,target_ulong * val)944d81e285SClaudio Fontana static int gdb_write_reg_cs64(uint32_t hflags, uint8_t *buf, target_ulong *val)
954d81e285SClaudio Fontana {
964d81e285SClaudio Fontana if (hflags & HF_CS64_MASK) {
974d81e285SClaudio Fontana *val = ldq_p(buf);
984d81e285SClaudio Fontana return 8;
994d81e285SClaudio Fontana }
1004d81e285SClaudio Fontana *val = ldl_p(buf);
1014d81e285SClaudio Fontana return 4;
1024d81e285SClaudio Fontana }
1037b0f97baSDoug Gale
gdb_get_reg(CPUX86State * env,GByteArray * mem_buf,target_ulong val)104e7a4427aSIlya Leoshkevich static int gdb_get_reg(CPUX86State *env, GByteArray *mem_buf, target_ulong val)
105e7a4427aSIlya Leoshkevich {
106e7a4427aSIlya Leoshkevich if (TARGET_LONG_BITS == 64) {
107e7a4427aSIlya Leoshkevich if (env->hflags & HF_CS64_MASK) {
108e7a4427aSIlya Leoshkevich return gdb_get_reg64(mem_buf, val);
109e7a4427aSIlya Leoshkevich } else {
110e7a4427aSIlya Leoshkevich return gdb_get_reg64(mem_buf, val & 0xffffffffUL);
111e7a4427aSIlya Leoshkevich }
112e7a4427aSIlya Leoshkevich } else {
113e7a4427aSIlya Leoshkevich return gdb_get_reg32(mem_buf, val);
114e7a4427aSIlya Leoshkevich }
115e7a4427aSIlya Leoshkevich }
116e7a4427aSIlya Leoshkevich
x86_cpu_gdb_read_register(CPUState * cs,GByteArray * mem_buf,int n)117a010bdbeSAlex Bennée int x86_cpu_gdb_read_register(CPUState *cs, GByteArray *mem_buf, int n)
118f20f9df0SAndreas Färber {
1195b50e790SAndreas Färber X86CPU *cpu = X86_CPU(cs);
1205b50e790SAndreas Färber CPUX86State *env = &cpu->env;
1215b50e790SAndreas Färber
1227b0f97baSDoug Gale uint64_t tpr;
1237b0f97baSDoug Gale
124e3592bc9SDoug Evans /* N.B. GDB can't deal with changes in registers or sizes in the middle
125e3592bc9SDoug Evans of a session. So if we're in 32-bit mode on a 64-bit cpu, still act
126e3592bc9SDoug Evans as if we're on a 64-bit cpu. */
127e3592bc9SDoug Evans
128f20f9df0SAndreas Färber if (n < CPU_NB_REGS) {
129e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) {
130e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) {
131986a2998SAndreas Färber return gdb_get_reg64(mem_buf, env->regs[gpr_map[n]]);
132f20f9df0SAndreas Färber } else if (n < CPU_NB_REGS32) {
133e3592bc9SDoug Evans return gdb_get_reg64(mem_buf,
134e3592bc9SDoug Evans env->regs[gpr_map[n]] & 0xffffffffUL);
135e3592bc9SDoug Evans } else {
136b7b8756aSAlex Bennée return gdb_get_regl(mem_buf, 0);
137e3592bc9SDoug Evans }
138e3592bc9SDoug Evans } else {
139986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->regs[gpr_map32[n]]);
140f20f9df0SAndreas Färber }
141f20f9df0SAndreas Färber } else if (n >= IDX_FP_REGS && n < IDX_FP_REGS + 8) {
14249be78caSTaiseiIto int st_index = n - IDX_FP_REGS;
14349be78caSTaiseiIto int r_index = (st_index + env->fpstt) % 8;
14449be78caSTaiseiIto floatx80 *fp = &env->fpregs[r_index].d;
145b7b8756aSAlex Bennée int len = gdb_get_reg64(mem_buf, cpu_to_le64(fp->low));
146bbc40fefSPeter Xu len += gdb_get_reg16(mem_buf, cpu_to_le16(fp->high));
147b7b8756aSAlex Bennée return len;
148f20f9df0SAndreas Färber } else if (n >= IDX_XMM_REGS && n < IDX_XMM_REGS + CPU_NB_REGS) {
149f20f9df0SAndreas Färber n -= IDX_XMM_REGS;
150e3592bc9SDoug Evans if (n < CPU_NB_REGS32 || TARGET_LONG_BITS == 64) {
151b7b8756aSAlex Bennée return gdb_get_reg128(mem_buf,
152e618e1f9SAlex Bennée env->xmm_regs[n].ZMM_Q(1),
153e618e1f9SAlex Bennée env->xmm_regs[n].ZMM_Q(0));
154f20f9df0SAndreas Färber }
155f20f9df0SAndreas Färber } else {
156f20f9df0SAndreas Färber switch (n) {
157f20f9df0SAndreas Färber case IDX_IP_REG:
158e7a4427aSIlya Leoshkevich return gdb_get_reg(env, mem_buf, env->eip);
159f20f9df0SAndreas Färber case IDX_FLAGS_REG:
160986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->eflags);
161f20f9df0SAndreas Färber
162f20f9df0SAndreas Färber case IDX_SEG_REGS:
163986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_CS].selector);
164f20f9df0SAndreas Färber case IDX_SEG_REGS + 1:
165986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_SS].selector);
166f20f9df0SAndreas Färber case IDX_SEG_REGS + 2:
167986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_DS].selector);
168f20f9df0SAndreas Färber case IDX_SEG_REGS + 3:
169986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_ES].selector);
170f20f9df0SAndreas Färber case IDX_SEG_REGS + 4:
171986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_FS].selector);
172f20f9df0SAndreas Färber case IDX_SEG_REGS + 5:
173986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->segs[R_GS].selector);
1747b0f97baSDoug Gale case IDX_SEG_REGS + 6:
1754d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->segs[R_FS].base);
1767b0f97baSDoug Gale case IDX_SEG_REGS + 7:
1774d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->segs[R_GS].base);
1787b0f97baSDoug Gale
1797b0f97baSDoug Gale case IDX_SEG_REGS + 8:
1807b0f97baSDoug Gale #ifdef TARGET_X86_64
1814d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->kernelgsbase);
1827b0f97baSDoug Gale #else
1837b0f97baSDoug Gale return gdb_get_reg32(mem_buf, 0);
1847b0f97baSDoug Gale #endif
1857b0f97baSDoug Gale
186f20f9df0SAndreas Färber case IDX_FP_REGS + 8:
187986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->fpuc);
188f20f9df0SAndreas Färber case IDX_FP_REGS + 9:
189986a2998SAndreas Färber return gdb_get_reg32(mem_buf, (env->fpus & ~0x3800) |
190f20f9df0SAndreas Färber (env->fpstt & 0x7) << 11);
191f20f9df0SAndreas Färber case IDX_FP_REGS + 10:
192986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* ftag */
193f20f9df0SAndreas Färber case IDX_FP_REGS + 11:
194986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fiseg */
195f20f9df0SAndreas Färber case IDX_FP_REGS + 12:
196986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fioff */
197f20f9df0SAndreas Färber case IDX_FP_REGS + 13:
198986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* foseg */
199f20f9df0SAndreas Färber case IDX_FP_REGS + 14:
200986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fooff */
201f20f9df0SAndreas Färber case IDX_FP_REGS + 15:
202986a2998SAndreas Färber return gdb_get_reg32(mem_buf, 0); /* fop */
203f20f9df0SAndreas Färber
204f20f9df0SAndreas Färber case IDX_MXCSR_REG:
205418b0f93SJoseph Myers update_mxcsr_from_sse_status(env);
206986a2998SAndreas Färber return gdb_get_reg32(mem_buf, env->mxcsr);
2077b0f97baSDoug Gale
2087b0f97baSDoug Gale case IDX_CTL_CR0_REG:
2094d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->cr[0]);
2107b0f97baSDoug Gale case IDX_CTL_CR2_REG:
2114d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->cr[2]);
2127b0f97baSDoug Gale case IDX_CTL_CR3_REG:
2134d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->cr[3]);
2147b0f97baSDoug Gale case IDX_CTL_CR4_REG:
2154d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->cr[4]);
2167b0f97baSDoug Gale case IDX_CTL_CR8_REG:
2174d81e285SClaudio Fontana #ifndef CONFIG_USER_ONLY
2187b0f97baSDoug Gale tpr = cpu_get_apic_tpr(cpu->apic_state);
2197b0f97baSDoug Gale #else
2207b0f97baSDoug Gale tpr = 0;
2217b0f97baSDoug Gale #endif
2224d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, tpr);
2237b0f97baSDoug Gale
2247b0f97baSDoug Gale case IDX_CTL_EFER_REG:
2254d81e285SClaudio Fontana return gdb_read_reg_cs64(env->hflags, mem_buf, env->efer);
226f20f9df0SAndreas Färber }
227f20f9df0SAndreas Färber }
228f20f9df0SAndreas Färber return 0;
229f20f9df0SAndreas Färber }
230f20f9df0SAndreas Färber
x86_cpu_gdb_load_seg(X86CPU * cpu,X86Seg sreg,uint8_t * mem_buf)231c117e5b1SPhilippe Mathieu-Daudé static int x86_cpu_gdb_load_seg(X86CPU *cpu, X86Seg sreg, uint8_t *mem_buf)
232f20f9df0SAndreas Färber {
2335b50e790SAndreas Färber CPUX86State *env = &cpu->env;
234f20f9df0SAndreas Färber uint16_t selector = ldl_p(mem_buf);
235f20f9df0SAndreas Färber
236f20f9df0SAndreas Färber if (selector != env->segs[sreg].selector) {
237f20f9df0SAndreas Färber #if defined(CONFIG_USER_ONLY)
238f20f9df0SAndreas Färber cpu_x86_load_seg(env, sreg, selector);
239f20f9df0SAndreas Färber #else
240f20f9df0SAndreas Färber unsigned int limit, flags;
241f20f9df0SAndreas Färber target_ulong base;
242f20f9df0SAndreas Färber
243f20f9df0SAndreas Färber if (!(env->cr[0] & CR0_PE_MASK) || (env->eflags & VM_MASK)) {
244b98dbc90SPaolo Bonzini int dpl = (env->eflags & VM_MASK) ? 3 : 0;
245f20f9df0SAndreas Färber base = selector << 4;
246f20f9df0SAndreas Färber limit = 0xffff;
247b98dbc90SPaolo Bonzini flags = DESC_P_MASK | DESC_S_MASK | DESC_W_MASK |
248b98dbc90SPaolo Bonzini DESC_A_MASK | (dpl << DESC_DPL_SHIFT);
249f20f9df0SAndreas Färber } else {
250f20f9df0SAndreas Färber if (!cpu_x86_get_descr_debug(env, selector, &base, &limit,
251f20f9df0SAndreas Färber &flags)) {
252f20f9df0SAndreas Färber return 4;
253f20f9df0SAndreas Färber }
254f20f9df0SAndreas Färber }
255f20f9df0SAndreas Färber cpu_x86_load_seg_cache(env, sreg, selector, base, limit, flags);
256f20f9df0SAndreas Färber #endif
257f20f9df0SAndreas Färber }
258f20f9df0SAndreas Färber return 4;
259f20f9df0SAndreas Färber }
260f20f9df0SAndreas Färber
gdb_write_reg(CPUX86State * env,uint8_t * mem_buf,target_ulong * val)261e7a4427aSIlya Leoshkevich static int gdb_write_reg(CPUX86State *env, uint8_t *mem_buf, target_ulong *val)
262e7a4427aSIlya Leoshkevich {
263e7a4427aSIlya Leoshkevich if (TARGET_LONG_BITS == 64) {
264e7a4427aSIlya Leoshkevich if (env->hflags & HF_CS64_MASK) {
265e7a4427aSIlya Leoshkevich *val = ldq_p(mem_buf);
266e7a4427aSIlya Leoshkevich } else {
267e7a4427aSIlya Leoshkevich *val = ldq_p(mem_buf) & 0xffffffffUL;
268e7a4427aSIlya Leoshkevich }
269e7a4427aSIlya Leoshkevich return 8;
270e7a4427aSIlya Leoshkevich } else {
271e7a4427aSIlya Leoshkevich *val = (uint32_t)ldl_p(mem_buf);
272e7a4427aSIlya Leoshkevich return 4;
273e7a4427aSIlya Leoshkevich }
274e7a4427aSIlya Leoshkevich }
275e7a4427aSIlya Leoshkevich
x86_cpu_gdb_write_register(CPUState * cs,uint8_t * mem_buf,int n)2765b50e790SAndreas Färber int x86_cpu_gdb_write_register(CPUState *cs, uint8_t *mem_buf, int n)
277f20f9df0SAndreas Färber {
2785b50e790SAndreas Färber X86CPU *cpu = X86_CPU(cs);
2795b50e790SAndreas Färber CPUX86State *env = &cpu->env;
2804d81e285SClaudio Fontana target_ulong tmp;
2814d81e285SClaudio Fontana int len;
282f20f9df0SAndreas Färber
283e3592bc9SDoug Evans /* N.B. GDB can't deal with changes in registers or sizes in the middle
284e3592bc9SDoug Evans of a session. So if we're in 32-bit mode on a 64-bit cpu, still act
285e3592bc9SDoug Evans as if we're on a 64-bit cpu. */
286e3592bc9SDoug Evans
287f20f9df0SAndreas Färber if (n < CPU_NB_REGS) {
288e3592bc9SDoug Evans if (TARGET_LONG_BITS == 64) {
289e3592bc9SDoug Evans if (env->hflags & HF_CS64_MASK) {
290f20f9df0SAndreas Färber env->regs[gpr_map[n]] = ldtul_p(mem_buf);
291e3592bc9SDoug Evans } else if (n < CPU_NB_REGS32) {
292e3592bc9SDoug Evans env->regs[gpr_map[n]] = ldtul_p(mem_buf) & 0xffffffffUL;
293e3592bc9SDoug Evans }
294f20f9df0SAndreas Färber return sizeof(target_ulong);
295f20f9df0SAndreas Färber } else if (n < CPU_NB_REGS32) {
296f20f9df0SAndreas Färber n = gpr_map32[n];
297f20f9df0SAndreas Färber env->regs[n] &= ~0xffffffffUL;
298f20f9df0SAndreas Färber env->regs[n] |= (uint32_t)ldl_p(mem_buf);
299f20f9df0SAndreas Färber return 4;
300f20f9df0SAndreas Färber }
301f20f9df0SAndreas Färber } else if (n >= IDX_FP_REGS && n < IDX_FP_REGS + 8) {
302b7b8756aSAlex Bennée floatx80 *fp = (floatx80 *) &env->fpregs[n - IDX_FP_REGS];
303b7b8756aSAlex Bennée fp->low = le64_to_cpu(* (uint64_t *) mem_buf);
304b7b8756aSAlex Bennée fp->high = le16_to_cpu(* (uint16_t *) (mem_buf + 8));
305f20f9df0SAndreas Färber return 10;
306f20f9df0SAndreas Färber } else if (n >= IDX_XMM_REGS && n < IDX_XMM_REGS + CPU_NB_REGS) {
307f20f9df0SAndreas Färber n -= IDX_XMM_REGS;
308e3592bc9SDoug Evans if (n < CPU_NB_REGS32 || TARGET_LONG_BITS == 64) {
30919cbd87cSEduardo Habkost env->xmm_regs[n].ZMM_Q(0) = ldq_p(mem_buf);
31019cbd87cSEduardo Habkost env->xmm_regs[n].ZMM_Q(1) = ldq_p(mem_buf + 8);
311f20f9df0SAndreas Färber return 16;
312f20f9df0SAndreas Färber }
313f20f9df0SAndreas Färber } else {
314f20f9df0SAndreas Färber switch (n) {
315f20f9df0SAndreas Färber case IDX_IP_REG:
316e7a4427aSIlya Leoshkevich return gdb_write_reg(env, mem_buf, &env->eip);
317f20f9df0SAndreas Färber case IDX_FLAGS_REG:
318f20f9df0SAndreas Färber env->eflags = ldl_p(mem_buf);
319f20f9df0SAndreas Färber return 4;
320f20f9df0SAndreas Färber
321f20f9df0SAndreas Färber case IDX_SEG_REGS:
3225b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_CS, mem_buf);
323f20f9df0SAndreas Färber case IDX_SEG_REGS + 1:
3245b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_SS, mem_buf);
325f20f9df0SAndreas Färber case IDX_SEG_REGS + 2:
3265b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_DS, mem_buf);
327f20f9df0SAndreas Färber case IDX_SEG_REGS + 3:
3285b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_ES, mem_buf);
329f20f9df0SAndreas Färber case IDX_SEG_REGS + 4:
3305b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_FS, mem_buf);
331f20f9df0SAndreas Färber case IDX_SEG_REGS + 5:
3325b50e790SAndreas Färber return x86_cpu_gdb_load_seg(cpu, R_GS, mem_buf);
3337b0f97baSDoug Gale case IDX_SEG_REGS + 6:
3344d81e285SClaudio Fontana return gdb_write_reg_cs64(env->hflags, mem_buf, &env->segs[R_FS].base);
3357b0f97baSDoug Gale case IDX_SEG_REGS + 7:
3364d81e285SClaudio Fontana return gdb_write_reg_cs64(env->hflags, mem_buf, &env->segs[R_GS].base);
3377b0f97baSDoug Gale case IDX_SEG_REGS + 8:
3385a07192aSmkdolata@us.ibm.com #ifdef TARGET_X86_64
3394d81e285SClaudio Fontana return gdb_write_reg_cs64(env->hflags, mem_buf, &env->kernelgsbase);
3407b0f97baSDoug Gale #endif
3415a07192aSmkdolata@us.ibm.com return 4;
3427b0f97baSDoug Gale
343f20f9df0SAndreas Färber case IDX_FP_REGS + 8:
3445bde1407SPavel Dovgalyuk cpu_set_fpuc(env, ldl_p(mem_buf));
345f20f9df0SAndreas Färber return 4;
346f20f9df0SAndreas Färber case IDX_FP_REGS + 9:
347f20f9df0SAndreas Färber tmp = ldl_p(mem_buf);
348f20f9df0SAndreas Färber env->fpstt = (tmp >> 11) & 7;
349f20f9df0SAndreas Färber env->fpus = tmp & ~0x3800;
350f20f9df0SAndreas Färber return 4;
351f20f9df0SAndreas Färber case IDX_FP_REGS + 10: /* ftag */
352f20f9df0SAndreas Färber return 4;
353f20f9df0SAndreas Färber case IDX_FP_REGS + 11: /* fiseg */
354f20f9df0SAndreas Färber return 4;
355f20f9df0SAndreas Färber case IDX_FP_REGS + 12: /* fioff */
356f20f9df0SAndreas Färber return 4;
357f20f9df0SAndreas Färber case IDX_FP_REGS + 13: /* foseg */
358f20f9df0SAndreas Färber return 4;
359f20f9df0SAndreas Färber case IDX_FP_REGS + 14: /* fooff */
360f20f9df0SAndreas Färber return 4;
361f20f9df0SAndreas Färber case IDX_FP_REGS + 15: /* fop */
362f20f9df0SAndreas Färber return 4;
363f20f9df0SAndreas Färber
364f20f9df0SAndreas Färber case IDX_MXCSR_REG:
3654e47e39aSRichard Henderson cpu_set_mxcsr(env, ldl_p(mem_buf));
366f20f9df0SAndreas Färber return 4;
3677b0f97baSDoug Gale
3687b0f97baSDoug Gale case IDX_CTL_CR0_REG:
3694d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp);
3701852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY
3714d81e285SClaudio Fontana cpu_x86_update_cr0(env, tmp);
3721852f094SClaudio Fontana #endif
3734d81e285SClaudio Fontana return len;
3747b0f97baSDoug Gale
3757b0f97baSDoug Gale case IDX_CTL_CR2_REG:
3764d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp);
3771852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY
3784d81e285SClaudio Fontana env->cr[2] = tmp;
3791852f094SClaudio Fontana #endif
3804d81e285SClaudio Fontana return len;
3817b0f97baSDoug Gale
3827b0f97baSDoug Gale case IDX_CTL_CR3_REG:
3834d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp);
3841852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY
3854d81e285SClaudio Fontana cpu_x86_update_cr3(env, tmp);
3861852f094SClaudio Fontana #endif
3874d81e285SClaudio Fontana return len;
3887b0f97baSDoug Gale
3897b0f97baSDoug Gale case IDX_CTL_CR4_REG:
3904d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp);
3911852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY
3924d81e285SClaudio Fontana cpu_x86_update_cr4(env, tmp);
3931852f094SClaudio Fontana #endif
3944d81e285SClaudio Fontana return len;
3957b0f97baSDoug Gale
3967b0f97baSDoug Gale case IDX_CTL_CR8_REG:
3974d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp);
3984d81e285SClaudio Fontana #ifndef CONFIG_USER_ONLY
3994d81e285SClaudio Fontana cpu_set_apic_tpr(cpu->apic_state, tmp);
4007b0f97baSDoug Gale #endif
4014d81e285SClaudio Fontana return len;
4027b0f97baSDoug Gale
4037b0f97baSDoug Gale case IDX_CTL_EFER_REG:
4044d81e285SClaudio Fontana len = gdb_write_reg_cs64(env->hflags, mem_buf, &tmp);
4051852f094SClaudio Fontana #ifndef CONFIG_USER_ONLY
4064d81e285SClaudio Fontana cpu_load_efer(env, tmp);
4071852f094SClaudio Fontana #endif
4084d81e285SClaudio Fontana return len;
409f20f9df0SAndreas Färber }
410f20f9df0SAndreas Färber }
411f20f9df0SAndreas Färber /* Unrecognised register. */
412f20f9df0SAndreas Färber return 0;
413f20f9df0SAndreas Färber }
414*ac2fb86aSIlya Leoshkevich
415*ac2fb86aSIlya Leoshkevich #ifdef CONFIG_LINUX_USER
416*ac2fb86aSIlya Leoshkevich
417*ac2fb86aSIlya Leoshkevich #define IDX_ORIG_AX 0
418*ac2fb86aSIlya Leoshkevich
x86_cpu_gdb_read_linux_register(CPUState * cs,GByteArray * mem_buf,int n)419*ac2fb86aSIlya Leoshkevich static int x86_cpu_gdb_read_linux_register(CPUState *cs, GByteArray *mem_buf,
420*ac2fb86aSIlya Leoshkevich int n)
421*ac2fb86aSIlya Leoshkevich {
422*ac2fb86aSIlya Leoshkevich X86CPU *cpu = X86_CPU(cs);
423*ac2fb86aSIlya Leoshkevich CPUX86State *env = &cpu->env;
424*ac2fb86aSIlya Leoshkevich
425*ac2fb86aSIlya Leoshkevich switch (n) {
426*ac2fb86aSIlya Leoshkevich case IDX_ORIG_AX:
427*ac2fb86aSIlya Leoshkevich return gdb_get_reg(env, mem_buf, get_task_state(cs)->orig_ax);
428*ac2fb86aSIlya Leoshkevich }
429*ac2fb86aSIlya Leoshkevich return 0;
430*ac2fb86aSIlya Leoshkevich }
431*ac2fb86aSIlya Leoshkevich
x86_cpu_gdb_write_linux_register(CPUState * cs,uint8_t * mem_buf,int n)432*ac2fb86aSIlya Leoshkevich static int x86_cpu_gdb_write_linux_register(CPUState *cs, uint8_t *mem_buf,
433*ac2fb86aSIlya Leoshkevich int n)
434*ac2fb86aSIlya Leoshkevich {
435*ac2fb86aSIlya Leoshkevich X86CPU *cpu = X86_CPU(cs);
436*ac2fb86aSIlya Leoshkevich CPUX86State *env = &cpu->env;
437*ac2fb86aSIlya Leoshkevich
438*ac2fb86aSIlya Leoshkevich switch (n) {
439*ac2fb86aSIlya Leoshkevich case IDX_ORIG_AX:
440*ac2fb86aSIlya Leoshkevich return gdb_write_reg(env, mem_buf, &get_task_state(cs)->orig_ax);
441*ac2fb86aSIlya Leoshkevich }
442*ac2fb86aSIlya Leoshkevich return 0;
443*ac2fb86aSIlya Leoshkevich }
444*ac2fb86aSIlya Leoshkevich
445*ac2fb86aSIlya Leoshkevich #endif
446*ac2fb86aSIlya Leoshkevich
x86_cpu_gdb_init(CPUState * cs)447*ac2fb86aSIlya Leoshkevich void x86_cpu_gdb_init(CPUState *cs)
448*ac2fb86aSIlya Leoshkevich {
449*ac2fb86aSIlya Leoshkevich #ifdef CONFIG_LINUX_USER
450*ac2fb86aSIlya Leoshkevich gdb_register_coprocessor(cs, x86_cpu_gdb_read_linux_register,
451*ac2fb86aSIlya Leoshkevich x86_cpu_gdb_write_linux_register,
452*ac2fb86aSIlya Leoshkevich #ifdef TARGET_X86_64
453*ac2fb86aSIlya Leoshkevich gdb_find_static_feature("i386-64bit-linux.xml"),
454*ac2fb86aSIlya Leoshkevich #else
455*ac2fb86aSIlya Leoshkevich gdb_find_static_feature("i386-32bit-linux.xml"),
456*ac2fb86aSIlya Leoshkevich #endif
457*ac2fb86aSIlya Leoshkevich 0);
458*ac2fb86aSIlya Leoshkevich #endif
459*ac2fb86aSIlya Leoshkevich }
460