1 /* 2 * i386 virtual CPU header 3 * 4 * Copyright (c) 2003 Fabrice Bellard 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2.1 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef I386_CPU_H 21 #define I386_CPU_H 22 23 #include "system/tcg.h" 24 #include "cpu-qom.h" 25 #include "kvm/hyperv-proto.h" 26 #include "exec/cpu-defs.h" 27 #include "exec/memop.h" 28 #include "hw/i386/topology.h" 29 #include "qapi/qapi-types-common.h" 30 #include "qemu/cpu-float.h" 31 #include "qemu/timer.h" 32 #include "standard-headers/asm-x86/kvm_para.h" 33 34 #define XEN_NR_VIRQS 24 35 36 #define KVM_HAVE_MCE_INJECTION 1 37 38 /* support for self modifying code even if the modified instruction is 39 close to the modifying instruction */ 40 #define TARGET_HAS_PRECISE_SMC 41 42 #ifdef TARGET_X86_64 43 #define I386_ELF_MACHINE EM_X86_64 44 #define ELF_MACHINE_UNAME "x86_64" 45 #else 46 #define I386_ELF_MACHINE EM_386 47 #define ELF_MACHINE_UNAME "i686" 48 #endif 49 50 enum { 51 R_EAX = 0, 52 R_ECX = 1, 53 R_EDX = 2, 54 R_EBX = 3, 55 R_ESP = 4, 56 R_EBP = 5, 57 R_ESI = 6, 58 R_EDI = 7, 59 R_R8 = 8, 60 R_R9 = 9, 61 R_R10 = 10, 62 R_R11 = 11, 63 R_R12 = 12, 64 R_R13 = 13, 65 R_R14 = 14, 66 R_R15 = 15, 67 68 R_AL = 0, 69 R_CL = 1, 70 R_DL = 2, 71 R_BL = 3, 72 R_AH = 4, 73 R_CH = 5, 74 R_DH = 6, 75 R_BH = 7, 76 }; 77 78 typedef enum X86Seg { 79 R_ES = 0, 80 R_CS = 1, 81 R_SS = 2, 82 R_DS = 3, 83 R_FS = 4, 84 R_GS = 5, 85 R_LDTR = 6, 86 R_TR = 7, 87 } X86Seg; 88 89 /* segment descriptor fields */ 90 #define DESC_G_SHIFT 23 91 #define DESC_G_MASK (1 << DESC_G_SHIFT) 92 #define DESC_B_SHIFT 22 93 #define DESC_B_MASK (1 << DESC_B_SHIFT) 94 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 95 #define DESC_L_MASK (1 << DESC_L_SHIFT) 96 #define DESC_AVL_SHIFT 20 97 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 98 #define DESC_P_SHIFT 15 99 #define DESC_P_MASK (1 << DESC_P_SHIFT) 100 #define DESC_DPL_SHIFT 13 101 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 102 #define DESC_S_SHIFT 12 103 #define DESC_S_MASK (1 << DESC_S_SHIFT) 104 #define DESC_TYPE_SHIFT 8 105 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 106 #define DESC_A_MASK (1 << 8) 107 108 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 109 #define DESC_C_MASK (1 << 10) /* code: conforming */ 110 #define DESC_R_MASK (1 << 9) /* code: readable */ 111 112 #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 113 #define DESC_W_MASK (1 << 9) /* data: writable */ 114 115 #define DESC_TSS_BUSY_MASK (1 << 9) 116 117 /* eflags masks */ 118 #define CC_C 0x0001 119 #define CC_P 0x0004 120 #define CC_A 0x0010 121 #define CC_Z 0x0040 122 #define CC_S 0x0080 123 #define CC_O 0x0800 124 125 #define TF_SHIFT 8 126 #define IOPL_SHIFT 12 127 #define VM_SHIFT 17 128 129 #define TF_MASK 0x00000100 130 #define IF_MASK 0x00000200 131 #define DF_MASK 0x00000400 132 #define IOPL_MASK 0x00003000 133 #define NT_MASK 0x00004000 134 #define RF_MASK 0x00010000 135 #define VM_MASK 0x00020000 136 #define AC_MASK 0x00040000 137 #define VIF_MASK 0x00080000 138 #define VIP_MASK 0x00100000 139 #define ID_MASK 0x00200000 140 141 /* hidden flags - used internally by qemu to represent additional cpu 142 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 143 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 144 positions to ease oring with eflags. */ 145 /* current cpl */ 146 #define HF_CPL_SHIFT 0 147 /* true if hardware interrupts must be disabled for next instruction */ 148 #define HF_INHIBIT_IRQ_SHIFT 3 149 /* 16 or 32 segments */ 150 #define HF_CS32_SHIFT 4 151 #define HF_SS32_SHIFT 5 152 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 153 #define HF_ADDSEG_SHIFT 6 154 /* copy of CR0.PE (protected mode) */ 155 #define HF_PE_SHIFT 7 156 #define HF_TF_SHIFT 8 /* must be same as eflags */ 157 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 158 #define HF_EM_SHIFT 10 159 #define HF_TS_SHIFT 11 160 #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 161 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 162 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 163 #define HF_RF_SHIFT 16 /* must be same as eflags */ 164 #define HF_VM_SHIFT 17 /* must be same as eflags */ 165 #define HF_AC_SHIFT 18 /* must be same as eflags */ 166 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 167 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 168 #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */ 169 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 170 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 171 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 172 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 173 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 174 #define HF_UMIP_SHIFT 27 /* CR4.UMIP */ 175 #define HF_AVX_EN_SHIFT 28 /* AVX Enabled (CR4+XCR0) */ 176 177 #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 178 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 179 #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 180 #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 181 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 182 #define HF_PE_MASK (1 << HF_PE_SHIFT) 183 #define HF_TF_MASK (1 << HF_TF_SHIFT) 184 #define HF_MP_MASK (1 << HF_MP_SHIFT) 185 #define HF_EM_MASK (1 << HF_EM_SHIFT) 186 #define HF_TS_MASK (1 << HF_TS_SHIFT) 187 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 188 #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 189 #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 190 #define HF_RF_MASK (1 << HF_RF_SHIFT) 191 #define HF_VM_MASK (1 << HF_VM_SHIFT) 192 #define HF_AC_MASK (1 << HF_AC_SHIFT) 193 #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 194 #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 195 #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT) 196 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 197 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 198 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 199 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 200 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 201 #define HF_UMIP_MASK (1 << HF_UMIP_SHIFT) 202 #define HF_AVX_EN_MASK (1 << HF_AVX_EN_SHIFT) 203 204 /* hflags2 */ 205 206 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 207 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 208 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 209 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 210 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 211 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 212 #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */ 213 #define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */ 214 #define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/ 215 216 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 217 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 218 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 219 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 220 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 221 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 222 #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT) 223 #define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT) 224 #define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT) 225 226 #define CR0_PE_SHIFT 0 227 #define CR0_MP_SHIFT 1 228 229 #define CR0_PE_MASK (1U << 0) 230 #define CR0_MP_MASK (1U << 1) 231 #define CR0_EM_MASK (1U << 2) 232 #define CR0_TS_MASK (1U << 3) 233 #define CR0_ET_MASK (1U << 4) 234 #define CR0_NE_MASK (1U << 5) 235 #define CR0_WP_MASK (1U << 16) 236 #define CR0_AM_MASK (1U << 18) 237 #define CR0_NW_MASK (1U << 29) 238 #define CR0_CD_MASK (1U << 30) 239 #define CR0_PG_MASK (1U << 31) 240 241 #define CR4_VME_MASK (1U << 0) 242 #define CR4_PVI_MASK (1U << 1) 243 #define CR4_TSD_MASK (1U << 2) 244 #define CR4_DE_MASK (1U << 3) 245 #define CR4_PSE_MASK (1U << 4) 246 #define CR4_PAE_MASK (1U << 5) 247 #define CR4_MCE_MASK (1U << 6) 248 #define CR4_PGE_MASK (1U << 7) 249 #define CR4_PCE_MASK (1U << 8) 250 #define CR4_OSFXSR_SHIFT 9 251 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 252 #define CR4_OSXMMEXCPT_MASK (1U << 10) 253 #define CR4_UMIP_MASK (1U << 11) 254 #define CR4_LA57_MASK (1U << 12) 255 #define CR4_VMXE_MASK (1U << 13) 256 #define CR4_SMXE_MASK (1U << 14) 257 #define CR4_FSGSBASE_MASK (1U << 16) 258 #define CR4_PCIDE_MASK (1U << 17) 259 #define CR4_OSXSAVE_MASK (1U << 18) 260 #define CR4_SMEP_MASK (1U << 20) 261 #define CR4_SMAP_MASK (1U << 21) 262 #define CR4_PKE_MASK (1U << 22) 263 #define CR4_PKS_MASK (1U << 24) 264 #define CR4_LAM_SUP_MASK (1U << 28) 265 266 #ifdef TARGET_X86_64 267 #define CR4_FRED_MASK (1ULL << 32) 268 #else 269 #define CR4_FRED_MASK 0 270 #endif 271 272 #define CR4_RESERVED_MASK \ 273 (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \ 274 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \ 275 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \ 276 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \ 277 | CR4_LA57_MASK \ 278 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \ 279 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK \ 280 | CR4_LAM_SUP_MASK | CR4_FRED_MASK)) 281 282 #define DR6_BD (1 << 13) 283 #define DR6_BS (1 << 14) 284 #define DR6_BT (1 << 15) 285 #define DR6_FIXED_1 0xffff0ff0 286 287 #define DR7_GD (1 << 13) 288 #define DR7_TYPE_SHIFT 16 289 #define DR7_LEN_SHIFT 18 290 #define DR7_FIXED_1 0x00000400 291 #define DR7_GLOBAL_BP_MASK 0xaa 292 #define DR7_LOCAL_BP_MASK 0x55 293 #define DR7_MAX_BP 4 294 #define DR7_TYPE_BP_INST 0x0 295 #define DR7_TYPE_DATA_WR 0x1 296 #define DR7_TYPE_IO_RW 0x2 297 #define DR7_TYPE_DATA_RW 0x3 298 299 #define DR_RESERVED_MASK 0xffffffff00000000ULL 300 301 #define PG_PRESENT_BIT 0 302 #define PG_RW_BIT 1 303 #define PG_USER_BIT 2 304 #define PG_PWT_BIT 3 305 #define PG_PCD_BIT 4 306 #define PG_ACCESSED_BIT 5 307 #define PG_DIRTY_BIT 6 308 #define PG_PSE_BIT 7 309 #define PG_GLOBAL_BIT 8 310 #define PG_PSE_PAT_BIT 12 311 #define PG_PKRU_BIT 59 312 #define PG_NX_BIT 63 313 314 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 315 #define PG_RW_MASK (1 << PG_RW_BIT) 316 #define PG_USER_MASK (1 << PG_USER_BIT) 317 #define PG_PWT_MASK (1 << PG_PWT_BIT) 318 #define PG_PCD_MASK (1 << PG_PCD_BIT) 319 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 320 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 321 #define PG_PSE_MASK (1 << PG_PSE_BIT) 322 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 323 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 324 #define PG_ADDRESS_MASK 0x000ffffffffff000LL 325 #define PG_HI_USER_MASK 0x7ff0000000000000LL 326 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 327 #define PG_NX_MASK (1ULL << PG_NX_BIT) 328 329 #define PG_ERROR_W_BIT 1 330 331 #define PG_ERROR_P_MASK 0x01 332 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 333 #define PG_ERROR_U_MASK 0x04 334 #define PG_ERROR_RSVD_MASK 0x08 335 #define PG_ERROR_I_D_MASK 0x10 336 #define PG_ERROR_PK_MASK 0x20 337 338 #define PG_MODE_PAE (1 << 0) 339 #define PG_MODE_LMA (1 << 1) 340 #define PG_MODE_NXE (1 << 2) 341 #define PG_MODE_PSE (1 << 3) 342 #define PG_MODE_LA57 (1 << 4) 343 #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15) 344 345 /* Bits of CR4 that do not affect the NPT page format. */ 346 #define PG_MODE_WP (1 << 16) 347 #define PG_MODE_PKE (1 << 17) 348 #define PG_MODE_PKS (1 << 18) 349 #define PG_MODE_SMEP (1 << 19) 350 #define PG_MODE_PG (1 << 20) 351 352 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 353 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 354 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 355 356 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 357 #define MCE_BANKS_DEF 10 358 359 #define MCG_CAP_BANKS_MASK 0xff 360 361 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 362 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 363 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 364 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 365 366 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 367 368 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 369 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 370 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 371 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 372 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 373 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 374 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 375 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 376 #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 377 #define MCI_STATUS_DEFERRED (1ULL<<44) /* Deferred error */ 378 #define MCI_STATUS_POISON (1ULL<<43) /* Poisoned data consumed */ 379 380 /* MISC register defines */ 381 #define MCM_ADDR_SEGOFF 0 /* segment offset */ 382 #define MCM_ADDR_LINEAR 1 /* linear address */ 383 #define MCM_ADDR_PHYS 2 /* physical address */ 384 #define MCM_ADDR_MEM 3 /* memory address */ 385 #define MCM_ADDR_GENERIC 7 /* generic */ 386 387 #define MSR_IA32_TSC 0x10 388 #define MSR_IA32_APICBASE 0x1b 389 #define MSR_IA32_APICBASE_BSP (1<<8) 390 #define MSR_IA32_APICBASE_ENABLE (1<<11) 391 #define MSR_IA32_APICBASE_EXTD (1 << 10) 392 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 393 #define MSR_IA32_APICBASE_RESERVED \ 394 (~(uint64_t)(MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE \ 395 | MSR_IA32_APICBASE_EXTD | MSR_IA32_APICBASE_BASE)) 396 397 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 398 #define MSR_TSC_ADJUST 0x0000003b 399 #define MSR_IA32_SPEC_CTRL 0x48 400 #define MSR_VIRT_SSBD 0xc001011f 401 #define MSR_IA32_PRED_CMD 0x49 402 #define MSR_IA32_UCODE_REV 0x8b 403 #define MSR_IA32_CORE_CAPABILITY 0xcf 404 405 #define MSR_IA32_ARCH_CAPABILITIES 0x10a 406 #define ARCH_CAP_TSX_CTRL_MSR (1<<7) 407 408 #define MSR_IA32_PERF_CAPABILITIES 0x345 409 #define PERF_CAP_LBR_FMT 0x3f 410 411 #define MSR_IA32_TSX_CTRL 0x122 412 #define MSR_IA32_TSCDEADLINE 0x6e0 413 #define MSR_IA32_PKRS 0x6e1 414 #define MSR_RAPL_POWER_UNIT 0x00000606 415 #define MSR_PKG_POWER_LIMIT 0x00000610 416 #define MSR_PKG_ENERGY_STATUS 0x00000611 417 #define MSR_PKG_POWER_INFO 0x00000614 418 #define MSR_ARCH_LBR_CTL 0x000014ce 419 #define MSR_ARCH_LBR_DEPTH 0x000014cf 420 #define MSR_ARCH_LBR_FROM_0 0x00001500 421 #define MSR_ARCH_LBR_TO_0 0x00001600 422 #define MSR_ARCH_LBR_INFO_0 0x00001200 423 424 #define FEATURE_CONTROL_LOCKED (1<<0) 425 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1) 426 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 427 #define FEATURE_CONTROL_SGX_LC (1ULL << 17) 428 #define FEATURE_CONTROL_SGX (1ULL << 18) 429 #define FEATURE_CONTROL_LMCE (1<<20) 430 431 #define MSR_IA32_SGXLEPUBKEYHASH0 0x8c 432 #define MSR_IA32_SGXLEPUBKEYHASH1 0x8d 433 #define MSR_IA32_SGXLEPUBKEYHASH2 0x8e 434 #define MSR_IA32_SGXLEPUBKEYHASH3 0x8f 435 436 #define MSR_P6_PERFCTR0 0xc1 437 438 #define MSR_IA32_SMBASE 0x9e 439 #define MSR_SMI_COUNT 0x34 440 #define MSR_CORE_THREAD_COUNT 0x35 441 #define MSR_MTRRcap 0xfe 442 #define MSR_MTRRcap_VCNT 8 443 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 444 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 445 446 #define MSR_IA32_SYSENTER_CS 0x174 447 #define MSR_IA32_SYSENTER_ESP 0x175 448 #define MSR_IA32_SYSENTER_EIP 0x176 449 450 #define MSR_MCG_CAP 0x179 451 #define MSR_MCG_STATUS 0x17a 452 #define MSR_MCG_CTL 0x17b 453 #define MSR_MCG_EXT_CTL 0x4d0 454 455 #define MSR_P6_EVNTSEL0 0x186 456 457 #define MSR_IA32_PERF_STATUS 0x198 458 459 #define MSR_IA32_MISC_ENABLE 0x1a0 460 /* Indicates good rep/movs microcode on some processors: */ 461 #define MSR_IA32_MISC_ENABLE_DEFAULT 1 462 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 463 464 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 465 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 466 467 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 468 469 #define MSR_MTRRfix64K_00000 0x250 470 #define MSR_MTRRfix16K_80000 0x258 471 #define MSR_MTRRfix16K_A0000 0x259 472 #define MSR_MTRRfix4K_C0000 0x268 473 #define MSR_MTRRfix4K_C8000 0x269 474 #define MSR_MTRRfix4K_D0000 0x26a 475 #define MSR_MTRRfix4K_D8000 0x26b 476 #define MSR_MTRRfix4K_E0000 0x26c 477 #define MSR_MTRRfix4K_E8000 0x26d 478 #define MSR_MTRRfix4K_F0000 0x26e 479 #define MSR_MTRRfix4K_F8000 0x26f 480 481 #define MSR_PAT 0x277 482 483 #define MSR_MTRRdefType 0x2ff 484 485 #define MSR_CORE_PERF_FIXED_CTR0 0x309 486 #define MSR_CORE_PERF_FIXED_CTR1 0x30a 487 #define MSR_CORE_PERF_FIXED_CTR2 0x30b 488 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 489 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 490 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 491 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 492 493 #define MSR_MC0_CTL 0x400 494 #define MSR_MC0_STATUS 0x401 495 #define MSR_MC0_ADDR 0x402 496 #define MSR_MC0_MISC 0x403 497 498 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 499 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561 500 #define MSR_IA32_RTIT_CTL 0x570 501 #define MSR_IA32_RTIT_STATUS 0x571 502 #define MSR_IA32_RTIT_CR3_MATCH 0x572 503 #define MSR_IA32_RTIT_ADDR0_A 0x580 504 #define MSR_IA32_RTIT_ADDR0_B 0x581 505 #define MSR_IA32_RTIT_ADDR1_A 0x582 506 #define MSR_IA32_RTIT_ADDR1_B 0x583 507 #define MSR_IA32_RTIT_ADDR2_A 0x584 508 #define MSR_IA32_RTIT_ADDR2_B 0x585 509 #define MSR_IA32_RTIT_ADDR3_A 0x586 510 #define MSR_IA32_RTIT_ADDR3_B 0x587 511 #define MAX_RTIT_ADDRS 8 512 513 #define MSR_EFER 0xc0000080 514 515 #define MSR_EFER_SCE (1 << 0) 516 #define MSR_EFER_LME (1 << 8) 517 #define MSR_EFER_LMA (1 << 10) 518 #define MSR_EFER_NXE (1 << 11) 519 #define MSR_EFER_SVME (1 << 12) 520 #define MSR_EFER_FFXSR (1 << 14) 521 522 #define MSR_EFER_RESERVED\ 523 (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\ 524 | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\ 525 | MSR_EFER_FFXSR)) 526 527 #define MSR_STAR 0xc0000081 528 #define MSR_LSTAR 0xc0000082 529 #define MSR_CSTAR 0xc0000083 530 #define MSR_FMASK 0xc0000084 531 #define MSR_FSBASE 0xc0000100 532 #define MSR_GSBASE 0xc0000101 533 #define MSR_KERNELGSBASE 0xc0000102 534 #define MSR_TSC_AUX 0xc0000103 535 #define MSR_AMD64_TSC_RATIO 0xc0000104 536 537 #define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL 538 539 #define MSR_K7_HWCR 0xc0010015 540 541 #define MSR_VM_HSAVE_PA 0xc0010117 542 543 #define MSR_IA32_XFD 0x000001c4 544 #define MSR_IA32_XFD_ERR 0x000001c5 545 546 /* FRED MSRs */ 547 #define MSR_IA32_FRED_RSP0 0x000001cc /* Stack level 0 regular stack pointer */ 548 #define MSR_IA32_FRED_RSP1 0x000001cd /* Stack level 1 regular stack pointer */ 549 #define MSR_IA32_FRED_RSP2 0x000001ce /* Stack level 2 regular stack pointer */ 550 #define MSR_IA32_FRED_RSP3 0x000001cf /* Stack level 3 regular stack pointer */ 551 #define MSR_IA32_FRED_STKLVLS 0x000001d0 /* FRED exception stack levels */ 552 #define MSR_IA32_FRED_SSP1 0x000001d1 /* Stack level 1 shadow stack pointer in ring 0 */ 553 #define MSR_IA32_FRED_SSP2 0x000001d2 /* Stack level 2 shadow stack pointer in ring 0 */ 554 #define MSR_IA32_FRED_SSP3 0x000001d3 /* Stack level 3 shadow stack pointer in ring 0 */ 555 #define MSR_IA32_FRED_CONFIG 0x000001d4 /* FRED Entrypoint and interrupt stack level */ 556 557 #define MSR_IA32_BNDCFGS 0x00000d90 558 #define MSR_IA32_XSS 0x00000da0 559 #define MSR_IA32_UMWAIT_CONTROL 0xe1 560 561 #define MSR_IA32_VMX_BASIC 0x00000480 562 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 563 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 564 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 565 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 566 #define MSR_IA32_VMX_MISC 0x00000485 567 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 568 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 569 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 570 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 571 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 572 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 573 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 574 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 575 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 576 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 577 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 578 #define MSR_IA32_VMX_VMFUNC 0x00000491 579 580 #define MSR_APIC_START 0x00000800 581 #define MSR_APIC_END 0x000008ff 582 583 #define XSTATE_FP_BIT 0 584 #define XSTATE_SSE_BIT 1 585 #define XSTATE_YMM_BIT 2 586 #define XSTATE_BNDREGS_BIT 3 587 #define XSTATE_BNDCSR_BIT 4 588 #define XSTATE_OPMASK_BIT 5 589 #define XSTATE_ZMM_Hi256_BIT 6 590 #define XSTATE_Hi16_ZMM_BIT 7 591 #define XSTATE_PKRU_BIT 9 592 #define XSTATE_ARCH_LBR_BIT 15 593 #define XSTATE_XTILE_CFG_BIT 17 594 #define XSTATE_XTILE_DATA_BIT 18 595 596 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 597 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 598 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 599 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 600 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 601 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 602 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 603 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 604 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 605 #define XSTATE_ARCH_LBR_MASK (1ULL << XSTATE_ARCH_LBR_BIT) 606 #define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT) 607 #define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT) 608 609 #define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK) 610 611 #define ESA_FEATURE_ALIGN64_BIT 1 612 #define ESA_FEATURE_XFD_BIT 2 613 614 #define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT) 615 #define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT) 616 617 618 /* CPUID feature bits available in XCR0 */ 619 #define CPUID_XSTATE_XCR0_MASK (XSTATE_FP_MASK | XSTATE_SSE_MASK | \ 620 XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | \ 621 XSTATE_BNDCSR_MASK | XSTATE_OPMASK_MASK | \ 622 XSTATE_ZMM_Hi256_MASK | \ 623 XSTATE_Hi16_ZMM_MASK | XSTATE_PKRU_MASK | \ 624 XSTATE_XTILE_CFG_MASK | XSTATE_XTILE_DATA_MASK) 625 626 /* CPUID feature words */ 627 typedef enum FeatureWord { 628 FEAT_1_EDX, /* CPUID[1].EDX */ 629 FEAT_1_ECX, /* CPUID[1].ECX */ 630 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 631 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 632 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 633 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */ 634 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 635 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 636 FEAT_8000_0007_EBX, /* CPUID[8000_0007].EBX */ 637 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 638 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */ 639 FEAT_8000_0021_EAX, /* CPUID[8000_0021].EAX */ 640 FEAT_8000_0021_EBX, /* CPUID[8000_0021].EBX */ 641 FEAT_8000_0022_EAX, /* CPUID[8000_0022].EAX */ 642 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 643 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 644 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */ 645 FEAT_SVM, /* CPUID[8000_000A].EDX */ 646 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 647 FEAT_6_EAX, /* CPUID[6].EAX */ 648 FEAT_XSAVE_XCR0_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 649 FEAT_XSAVE_XCR0_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 650 FEAT_ARCH_CAPABILITIES, 651 FEAT_CORE_CAPABILITY, 652 FEAT_PERF_CAPABILITIES, 653 FEAT_VMX_PROCBASED_CTLS, 654 FEAT_VMX_SECONDARY_CTLS, 655 FEAT_VMX_PINBASED_CTLS, 656 FEAT_VMX_EXIT_CTLS, 657 FEAT_VMX_ENTRY_CTLS, 658 FEAT_VMX_MISC, 659 FEAT_VMX_EPT_VPID_CAPS, 660 FEAT_VMX_BASIC, 661 FEAT_VMX_VMFUNC, 662 FEAT_14_0_ECX, 663 FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */ 664 FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */ 665 FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */ 666 FEAT_XSAVE_XSS_LO, /* CPUID[EAX=0xd,ECX=1].ECX */ 667 FEAT_XSAVE_XSS_HI, /* CPUID[EAX=0xd,ECX=1].EDX */ 668 FEAT_7_1_EDX, /* CPUID[EAX=7,ECX=1].EDX */ 669 FEAT_7_2_EDX, /* CPUID[EAX=7,ECX=2].EDX */ 670 FEAT_24_0_EBX, /* CPUID[EAX=0x24,ECX=0].EBX */ 671 FEATURE_WORDS, 672 } FeatureWord; 673 674 typedef uint64_t FeatureWordArray[FEATURE_WORDS]; 675 uint64_t x86_cpu_get_supported_feature_word(X86CPU *cpu, FeatureWord w); 676 677 /* cpuid_features bits */ 678 #define CPUID_FP87 (1U << 0) 679 #define CPUID_VME (1U << 1) 680 #define CPUID_DE (1U << 2) 681 #define CPUID_PSE (1U << 3) 682 #define CPUID_TSC (1U << 4) 683 #define CPUID_MSR (1U << 5) 684 #define CPUID_PAE (1U << 6) 685 #define CPUID_MCE (1U << 7) 686 #define CPUID_CX8 (1U << 8) 687 #define CPUID_APIC (1U << 9) 688 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 689 #define CPUID_MTRR (1U << 12) 690 #define CPUID_PGE (1U << 13) 691 #define CPUID_MCA (1U << 14) 692 #define CPUID_CMOV (1U << 15) 693 #define CPUID_PAT (1U << 16) 694 #define CPUID_PSE36 (1U << 17) 695 #define CPUID_PN (1U << 18) 696 #define CPUID_CLFLUSH (1U << 19) 697 #define CPUID_DTS (1U << 21) 698 #define CPUID_ACPI (1U << 22) 699 #define CPUID_MMX (1U << 23) 700 #define CPUID_FXSR (1U << 24) 701 #define CPUID_SSE (1U << 25) 702 #define CPUID_SSE2 (1U << 26) 703 #define CPUID_SS (1U << 27) 704 #define CPUID_HT (1U << 28) 705 #define CPUID_TM (1U << 29) 706 #define CPUID_IA64 (1U << 30) 707 #define CPUID_PBE (1U << 31) 708 709 #define CPUID_EXT_SSE3 (1U << 0) 710 #define CPUID_EXT_PCLMULQDQ (1U << 1) 711 #define CPUID_EXT_DTES64 (1U << 2) 712 #define CPUID_EXT_MONITOR (1U << 3) 713 #define CPUID_EXT_DSCPL (1U << 4) 714 #define CPUID_EXT_VMX (1U << 5) 715 #define CPUID_EXT_SMX (1U << 6) 716 #define CPUID_EXT_EST (1U << 7) 717 #define CPUID_EXT_TM2 (1U << 8) 718 #define CPUID_EXT_SSSE3 (1U << 9) 719 #define CPUID_EXT_CID (1U << 10) 720 #define CPUID_EXT_FMA (1U << 12) 721 #define CPUID_EXT_CX16 (1U << 13) 722 #define CPUID_EXT_XTPR (1U << 14) 723 #define CPUID_EXT_PDCM (1U << 15) 724 #define CPUID_EXT_PCID (1U << 17) 725 #define CPUID_EXT_DCA (1U << 18) 726 #define CPUID_EXT_SSE41 (1U << 19) 727 #define CPUID_EXT_SSE42 (1U << 20) 728 #define CPUID_EXT_X2APIC (1U << 21) 729 #define CPUID_EXT_MOVBE (1U << 22) 730 #define CPUID_EXT_POPCNT (1U << 23) 731 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 732 #define CPUID_EXT_AES (1U << 25) 733 #define CPUID_EXT_XSAVE (1U << 26) 734 #define CPUID_EXT_OSXSAVE (1U << 27) 735 #define CPUID_EXT_AVX (1U << 28) 736 #define CPUID_EXT_F16C (1U << 29) 737 #define CPUID_EXT_RDRAND (1U << 30) 738 #define CPUID_EXT_HYPERVISOR (1U << 31) 739 740 #define CPUID_EXT2_FPU (1U << 0) 741 #define CPUID_EXT2_VME (1U << 1) 742 #define CPUID_EXT2_DE (1U << 2) 743 #define CPUID_EXT2_PSE (1U << 3) 744 #define CPUID_EXT2_TSC (1U << 4) 745 #define CPUID_EXT2_MSR (1U << 5) 746 #define CPUID_EXT2_PAE (1U << 6) 747 #define CPUID_EXT2_MCE (1U << 7) 748 #define CPUID_EXT2_CX8 (1U << 8) 749 #define CPUID_EXT2_APIC (1U << 9) 750 #define CPUID_EXT2_SYSCALL (1U << 11) 751 #define CPUID_EXT2_MTRR (1U << 12) 752 #define CPUID_EXT2_PGE (1U << 13) 753 #define CPUID_EXT2_MCA (1U << 14) 754 #define CPUID_EXT2_CMOV (1U << 15) 755 #define CPUID_EXT2_PAT (1U << 16) 756 #define CPUID_EXT2_PSE36 (1U << 17) 757 #define CPUID_EXT2_MP (1U << 19) 758 #define CPUID_EXT2_NX (1U << 20) 759 #define CPUID_EXT2_MMXEXT (1U << 22) 760 #define CPUID_EXT2_MMX (1U << 23) 761 #define CPUID_EXT2_FXSR (1U << 24) 762 #define CPUID_EXT2_FFXSR (1U << 25) 763 #define CPUID_EXT2_PDPE1GB (1U << 26) 764 #define CPUID_EXT2_RDTSCP (1U << 27) 765 #define CPUID_EXT2_LM (1U << 29) 766 #define CPUID_EXT2_3DNOWEXT (1U << 30) 767 #define CPUID_EXT2_3DNOW (1U << 31) 768 769 /* CPUID[8000_0001].EDX bits that are aliases of CPUID[1].EDX bits on AMD CPUs */ 770 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 771 CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 772 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 773 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 774 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 775 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 776 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 777 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 778 CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 779 780 #define CPUID_EXT3_LAHF_LM (1U << 0) 781 #define CPUID_EXT3_CMP_LEG (1U << 1) 782 #define CPUID_EXT3_SVM (1U << 2) 783 #define CPUID_EXT3_EXTAPIC (1U << 3) 784 #define CPUID_EXT3_CR8LEG (1U << 4) 785 #define CPUID_EXT3_ABM (1U << 5) 786 #define CPUID_EXT3_SSE4A (1U << 6) 787 #define CPUID_EXT3_MISALIGNSSE (1U << 7) 788 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 789 #define CPUID_EXT3_OSVW (1U << 9) 790 #define CPUID_EXT3_IBS (1U << 10) 791 #define CPUID_EXT3_XOP (1U << 11) 792 #define CPUID_EXT3_SKINIT (1U << 12) 793 #define CPUID_EXT3_WDT (1U << 13) 794 #define CPUID_EXT3_LWP (1U << 15) 795 #define CPUID_EXT3_FMA4 (1U << 16) 796 #define CPUID_EXT3_TCE (1U << 17) 797 #define CPUID_EXT3_NODEID (1U << 19) 798 #define CPUID_EXT3_TBM (1U << 21) 799 #define CPUID_EXT3_TOPOEXT (1U << 22) 800 #define CPUID_EXT3_PERFCORE (1U << 23) 801 #define CPUID_EXT3_PERFNB (1U << 24) 802 803 #define CPUID_SVM_NPT (1U << 0) 804 #define CPUID_SVM_LBRV (1U << 1) 805 #define CPUID_SVM_SVMLOCK (1U << 2) 806 #define CPUID_SVM_NRIPSAVE (1U << 3) 807 #define CPUID_SVM_TSCSCALE (1U << 4) 808 #define CPUID_SVM_VMCBCLEAN (1U << 5) 809 #define CPUID_SVM_FLUSHASID (1U << 6) 810 #define CPUID_SVM_DECODEASSIST (1U << 7) 811 #define CPUID_SVM_PAUSEFILTER (1U << 10) 812 #define CPUID_SVM_PFTHRESHOLD (1U << 12) 813 #define CPUID_SVM_AVIC (1U << 13) 814 #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15) 815 #define CPUID_SVM_VGIF (1U << 16) 816 #define CPUID_SVM_VNMI (1U << 25) 817 #define CPUID_SVM_SVME_ADDR_CHK (1U << 28) 818 819 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */ 820 #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 821 /* Support TSC adjust MSR */ 822 #define CPUID_7_0_EBX_TSC_ADJUST (1U << 1) 823 /* Support SGX */ 824 #define CPUID_7_0_EBX_SGX (1U << 2) 825 /* 1st Group of Advanced Bit Manipulation Extensions */ 826 #define CPUID_7_0_EBX_BMI1 (1U << 3) 827 /* Hardware Lock Elision */ 828 #define CPUID_7_0_EBX_HLE (1U << 4) 829 /* Intel Advanced Vector Extensions 2 */ 830 #define CPUID_7_0_EBX_AVX2 (1U << 5) 831 /* FPU data pointer updated only on x87 exceptions */ 832 #define CPUID_7_0_EBX_FDP_EXCPTN_ONLY (1u << 6) 833 /* Supervisor-mode Execution Prevention */ 834 #define CPUID_7_0_EBX_SMEP (1U << 7) 835 /* 2nd Group of Advanced Bit Manipulation Extensions */ 836 #define CPUID_7_0_EBX_BMI2 (1U << 8) 837 /* Enhanced REP MOVSB/STOSB */ 838 #define CPUID_7_0_EBX_ERMS (1U << 9) 839 /* Invalidate Process-Context Identifier */ 840 #define CPUID_7_0_EBX_INVPCID (1U << 10) 841 /* Restricted Transactional Memory */ 842 #define CPUID_7_0_EBX_RTM (1U << 11) 843 /* Zero out FPU CS and FPU DS */ 844 #define CPUID_7_0_EBX_ZERO_FCS_FDS (1U << 13) 845 /* Memory Protection Extension */ 846 #define CPUID_7_0_EBX_MPX (1U << 14) 847 /* AVX-512 Foundation */ 848 #define CPUID_7_0_EBX_AVX512F (1U << 16) 849 /* AVX-512 Doubleword & Quadword Instruction */ 850 #define CPUID_7_0_EBX_AVX512DQ (1U << 17) 851 /* Read Random SEED */ 852 #define CPUID_7_0_EBX_RDSEED (1U << 18) 853 /* ADCX and ADOX instructions */ 854 #define CPUID_7_0_EBX_ADX (1U << 19) 855 /* Supervisor Mode Access Prevention */ 856 #define CPUID_7_0_EBX_SMAP (1U << 20) 857 /* AVX-512 Integer Fused Multiply Add */ 858 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) 859 /* Flush a Cache Line Optimized */ 860 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) 861 /* Cache Line Write Back */ 862 #define CPUID_7_0_EBX_CLWB (1U << 24) 863 /* Intel Processor Trace */ 864 #define CPUID_7_0_EBX_INTEL_PT (1U << 25) 865 /* AVX-512 Prefetch */ 866 #define CPUID_7_0_EBX_AVX512PF (1U << 26) 867 /* AVX-512 Exponential and Reciprocal */ 868 #define CPUID_7_0_EBX_AVX512ER (1U << 27) 869 /* AVX-512 Conflict Detection */ 870 #define CPUID_7_0_EBX_AVX512CD (1U << 28) 871 /* SHA1/SHA256 Instruction Extensions */ 872 #define CPUID_7_0_EBX_SHA_NI (1U << 29) 873 /* AVX-512 Byte and Word Instructions */ 874 #define CPUID_7_0_EBX_AVX512BW (1U << 30) 875 /* AVX-512 Vector Length Extensions */ 876 #define CPUID_7_0_EBX_AVX512VL (1U << 31) 877 878 /* AVX-512 Vector Byte Manipulation Instruction */ 879 #define CPUID_7_0_ECX_AVX512_VBMI (1U << 1) 880 /* User-Mode Instruction Prevention */ 881 #define CPUID_7_0_ECX_UMIP (1U << 2) 882 /* Protection Keys for User-mode Pages */ 883 #define CPUID_7_0_ECX_PKU (1U << 3) 884 /* OS Enable Protection Keys */ 885 #define CPUID_7_0_ECX_OSPKE (1U << 4) 886 /* UMONITOR/UMWAIT/TPAUSE Instructions */ 887 #define CPUID_7_0_ECX_WAITPKG (1U << 5) 888 /* Additional AVX-512 Vector Byte Manipulation Instruction */ 889 #define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6) 890 /* Galois Field New Instructions */ 891 #define CPUID_7_0_ECX_GFNI (1U << 8) 892 /* Vector AES Instructions */ 893 #define CPUID_7_0_ECX_VAES (1U << 9) 894 /* Carry-Less Multiplication Quadword */ 895 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 896 /* Vector Neural Network Instructions */ 897 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 898 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */ 899 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 900 /* POPCNT for vectors of DW/QW */ 901 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) 902 /* 5-level Page Tables */ 903 #define CPUID_7_0_ECX_LA57 (1U << 16) 904 /* Read Processor ID */ 905 #define CPUID_7_0_ECX_RDPID (1U << 22) 906 /* Bus Lock Debug Exception */ 907 #define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24) 908 /* Cache Line Demote Instruction */ 909 #define CPUID_7_0_ECX_CLDEMOTE (1U << 25) 910 /* Move Doubleword as Direct Store Instruction */ 911 #define CPUID_7_0_ECX_MOVDIRI (1U << 27) 912 /* Move 64 Bytes as Direct Store Instruction */ 913 #define CPUID_7_0_ECX_MOVDIR64B (1U << 28) 914 /* Support SGX Launch Control */ 915 #define CPUID_7_0_ECX_SGX_LC (1U << 30) 916 /* Protection Keys for Supervisor-mode Pages */ 917 #define CPUID_7_0_ECX_PKS (1U << 31) 918 919 /* AVX512 Neural Network Instructions */ 920 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) 921 /* AVX512 Multiply Accumulation Single Precision */ 922 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) 923 /* Fast Short Rep Mov */ 924 #define CPUID_7_0_EDX_FSRM (1U << 4) 925 /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */ 926 #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8) 927 /* SERIALIZE instruction */ 928 #define CPUID_7_0_EDX_SERIALIZE (1U << 14) 929 /* TSX Suspend Load Address Tracking instruction */ 930 #define CPUID_7_0_EDX_TSX_LDTRK (1U << 16) 931 /* Architectural LBRs */ 932 #define CPUID_7_0_EDX_ARCH_LBR (1U << 19) 933 /* AMX_BF16 instruction */ 934 #define CPUID_7_0_EDX_AMX_BF16 (1U << 22) 935 /* AVX512_FP16 instruction */ 936 #define CPUID_7_0_EDX_AVX512_FP16 (1U << 23) 937 /* AMX tile (two-dimensional register) */ 938 #define CPUID_7_0_EDX_AMX_TILE (1U << 24) 939 /* AMX_INT8 instruction */ 940 #define CPUID_7_0_EDX_AMX_INT8 (1U << 25) 941 /* Speculation Control */ 942 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) 943 /* Single Thread Indirect Branch Predictors */ 944 #define CPUID_7_0_EDX_STIBP (1U << 27) 945 /* Flush L1D cache */ 946 #define CPUID_7_0_EDX_FLUSH_L1D (1U << 28) 947 /* Arch Capabilities */ 948 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29) 949 /* Core Capability */ 950 #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30) 951 /* Speculative Store Bypass Disable */ 952 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) 953 954 /* SHA512 Instruction */ 955 #define CPUID_7_1_EAX_SHA512 (1U << 0) 956 /* SM3 Instruction */ 957 #define CPUID_7_1_EAX_SM3 (1U << 1) 958 /* SM4 Instruction */ 959 #define CPUID_7_1_EAX_SM4 (1U << 2) 960 /* AVX VNNI Instruction */ 961 #define CPUID_7_1_EAX_AVX_VNNI (1U << 4) 962 /* AVX512 BFloat16 Instruction */ 963 #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5) 964 /* CMPCCXADD Instructions */ 965 #define CPUID_7_1_EAX_CMPCCXADD (1U << 7) 966 /* Fast Zero REP MOVS */ 967 #define CPUID_7_1_EAX_FZRM (1U << 10) 968 /* Fast Short REP STOS */ 969 #define CPUID_7_1_EAX_FSRS (1U << 11) 970 /* Fast Short REP CMPS/SCAS */ 971 #define CPUID_7_1_EAX_FSRC (1U << 12) 972 /* Flexible return and event delivery (FRED) */ 973 #define CPUID_7_1_EAX_FRED (1U << 17) 974 /* Load into IA32_KERNEL_GS_BASE (LKGS) */ 975 #define CPUID_7_1_EAX_LKGS (1U << 18) 976 /* Non-Serializing Write to Model Specific Register (WRMSRNS) */ 977 #define CPUID_7_1_EAX_WRMSRNS (1U << 19) 978 /* Support Tile Computational Operations on FP16 Numbers */ 979 #define CPUID_7_1_EAX_AMX_FP16 (1U << 21) 980 /* Support for VPMADD52[H,L]UQ */ 981 #define CPUID_7_1_EAX_AVX_IFMA (1U << 23) 982 /* Linear Address Masking */ 983 #define CPUID_7_1_EAX_LAM (1U << 26) 984 985 /* Support for VPDPB[SU,UU,SS]D[,S] */ 986 #define CPUID_7_1_EDX_AVX_VNNI_INT8 (1U << 4) 987 /* AVX NE CONVERT Instructions */ 988 #define CPUID_7_1_EDX_AVX_NE_CONVERT (1U << 5) 989 /* AMX COMPLEX Instructions */ 990 #define CPUID_7_1_EDX_AMX_COMPLEX (1U << 8) 991 /* AVX-VNNI-INT16 Instructions */ 992 #define CPUID_7_1_EDX_AVX_VNNI_INT16 (1U << 10) 993 /* PREFETCHIT0/1 Instructions */ 994 #define CPUID_7_1_EDX_PREFETCHITI (1U << 14) 995 /* Support for Advanced Vector Extensions 10 */ 996 #define CPUID_7_1_EDX_AVX10 (1U << 19) 997 998 /* Indicate bit 7 of the IA32_SPEC_CTRL MSR is supported */ 999 #define CPUID_7_2_EDX_PSFD (1U << 0) 1000 /* Indicate bits 3 and 4 of the IA32_SPEC_CTRL MSR are supported */ 1001 #define CPUID_7_2_EDX_IPRED_CTRL (1U << 1) 1002 /* Indicate bits 5 and 6 of the IA32_SPEC_CTRL MSR are supported */ 1003 #define CPUID_7_2_EDX_RRSBA_CTRL (1U << 2) 1004 /* Indicate bit 8 of the IA32_SPEC_CTRL MSR is supported */ 1005 #define CPUID_7_2_EDX_DDPD_U (1U << 3) 1006 /* Indicate bit 10 of the IA32_SPEC_CTRL MSR is supported */ 1007 #define CPUID_7_2_EDX_BHI_CTRL (1U << 4) 1008 /* Do not exhibit MXCSR Configuration Dependent Timing (MCDT) behavior */ 1009 #define CPUID_7_2_EDX_MCDT_NO (1U << 5) 1010 1011 /* XFD Extend Feature Disabled */ 1012 #define CPUID_D_1_EAX_XFD (1U << 4) 1013 1014 /* Packets which contain IP payload have LIP values */ 1015 #define CPUID_14_0_ECX_LIP (1U << 31) 1016 1017 /* AVX10 128-bit vector support is present */ 1018 #define CPUID_24_0_EBX_AVX10_128 (1U << 16) 1019 /* AVX10 256-bit vector support is present */ 1020 #define CPUID_24_0_EBX_AVX10_256 (1U << 17) 1021 /* AVX10 512-bit vector support is present */ 1022 #define CPUID_24_0_EBX_AVX10_512 (1U << 18) 1023 /* AVX10 vector length support mask */ 1024 #define CPUID_24_0_EBX_AVX10_VL_MASK (CPUID_24_0_EBX_AVX10_128 | \ 1025 CPUID_24_0_EBX_AVX10_256 | \ 1026 CPUID_24_0_EBX_AVX10_512) 1027 1028 /* RAS Features */ 1029 #define CPUID_8000_0007_EBX_OVERFLOW_RECOV (1U << 0) 1030 #define CPUID_8000_0007_EBX_SUCCOR (1U << 1) 1031 1032 /* (Old) KVM paravirtualized clocksource */ 1033 #define CPUID_KVM_CLOCK (1U << KVM_FEATURE_CLOCKSOURCE) 1034 /* (New) KVM specific paravirtualized clocksource */ 1035 #define CPUID_KVM_CLOCK2 (1U << KVM_FEATURE_CLOCKSOURCE2) 1036 /* KVM asynchronous page fault */ 1037 #define CPUID_KVM_ASYNCPF (1U << KVM_FEATURE_ASYNC_PF) 1038 /* KVM stolen (when guest vCPU is not running) time accounting */ 1039 #define CPUID_KVM_STEAL_TIME (1U << KVM_FEATURE_STEAL_TIME) 1040 /* KVM paravirtualized end-of-interrupt signaling */ 1041 #define CPUID_KVM_PV_EOI (1U << KVM_FEATURE_PV_EOI) 1042 /* KVM paravirtualized spinlocks support */ 1043 #define CPUID_KVM_PV_UNHALT (1U << KVM_FEATURE_PV_UNHALT) 1044 /* KVM host-side polling on HLT control from the guest */ 1045 #define CPUID_KVM_POLL_CONTROL (1U << KVM_FEATURE_POLL_CONTROL) 1046 /* KVM interrupt based asynchronous page fault*/ 1047 #define CPUID_KVM_ASYNCPF_INT (1U << KVM_FEATURE_ASYNC_PF_INT) 1048 /* KVM 'Extended Destination ID' support for external interrupts */ 1049 #define CPUID_KVM_MSI_EXT_DEST_ID (1U << KVM_FEATURE_MSI_EXT_DEST_ID) 1050 1051 /* Hint to KVM that vCPUs expect never preempted for an unlimited time */ 1052 #define CPUID_KVM_HINTS_REALTIME (1U << KVM_HINTS_REALTIME) 1053 1054 /* CLZERO instruction */ 1055 #define CPUID_8000_0008_EBX_CLZERO (1U << 0) 1056 /* Always save/restore FP error pointers */ 1057 #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2) 1058 /* Write back and do not invalidate cache */ 1059 #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9) 1060 /* Indirect Branch Prediction Barrier */ 1061 #define CPUID_8000_0008_EBX_IBPB (1U << 12) 1062 /* Indirect Branch Restricted Speculation */ 1063 #define CPUID_8000_0008_EBX_IBRS (1U << 14) 1064 /* Single Thread Indirect Branch Predictors */ 1065 #define CPUID_8000_0008_EBX_STIBP (1U << 15) 1066 /* STIBP mode has enhanced performance and may be left always on */ 1067 #define CPUID_8000_0008_EBX_STIBP_ALWAYS_ON (1U << 17) 1068 /* Speculative Store Bypass Disable */ 1069 #define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24) 1070 /* Paravirtualized Speculative Store Bypass Disable MSR */ 1071 #define CPUID_8000_0008_EBX_VIRT_SSBD (1U << 25) 1072 /* Predictive Store Forwarding Disable */ 1073 #define CPUID_8000_0008_EBX_AMD_PSFD (1U << 28) 1074 1075 /* Processor ignores nested data breakpoints */ 1076 #define CPUID_8000_0021_EAX_NO_NESTED_DATA_BP (1U << 0) 1077 /* LFENCE is always serializing */ 1078 #define CPUID_8000_0021_EAX_LFENCE_ALWAYS_SERIALIZING (1U << 2) 1079 /* Null Selector Clears Base */ 1080 #define CPUID_8000_0021_EAX_NULL_SEL_CLR_BASE (1U << 6) 1081 /* Automatic IBRS */ 1082 #define CPUID_8000_0021_EAX_AUTO_IBRS (1U << 8) 1083 /* Enhanced Return Address Predictor Scurity */ 1084 #define CPUID_8000_0021_EAX_ERAPS (1U << 24) 1085 /* Selective Branch Predictor Barrier */ 1086 #define CPUID_8000_0021_EAX_SBPB (1U << 27) 1087 /* IBPB includes branch type prediction flushing */ 1088 #define CPUID_8000_0021_EAX_IBPB_BRTYPE (1U << 28) 1089 /* Not vulnerable to Speculative Return Stack Overflow */ 1090 #define CPUID_8000_0021_EAX_SRSO_NO (1U << 29) 1091 /* Not vulnerable to SRSO at the user-kernel boundary */ 1092 #define CPUID_8000_0021_EAX_SRSO_USER_KERNEL_NO (1U << 30) 1093 1094 /* 1095 * Return Address Predictor size. RapSize x 8 is the minimum number of 1096 * CALL instructions software needs to execute to flush the RAP. 1097 */ 1098 #define CPUID_8000_0021_EBX_RAPSIZE (8U << 16) 1099 1100 /* Performance Monitoring Version 2 */ 1101 #define CPUID_8000_0022_EAX_PERFMON_V2 (1U << 0) 1102 1103 #define CPUID_XSAVE_XSAVEOPT (1U << 0) 1104 #define CPUID_XSAVE_XSAVEC (1U << 1) 1105 #define CPUID_XSAVE_XGETBV1 (1U << 2) 1106 #define CPUID_XSAVE_XSAVES (1U << 3) 1107 1108 #define CPUID_6_EAX_ARAT (1U << 2) 1109 1110 /* CPUID[0x80000007].EDX flags: */ 1111 #define CPUID_APM_INVTSC (1U << 8) 1112 1113 /* "rng" RNG present (xstore) */ 1114 #define CPUID_C000_0001_EDX_XSTORE (1U << 2) 1115 /* "rng_en" RNG enabled */ 1116 #define CPUID_C000_0001_EDX_XSTORE_EN (1U << 3) 1117 /* "ace" on-CPU crypto (xcrypt) */ 1118 #define CPUID_C000_0001_EDX_XCRYPT (1U << 6) 1119 /* "ace_en" on-CPU crypto enabled */ 1120 #define CPUID_C000_0001_EDX_XCRYPT_EN (1U << 7) 1121 /* Advanced Cryptography Engine v2 */ 1122 #define CPUID_C000_0001_EDX_ACE2 (1U << 8) 1123 /* ACE v2 enabled */ 1124 #define CPUID_C000_0001_EDX_ACE2_EN (1U << 9) 1125 /* PadLock Hash Engine */ 1126 #define CPUID_C000_0001_EDX_PHE (1U << 10) 1127 /* PHE enabled */ 1128 #define CPUID_C000_0001_EDX_PHE_EN (1U << 11) 1129 /* PadLock Montgomery Multiplier */ 1130 #define CPUID_C000_0001_EDX_PMM (1U << 12) 1131 /* PMM enabled */ 1132 #define CPUID_C000_0001_EDX_PMM_EN (1U << 13) 1133 1134 #define CPUID_VENDOR_SZ 12 1135 1136 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 1137 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 1138 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 1139 #define CPUID_VENDOR_INTEL "GenuineIntel" 1140 1141 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 1142 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 1143 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 1144 #define CPUID_VENDOR_AMD "AuthenticAMD" 1145 1146 #define CPUID_VENDOR_ZHAOXIN1_1 0x746E6543 /* "Cent" */ 1147 #define CPUID_VENDOR_ZHAOXIN1_2 0x48727561 /* "aurH" */ 1148 #define CPUID_VENDOR_ZHAOXIN1_3 0x736C7561 /* "auls" */ 1149 1150 #define CPUID_VENDOR_ZHAOXIN2_1 0x68532020 /* " Sh" */ 1151 #define CPUID_VENDOR_ZHAOXIN2_2 0x68676E61 /* "angh" */ 1152 #define CPUID_VENDOR_ZHAOXIN2_3 0x20206961 /* "ai " */ 1153 1154 #define CPUID_VENDOR_ZHAOXIN1 "CentaurHauls" 1155 #define CPUID_VENDOR_ZHAOXIN2 " Shanghai " 1156 1157 #define CPUID_VENDOR_HYGON "HygonGenuine" 1158 1159 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \ 1160 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \ 1161 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3) 1162 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \ 1163 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \ 1164 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3) 1165 #define IS_ZHAOXIN1_CPU(env) \ 1166 ((env)->cpuid_vendor1 == CPUID_VENDOR_ZHAOXIN1_1 && \ 1167 (env)->cpuid_vendor2 == CPUID_VENDOR_ZHAOXIN1_2 && \ 1168 (env)->cpuid_vendor3 == CPUID_VENDOR_ZHAOXIN1_3) 1169 #define IS_ZHAOXIN2_CPU(env) \ 1170 ((env)->cpuid_vendor1 == CPUID_VENDOR_ZHAOXIN2_1 && \ 1171 (env)->cpuid_vendor2 == CPUID_VENDOR_ZHAOXIN2_2 && \ 1172 (env)->cpuid_vendor3 == CPUID_VENDOR_ZHAOXIN2_3) 1173 #define IS_ZHAOXIN_CPU(env) (IS_ZHAOXIN1_CPU(env) || IS_ZHAOXIN2_CPU(env)) 1174 1175 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 1176 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 1177 1178 /* CPUID[0xB].ECX level types */ 1179 #define CPUID_B_ECX_TOPO_LEVEL_INVALID 0 1180 #define CPUID_B_ECX_TOPO_LEVEL_SMT 1 1181 #define CPUID_B_ECX_TOPO_LEVEL_CORE 2 1182 1183 /* COUID[0x1F].ECX level types */ 1184 #define CPUID_1F_ECX_TOPO_LEVEL_INVALID CPUID_B_ECX_TOPO_LEVEL_INVALID 1185 #define CPUID_1F_ECX_TOPO_LEVEL_SMT CPUID_B_ECX_TOPO_LEVEL_SMT 1186 #define CPUID_1F_ECX_TOPO_LEVEL_CORE CPUID_B_ECX_TOPO_LEVEL_CORE 1187 #define CPUID_1F_ECX_TOPO_LEVEL_MODULE 3 1188 #define CPUID_1F_ECX_TOPO_LEVEL_DIE 5 1189 1190 /* MSR Feature Bits */ 1191 #define MSR_ARCH_CAP_RDCL_NO (1U << 0) 1192 #define MSR_ARCH_CAP_IBRS_ALL (1U << 1) 1193 #define MSR_ARCH_CAP_RSBA (1U << 2) 1194 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3) 1195 #define MSR_ARCH_CAP_SSB_NO (1U << 4) 1196 #define MSR_ARCH_CAP_MDS_NO (1U << 5) 1197 #define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6) 1198 #define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7) 1199 #define MSR_ARCH_CAP_TAA_NO (1U << 8) 1200 #define MSR_ARCH_CAP_SBDR_SSDP_NO (1U << 13) 1201 #define MSR_ARCH_CAP_FBSDP_NO (1U << 14) 1202 #define MSR_ARCH_CAP_PSDP_NO (1U << 15) 1203 #define MSR_ARCH_CAP_FB_CLEAR (1U << 17) 1204 #define MSR_ARCH_CAP_BHI_NO (1U << 20) 1205 #define MSR_ARCH_CAP_PBRSB_NO (1U << 24) 1206 #define MSR_ARCH_CAP_GDS_NO (1U << 26) 1207 #define MSR_ARCH_CAP_RFDS_NO (1U << 27) 1208 1209 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5) 1210 1211 /* VMX MSR features */ 1212 #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull 1213 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32) 1214 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32) 1215 #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49) 1216 #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54) 1217 #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55) 1218 #define MSR_VMX_BASIC_ANY_ERRCODE (1ULL << 56) 1219 #define MSR_VMX_BASIC_NESTED_EXCEPTION (1ULL << 58) 1220 1221 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full 1222 #define MSR_VMX_MISC_STORE_LMA (1ULL << 5) 1223 #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6) 1224 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7) 1225 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 1226 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull 1227 #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29) 1228 #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30) 1229 1230 #define MSR_VMX_EPT_EXECONLY (1ULL << 0) 1231 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6) 1232 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7) 1233 #define MSR_VMX_EPT_UC (1ULL << 8) 1234 #define MSR_VMX_EPT_WB (1ULL << 14) 1235 #define MSR_VMX_EPT_2MB (1ULL << 16) 1236 #define MSR_VMX_EPT_1GB (1ULL << 17) 1237 #define MSR_VMX_EPT_INVEPT (1ULL << 20) 1238 #define MSR_VMX_EPT_AD_BITS (1ULL << 21) 1239 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22) 1240 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25) 1241 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26) 1242 #define MSR_VMX_EPT_INVVPID (1ULL << 32) 1243 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40) 1244 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41) 1245 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42) 1246 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43) 1247 1248 #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0) 1249 1250 1251 /* VMX controls */ 1252 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 1253 #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008 1254 #define VMX_CPU_BASED_HLT_EXITING 0x00000080 1255 #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200 1256 #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400 1257 #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800 1258 #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000 1259 #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000 1260 #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000 1261 #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000 1262 #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000 1263 #define VMX_CPU_BASED_TPR_SHADOW 0x00200000 1264 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 1265 #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000 1266 #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000 1267 #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000 1268 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000 1269 #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000 1270 #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000 1271 #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000 1272 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 1273 1274 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 1275 #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002 1276 #define VMX_SECONDARY_EXEC_DESC 0x00000004 1277 #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008 1278 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010 1279 #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020 1280 #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040 1281 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080 1282 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100 1283 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200 1284 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400 1285 #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800 1286 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000 1287 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000 1288 #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000 1289 #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000 1290 #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000 1291 #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000 1292 #define VMX_SECONDARY_EXEC_XSAVES 0x00100000 1293 #define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000 1294 #define VMX_SECONDARY_EXEC_ENABLE_USER_WAIT_PAUSE 0x04000000 1295 1296 #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001 1297 #define VMX_PIN_BASED_NMI_EXITING 0x00000008 1298 #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020 1299 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040 1300 #define VMX_PIN_BASED_POSTED_INTR 0x00000080 1301 1302 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004 1303 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 1304 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000 1305 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 1306 #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000 1307 #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000 1308 #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000 1309 #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000 1310 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000 1311 #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000 1312 #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000 1313 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000 1314 #define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000 1315 #define VMX_VM_EXIT_ACTIVATE_SECONDARY_CONTROLS 0x80000000 1316 1317 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004 1318 #define VMX_VM_ENTRY_IA32E_MODE 0x00000200 1319 #define VMX_VM_ENTRY_SMM 0x00000400 1320 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 1321 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000 1322 #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000 1323 #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000 1324 #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000 1325 #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000 1326 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000 1327 #define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000 1328 1329 /* Supported Hyper-V Enlightenments */ 1330 #define HYPERV_FEAT_RELAXED 0 1331 #define HYPERV_FEAT_VAPIC 1 1332 #define HYPERV_FEAT_TIME 2 1333 #define HYPERV_FEAT_CRASH 3 1334 #define HYPERV_FEAT_RESET 4 1335 #define HYPERV_FEAT_VPINDEX 5 1336 #define HYPERV_FEAT_RUNTIME 6 1337 #define HYPERV_FEAT_SYNIC 7 1338 #define HYPERV_FEAT_STIMER 8 1339 #define HYPERV_FEAT_FREQUENCIES 9 1340 #define HYPERV_FEAT_REENLIGHTENMENT 10 1341 #define HYPERV_FEAT_TLBFLUSH 11 1342 #define HYPERV_FEAT_EVMCS 12 1343 #define HYPERV_FEAT_IPI 13 1344 #define HYPERV_FEAT_STIMER_DIRECT 14 1345 #define HYPERV_FEAT_AVIC 15 1346 #define HYPERV_FEAT_SYNDBG 16 1347 #define HYPERV_FEAT_MSR_BITMAP 17 1348 #define HYPERV_FEAT_XMM_INPUT 18 1349 #define HYPERV_FEAT_TLBFLUSH_EXT 19 1350 #define HYPERV_FEAT_TLBFLUSH_DIRECT 20 1351 1352 #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY 1353 #define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF 1354 #endif 1355 1356 #define EXCP00_DIVZ 0 1357 #define EXCP01_DB 1 1358 #define EXCP02_NMI 2 1359 #define EXCP03_INT3 3 1360 #define EXCP04_INTO 4 1361 #define EXCP05_BOUND 5 1362 #define EXCP06_ILLOP 6 1363 #define EXCP07_PREX 7 1364 #define EXCP08_DBLE 8 1365 #define EXCP09_XERR 9 1366 #define EXCP0A_TSS 10 1367 #define EXCP0B_NOSEG 11 1368 #define EXCP0C_STACK 12 1369 #define EXCP0D_GPF 13 1370 #define EXCP0E_PAGE 14 1371 #define EXCP10_COPR 16 1372 #define EXCP11_ALGN 17 1373 #define EXCP12_MCHK 18 1374 1375 #define EXCP_VMEXIT 0x100 /* only for system emulation */ 1376 #define EXCP_SYSCALL 0x101 /* only for user emulation */ 1377 #define EXCP_VSYSCALL 0x102 /* only for user emulation */ 1378 1379 /* i386-specific interrupt pending bits. */ 1380 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 1381 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 1382 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 1383 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 1384 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 1385 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 1386 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 1387 1388 /* Use a clearer name for this. */ 1389 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 1390 1391 #define CC_OP_HAS_EFLAGS(op) ((op) >= CC_OP_EFLAGS && (op) <= CC_OP_ADCOX) 1392 1393 /* Instead of computing the condition codes after each x86 instruction, 1394 * QEMU just stores one operand (called CC_SRC), the result 1395 * (called CC_DST) and the type of operation (called CC_OP). When the 1396 * condition codes are needed, the condition codes can be calculated 1397 * using this information. Condition codes are not generated if they 1398 * are only needed for conditional branches. 1399 */ 1400 typedef enum { 1401 CC_OP_EFLAGS = 0, /* all cc are explicitly computed, CC_SRC = flags */ 1402 CC_OP_ADCX = 1, /* CC_DST = C, CC_SRC = rest. */ 1403 CC_OP_ADOX = 2, /* CC_SRC2 = O, CC_SRC = rest. */ 1404 CC_OP_ADCOX = 3, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 1405 1406 /* Low 2 bits = MemOp constant for the size */ 1407 #define CC_OP_FIRST_BWLQ CC_OP_MULB 1408 CC_OP_MULB = 4, /* modify all flags, C, O = (CC_SRC != 0) */ 1409 CC_OP_MULW, 1410 CC_OP_MULL, 1411 CC_OP_MULQ, 1412 1413 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1414 CC_OP_ADDW, 1415 CC_OP_ADDL, 1416 CC_OP_ADDQ, 1417 1418 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1419 CC_OP_ADCW, 1420 CC_OP_ADCL, 1421 CC_OP_ADCQ, 1422 1423 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1424 CC_OP_SUBW, 1425 CC_OP_SUBL, 1426 CC_OP_SUBQ, 1427 1428 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1429 CC_OP_SBBW, 1430 CC_OP_SBBL, 1431 CC_OP_SBBQ, 1432 1433 CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 1434 CC_OP_LOGICW, 1435 CC_OP_LOGICL, 1436 CC_OP_LOGICQ, 1437 1438 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1439 CC_OP_INCW, 1440 CC_OP_INCL, 1441 CC_OP_INCQ, 1442 1443 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1444 CC_OP_DECW, 1445 CC_OP_DECL, 1446 CC_OP_DECQ, 1447 1448 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 1449 CC_OP_SHLW, 1450 CC_OP_SHLL, 1451 CC_OP_SHLQ, 1452 1453 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 1454 CC_OP_SARW, 1455 CC_OP_SARL, 1456 CC_OP_SARQ, 1457 1458 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 1459 CC_OP_BMILGW, 1460 CC_OP_BMILGL, 1461 CC_OP_BMILGQ, 1462 1463 CC_OP_BLSIB, /* Z,S via CC_DST, C = SRC!=0; O=0; P,A undefined */ 1464 CC_OP_BLSIW, 1465 CC_OP_BLSIL, 1466 CC_OP_BLSIQ, 1467 1468 /* 1469 * Note that only CC_OP_POPCNT (i.e. the one with MO_TL size) 1470 * is used or implemented, because the translation needs 1471 * to zero-extend CC_DST anyway. 1472 */ 1473 CC_OP_POPCNTB__, /* Z via CC_DST, all other flags clear. */ 1474 CC_OP_POPCNTW__, 1475 CC_OP_POPCNTL__, 1476 CC_OP_POPCNTQ__, 1477 CC_OP_POPCNT = sizeof(target_ulong) == 8 ? CC_OP_POPCNTQ__ : CC_OP_POPCNTL__, 1478 #define CC_OP_LAST_BWLQ CC_OP_POPCNTQ__ 1479 1480 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 1481 } CCOp; 1482 1483 /* See X86DecodedInsn.cc_op, using int8_t. */ 1484 QEMU_BUILD_BUG_ON(CC_OP_DYNAMIC > INT8_MAX); 1485 1486 static inline MemOp cc_op_size(CCOp op) 1487 { 1488 MemOp size = op & 3; 1489 1490 QEMU_BUILD_BUG_ON(CC_OP_FIRST_BWLQ & 3); 1491 assert(op >= CC_OP_FIRST_BWLQ && op <= CC_OP_LAST_BWLQ); 1492 assert(size <= MO_TL); 1493 1494 return size; 1495 } 1496 1497 typedef struct SegmentCache { 1498 uint32_t selector; 1499 target_ulong base; 1500 uint32_t limit; 1501 uint32_t flags; 1502 } SegmentCache; 1503 1504 typedef union MMXReg { 1505 uint8_t _b_MMXReg[64 / 8]; 1506 uint16_t _w_MMXReg[64 / 16]; 1507 uint32_t _l_MMXReg[64 / 32]; 1508 uint64_t _q_MMXReg[64 / 64]; 1509 float32 _s_MMXReg[64 / 32]; 1510 float64 _d_MMXReg[64 / 64]; 1511 } MMXReg; 1512 1513 typedef union XMMReg { 1514 uint64_t _q_XMMReg[128 / 64]; 1515 } XMMReg; 1516 1517 typedef union YMMReg { 1518 uint64_t _q_YMMReg[256 / 64]; 1519 XMMReg _x_YMMReg[256 / 128]; 1520 } YMMReg; 1521 1522 typedef union ZMMReg { 1523 uint8_t _b_ZMMReg[512 / 8]; 1524 uint16_t _w_ZMMReg[512 / 16]; 1525 uint32_t _l_ZMMReg[512 / 32]; 1526 uint64_t _q_ZMMReg[512 / 64]; 1527 float16 _h_ZMMReg[512 / 16]; 1528 float32 _s_ZMMReg[512 / 32]; 1529 float64 _d_ZMMReg[512 / 64]; 1530 XMMReg _x_ZMMReg[512 / 128]; 1531 YMMReg _y_ZMMReg[512 / 256]; 1532 } ZMMReg; 1533 1534 typedef struct BNDReg { 1535 uint64_t lb; 1536 uint64_t ub; 1537 } BNDReg; 1538 1539 typedef struct BNDCSReg { 1540 uint64_t cfgu; 1541 uint64_t sts; 1542 } BNDCSReg; 1543 1544 #define BNDCFG_ENABLE 1ULL 1545 #define BNDCFG_BNDPRESERVE 2ULL 1546 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 1547 1548 #if HOST_BIG_ENDIAN 1549 #define ZMM_B(n) _b_ZMMReg[63 - (n)] 1550 #define ZMM_W(n) _w_ZMMReg[31 - (n)] 1551 #define ZMM_L(n) _l_ZMMReg[15 - (n)] 1552 #define ZMM_H(n) _h_ZMMReg[31 - (n)] 1553 #define ZMM_S(n) _s_ZMMReg[15 - (n)] 1554 #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 1555 #define ZMM_D(n) _d_ZMMReg[7 - (n)] 1556 #define ZMM_X(n) _x_ZMMReg[3 - (n)] 1557 #define ZMM_Y(n) _y_ZMMReg[1 - (n)] 1558 1559 #define XMM_Q(n) _q_XMMReg[1 - (n)] 1560 1561 #define YMM_Q(n) _q_YMMReg[3 - (n)] 1562 #define YMM_X(n) _x_YMMReg[1 - (n)] 1563 1564 #define MMX_B(n) _b_MMXReg[7 - (n)] 1565 #define MMX_W(n) _w_MMXReg[3 - (n)] 1566 #define MMX_L(n) _l_MMXReg[1 - (n)] 1567 #define MMX_S(n) _s_MMXReg[1 - (n)] 1568 #else 1569 #define ZMM_B(n) _b_ZMMReg[n] 1570 #define ZMM_W(n) _w_ZMMReg[n] 1571 #define ZMM_L(n) _l_ZMMReg[n] 1572 #define ZMM_H(n) _h_ZMMReg[n] 1573 #define ZMM_S(n) _s_ZMMReg[n] 1574 #define ZMM_Q(n) _q_ZMMReg[n] 1575 #define ZMM_D(n) _d_ZMMReg[n] 1576 #define ZMM_X(n) _x_ZMMReg[n] 1577 #define ZMM_Y(n) _y_ZMMReg[n] 1578 1579 #define XMM_Q(n) _q_XMMReg[n] 1580 1581 #define YMM_Q(n) _q_YMMReg[n] 1582 #define YMM_X(n) _x_YMMReg[n] 1583 1584 #define MMX_B(n) _b_MMXReg[n] 1585 #define MMX_W(n) _w_MMXReg[n] 1586 #define MMX_L(n) _l_MMXReg[n] 1587 #define MMX_S(n) _s_MMXReg[n] 1588 #endif 1589 #define MMX_Q(n) _q_MMXReg[n] 1590 1591 typedef union { 1592 floatx80 d __attribute__((aligned(16))); 1593 MMXReg mmx; 1594 } FPReg; 1595 1596 typedef struct { 1597 uint64_t base; 1598 uint64_t mask; 1599 } MTRRVar; 1600 1601 #define CPU_NB_REGS64 16 1602 #define CPU_NB_REGS32 8 1603 1604 #ifdef TARGET_X86_64 1605 #define CPU_NB_REGS CPU_NB_REGS64 1606 #else 1607 #define CPU_NB_REGS CPU_NB_REGS32 1608 #endif 1609 1610 #define MAX_FIXED_COUNTERS 3 1611 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 1612 1613 #define TARGET_INSN_START_EXTRA_WORDS 1 1614 1615 #define NB_OPMASK_REGS 8 1616 1617 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 1618 * that APIC ID hasn't been set yet 1619 */ 1620 #define UNASSIGNED_APIC_ID 0xFFFFFFFF 1621 1622 typedef struct X86LegacyXSaveArea { 1623 uint16_t fcw; 1624 uint16_t fsw; 1625 uint8_t ftw; 1626 uint8_t reserved; 1627 uint16_t fpop; 1628 union { 1629 struct { 1630 uint64_t fpip; 1631 uint64_t fpdp; 1632 }; 1633 struct { 1634 uint32_t fip; 1635 uint32_t fcs; 1636 uint32_t foo; 1637 uint32_t fos; 1638 }; 1639 }; 1640 uint32_t mxcsr; 1641 uint32_t mxcsr_mask; 1642 FPReg fpregs[8]; 1643 uint8_t xmm_regs[16][16]; 1644 uint32_t hw_reserved[12]; 1645 uint32_t sw_reserved[12]; 1646 } X86LegacyXSaveArea; 1647 1648 QEMU_BUILD_BUG_ON(sizeof(X86LegacyXSaveArea) != 512); 1649 1650 typedef struct X86XSaveHeader { 1651 uint64_t xstate_bv; 1652 uint64_t xcomp_bv; 1653 uint64_t reserve0; 1654 uint8_t reserved[40]; 1655 } X86XSaveHeader; 1656 1657 /* Ext. save area 2: AVX State */ 1658 typedef struct XSaveAVX { 1659 uint8_t ymmh[16][16]; 1660 } XSaveAVX; 1661 1662 /* Ext. save area 3: BNDREG */ 1663 typedef struct XSaveBNDREG { 1664 BNDReg bnd_regs[4]; 1665 } XSaveBNDREG; 1666 1667 /* Ext. save area 4: BNDCSR */ 1668 typedef union XSaveBNDCSR { 1669 BNDCSReg bndcsr; 1670 uint8_t data[64]; 1671 } XSaveBNDCSR; 1672 1673 /* Ext. save area 5: Opmask */ 1674 typedef struct XSaveOpmask { 1675 uint64_t opmask_regs[NB_OPMASK_REGS]; 1676 } XSaveOpmask; 1677 1678 /* Ext. save area 6: ZMM_Hi256 */ 1679 typedef struct XSaveZMM_Hi256 { 1680 uint8_t zmm_hi256[16][32]; 1681 } XSaveZMM_Hi256; 1682 1683 /* Ext. save area 7: Hi16_ZMM */ 1684 typedef struct XSaveHi16_ZMM { 1685 uint8_t hi16_zmm[16][64]; 1686 } XSaveHi16_ZMM; 1687 1688 /* Ext. save area 9: PKRU state */ 1689 typedef struct XSavePKRU { 1690 uint32_t pkru; 1691 uint32_t padding; 1692 } XSavePKRU; 1693 1694 /* Ext. save area 17: AMX XTILECFG state */ 1695 typedef struct XSaveXTILECFG { 1696 uint8_t xtilecfg[64]; 1697 } XSaveXTILECFG; 1698 1699 /* Ext. save area 18: AMX XTILEDATA state */ 1700 typedef struct XSaveXTILEDATA { 1701 uint8_t xtiledata[8][1024]; 1702 } XSaveXTILEDATA; 1703 1704 typedef struct { 1705 uint64_t from; 1706 uint64_t to; 1707 uint64_t info; 1708 } LBREntry; 1709 1710 #define ARCH_LBR_NR_ENTRIES 32 1711 1712 /* Ext. save area 19: Supervisor mode Arch LBR state */ 1713 typedef struct XSavesArchLBR { 1714 uint64_t lbr_ctl; 1715 uint64_t lbr_depth; 1716 uint64_t ler_from; 1717 uint64_t ler_to; 1718 uint64_t ler_info; 1719 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 1720 } XSavesArchLBR; 1721 1722 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1723 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1724 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1725 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1726 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1727 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1728 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 1729 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40); 1730 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000); 1731 QEMU_BUILD_BUG_ON(sizeof(XSavesArchLBR) != 0x328); 1732 1733 typedef struct ExtSaveArea { 1734 uint32_t feature, bits; 1735 uint32_t offset, size; 1736 uint32_t ecx; 1737 } ExtSaveArea; 1738 1739 #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1) 1740 1741 extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT]; 1742 1743 typedef enum TPRAccess { 1744 TPR_ACCESS_READ, 1745 TPR_ACCESS_WRITE, 1746 } TPRAccess; 1747 1748 /* Cache information data structures: */ 1749 1750 enum CacheType { 1751 DATA_CACHE, 1752 INSTRUCTION_CACHE, 1753 UNIFIED_CACHE 1754 }; 1755 1756 typedef struct CPUCacheInfo { 1757 enum CacheType type; 1758 uint8_t level; 1759 /* Size in bytes */ 1760 uint32_t size; 1761 /* Line size, in bytes */ 1762 uint16_t line_size; 1763 /* 1764 * Associativity. 1765 * Note: representation of fully-associative caches is not implemented 1766 */ 1767 uint8_t associativity; 1768 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */ 1769 uint8_t partitions; 1770 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */ 1771 uint32_t sets; 1772 /* 1773 * Lines per tag. 1774 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006]. 1775 * (Is this synonym to @partitions?) 1776 */ 1777 uint8_t lines_per_tag; 1778 1779 /* Self-initializing cache */ 1780 bool self_init; 1781 /* 1782 * WBINVD/INVD is not guaranteed to act upon lower level caches of 1783 * non-originating threads sharing this cache. 1784 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0] 1785 */ 1786 bool no_invd_sharing; 1787 /* 1788 * Cache is inclusive of lower cache levels. 1789 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1]. 1790 */ 1791 bool inclusive; 1792 /* 1793 * A complex function is used to index the cache, potentially using all 1794 * address bits. CPUID[4].EDX[bit 2]. 1795 */ 1796 bool complex_indexing; 1797 1798 /* 1799 * Cache Topology. The level that cache is shared in. 1800 * Used to encode CPUID[4].EAX[bits 25:14] or 1801 * CPUID[0x8000001D].EAX[bits 25:14]. 1802 */ 1803 CpuTopologyLevel share_level; 1804 } CPUCacheInfo; 1805 1806 1807 typedef struct CPUCaches { 1808 CPUCacheInfo *l1d_cache; 1809 CPUCacheInfo *l1i_cache; 1810 CPUCacheInfo *l2_cache; 1811 CPUCacheInfo *l3_cache; 1812 } CPUCaches; 1813 1814 typedef struct HVFX86LazyFlags { 1815 target_ulong result; 1816 target_ulong auxbits; 1817 } HVFX86LazyFlags; 1818 1819 typedef struct CPUArchState { 1820 /* standard registers */ 1821 target_ulong regs[CPU_NB_REGS]; 1822 target_ulong eip; 1823 target_ulong eflags; /* eflags register. During CPU emulation, CC 1824 flags and DF are set to zero because they are 1825 stored elsewhere */ 1826 1827 /* emulator internal eflags handling */ 1828 target_ulong cc_dst; 1829 target_ulong cc_src; 1830 target_ulong cc_src2; 1831 uint32_t cc_op; 1832 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1833 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1834 are known at translation time. */ 1835 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1836 1837 /* segments */ 1838 SegmentCache segs[6]; /* selector values */ 1839 SegmentCache ldt; 1840 SegmentCache tr; 1841 SegmentCache gdt; /* only base and limit are used */ 1842 SegmentCache idt; /* only base and limit are used */ 1843 1844 target_ulong cr[5]; /* NOTE: cr1 is unused */ 1845 1846 bool pdptrs_valid; 1847 uint64_t pdptrs[4]; 1848 int32_t a20_mask; 1849 1850 BNDReg bnd_regs[4]; 1851 BNDCSReg bndcs_regs; 1852 uint64_t msr_bndcfgs; 1853 uint64_t efer; 1854 1855 /* Beginning of state preserved by INIT (dummy marker). */ 1856 struct {} start_init_save; 1857 1858 /* FPU state */ 1859 unsigned int fpstt; /* top of stack index */ 1860 uint16_t fpus; 1861 uint16_t fpuc; 1862 uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1863 FPReg fpregs[8]; 1864 /* KVM-only so far */ 1865 uint16_t fpop; 1866 uint16_t fpcs; 1867 uint16_t fpds; 1868 uint64_t fpip; 1869 uint64_t fpdp; 1870 1871 /* emulator internal variables */ 1872 float_status fp_status; 1873 floatx80 ft0; 1874 1875 float_status mmx_status; /* for 3DNow! float ops */ 1876 float_status sse_status; 1877 uint32_t mxcsr; 1878 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32] QEMU_ALIGNED(16); 1879 ZMMReg xmm_t0 QEMU_ALIGNED(16); 1880 MMXReg mmx_t0; 1881 1882 uint64_t opmask_regs[NB_OPMASK_REGS]; 1883 #ifdef TARGET_X86_64 1884 uint8_t xtilecfg[64]; 1885 uint8_t xtiledata[8192]; 1886 #endif 1887 1888 /* sysenter registers */ 1889 uint32_t sysenter_cs; 1890 target_ulong sysenter_esp; 1891 target_ulong sysenter_eip; 1892 uint64_t star; 1893 1894 uint64_t vm_hsave; 1895 1896 #ifdef TARGET_X86_64 1897 target_ulong lstar; 1898 target_ulong cstar; 1899 target_ulong fmask; 1900 target_ulong kernelgsbase; 1901 1902 /* FRED MSRs */ 1903 uint64_t fred_rsp0; 1904 uint64_t fred_rsp1; 1905 uint64_t fred_rsp2; 1906 uint64_t fred_rsp3; 1907 uint64_t fred_stklvls; 1908 uint64_t fred_ssp1; 1909 uint64_t fred_ssp2; 1910 uint64_t fred_ssp3; 1911 uint64_t fred_config; 1912 #endif 1913 1914 uint64_t tsc_adjust; 1915 uint64_t tsc_deadline; 1916 uint64_t tsc_aux; 1917 1918 uint64_t xcr0; 1919 1920 uint64_t mcg_status; 1921 uint64_t msr_ia32_misc_enable; 1922 uint64_t msr_ia32_feature_control; 1923 uint64_t msr_ia32_sgxlepubkeyhash[4]; 1924 1925 uint64_t msr_fixed_ctr_ctrl; 1926 uint64_t msr_global_ctrl; 1927 uint64_t msr_global_status; 1928 uint64_t msr_global_ovf_ctrl; 1929 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1930 uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1931 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1932 1933 uint64_t pat; 1934 uint32_t smbase; 1935 uint64_t msr_smi_count; 1936 1937 uint32_t pkru; 1938 uint32_t pkrs; 1939 uint32_t tsx_ctrl; 1940 1941 uint64_t spec_ctrl; 1942 uint64_t amd_tsc_scale_msr; 1943 uint64_t virt_ssbd; 1944 1945 /* End of state preserved by INIT (dummy marker). */ 1946 struct {} end_init_save; 1947 1948 uint64_t system_time_msr; 1949 uint64_t wall_clock_msr; 1950 uint64_t steal_time_msr; 1951 uint64_t async_pf_en_msr; 1952 uint64_t async_pf_int_msr; 1953 uint64_t pv_eoi_en_msr; 1954 uint64_t poll_control_msr; 1955 1956 /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1957 uint64_t msr_hv_hypercall; 1958 uint64_t msr_hv_guest_os_id; 1959 uint64_t msr_hv_tsc; 1960 uint64_t msr_hv_syndbg_control; 1961 uint64_t msr_hv_syndbg_status; 1962 uint64_t msr_hv_syndbg_send_page; 1963 uint64_t msr_hv_syndbg_recv_page; 1964 uint64_t msr_hv_syndbg_pending_page; 1965 uint64_t msr_hv_syndbg_options; 1966 1967 /* Per-VCPU HV MSRs */ 1968 uint64_t msr_hv_vapic; 1969 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1970 uint64_t msr_hv_runtime; 1971 uint64_t msr_hv_synic_control; 1972 uint64_t msr_hv_synic_evt_page; 1973 uint64_t msr_hv_synic_msg_page; 1974 uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 1975 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 1976 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 1977 uint64_t msr_hv_reenlightenment_control; 1978 uint64_t msr_hv_tsc_emulation_control; 1979 uint64_t msr_hv_tsc_emulation_status; 1980 1981 uint64_t msr_rtit_ctrl; 1982 uint64_t msr_rtit_status; 1983 uint64_t msr_rtit_output_base; 1984 uint64_t msr_rtit_output_mask; 1985 uint64_t msr_rtit_cr3_match; 1986 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS]; 1987 1988 /* Per-VCPU XFD MSRs */ 1989 uint64_t msr_xfd; 1990 uint64_t msr_xfd_err; 1991 1992 /* Per-VCPU Arch LBR MSRs */ 1993 uint64_t msr_lbr_ctl; 1994 uint64_t msr_lbr_depth; 1995 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 1996 1997 /* AMD MSRC001_0015 Hardware Configuration */ 1998 uint64_t msr_hwcr; 1999 2000 /* exception/interrupt handling */ 2001 int error_code; 2002 int exception_is_int; 2003 target_ulong exception_next_eip; 2004 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 2005 union { 2006 struct CPUBreakpoint *cpu_breakpoint[4]; 2007 struct CPUWatchpoint *cpu_watchpoint[4]; 2008 }; /* break/watchpoints for dr[0..3] */ 2009 int old_exception; /* exception in flight */ 2010 2011 uint64_t vm_vmcb; 2012 uint64_t tsc_offset; 2013 uint64_t intercept; 2014 uint16_t intercept_cr_read; 2015 uint16_t intercept_cr_write; 2016 uint16_t intercept_dr_read; 2017 uint16_t intercept_dr_write; 2018 uint32_t intercept_exceptions; 2019 uint64_t nested_cr3; 2020 uint32_t nested_pg_mode; 2021 uint8_t v_tpr; 2022 uint32_t int_ctl; 2023 2024 /* KVM states, automatically cleared on reset */ 2025 uint8_t nmi_injected; 2026 uint8_t nmi_pending; 2027 2028 uintptr_t retaddr; 2029 2030 /* RAPL MSR */ 2031 uint64_t msr_rapl_power_unit; 2032 uint64_t msr_pkg_energy_status; 2033 2034 /* Fields up to this point are cleared by a CPU reset */ 2035 struct {} end_reset_fields; 2036 2037 /* Fields after this point are preserved across CPU reset. */ 2038 2039 /* processor features (e.g. for CPUID insn) */ 2040 /* Minimum cpuid leaf 7 value */ 2041 uint32_t cpuid_level_func7; 2042 /* Actual cpuid leaf 7 value */ 2043 uint32_t cpuid_min_level_func7; 2044 /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 2045 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 2046 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 2047 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 2048 /* Actual level/xlevel/xlevel2 value: */ 2049 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 2050 uint32_t cpuid_vendor1; 2051 uint32_t cpuid_vendor2; 2052 uint32_t cpuid_vendor3; 2053 uint32_t cpuid_version; 2054 FeatureWordArray features; 2055 /* AVX10 version */ 2056 uint8_t avx10_version; 2057 /* Features that were explicitly enabled/disabled */ 2058 FeatureWordArray user_features; 2059 uint32_t cpuid_model[12]; 2060 /* Cache information for CPUID. When legacy-cache=on, the cache data 2061 * on each CPUID leaf will be different, because we keep compatibility 2062 * with old QEMU versions. 2063 */ 2064 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd; 2065 2066 /* MTRRs */ 2067 uint64_t mtrr_fixed[11]; 2068 uint64_t mtrr_deftype; 2069 MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 2070 2071 /* For KVM */ 2072 uint32_t mp_state; 2073 int32_t exception_nr; 2074 int32_t interrupt_injected; 2075 uint8_t soft_interrupt; 2076 uint8_t exception_pending; 2077 uint8_t exception_injected; 2078 uint8_t has_error_code; 2079 uint8_t exception_has_payload; 2080 uint64_t exception_payload; 2081 uint8_t triple_fault_pending; 2082 uint32_t ins_len; 2083 uint32_t sipi_vector; 2084 bool tsc_valid; 2085 int64_t tsc_khz; 2086 int64_t user_tsc_khz; /* for sanity check only */ 2087 uint64_t apic_bus_freq; 2088 uint64_t tsc; 2089 #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 2090 void *xsave_buf; 2091 uint32_t xsave_buf_len; 2092 #endif 2093 #if defined(CONFIG_KVM) 2094 struct kvm_nested_state *nested_state; 2095 MemoryRegion *xen_vcpu_info_mr; 2096 void *xen_vcpu_info_hva; 2097 uint64_t xen_vcpu_info_gpa; 2098 uint64_t xen_vcpu_info_default_gpa; 2099 uint64_t xen_vcpu_time_info_gpa; 2100 uint64_t xen_vcpu_runstate_gpa; 2101 uint8_t xen_vcpu_callback_vector; 2102 bool xen_callback_asserted; 2103 uint16_t xen_virq[XEN_NR_VIRQS]; 2104 uint64_t xen_singleshot_timer_ns; 2105 QEMUTimer *xen_singleshot_timer; 2106 uint64_t xen_periodic_timer_period; 2107 QEMUTimer *xen_periodic_timer; 2108 QemuMutex xen_timers_lock; 2109 #endif 2110 #if defined(CONFIG_HVF) 2111 HVFX86LazyFlags hvf_lflags; 2112 void *hvf_mmio_buf; 2113 #endif 2114 2115 uint64_t mcg_cap; 2116 uint64_t mcg_ctl; 2117 uint64_t mcg_ext_ctl; 2118 uint64_t mce_banks[MCE_BANKS_DEF*4]; 2119 uint64_t xstate_bv; 2120 2121 /* vmstate */ 2122 uint16_t fpus_vmstate; 2123 uint16_t fptag_vmstate; 2124 uint16_t fpregs_format_vmstate; 2125 2126 uint64_t xss; 2127 uint32_t umwait; 2128 2129 TPRAccess tpr_access_type; 2130 2131 X86CPUTopoInfo topo_info; 2132 2133 /* Bitmap of available CPU topology levels for this CPU. */ 2134 DECLARE_BITMAP(avail_cpu_topo, CPU_TOPOLOGY_LEVEL__MAX); 2135 } CPUX86State; 2136 2137 struct kvm_msrs; 2138 2139 /** 2140 * X86CPU: 2141 * @env: #CPUX86State 2142 * @migratable: If set, only migratable flags will be accepted when "enforce" 2143 * mode is used, and only migratable flags will be included in the "host" 2144 * CPU model. 2145 * 2146 * An x86 CPU. 2147 */ 2148 struct ArchCPU { 2149 CPUState parent_obj; 2150 2151 CPUX86State env; 2152 VMChangeStateEntry *vmsentry; 2153 2154 uint64_t ucode_rev; 2155 2156 uint32_t hyperv_spinlock_attempts; 2157 char *hyperv_vendor; 2158 bool hyperv_synic_kvm_only; 2159 uint64_t hyperv_features; 2160 bool hyperv_passthrough; 2161 OnOffAuto hyperv_no_nonarch_cs; 2162 uint32_t hyperv_vendor_id[3]; 2163 uint32_t hyperv_interface_id[4]; 2164 uint32_t hyperv_limits[3]; 2165 bool hyperv_enforce_cpuid; 2166 uint32_t hyperv_ver_id_build; 2167 uint16_t hyperv_ver_id_major; 2168 uint16_t hyperv_ver_id_minor; 2169 uint32_t hyperv_ver_id_sp; 2170 uint8_t hyperv_ver_id_sb; 2171 uint32_t hyperv_ver_id_sn; 2172 2173 bool check_cpuid; 2174 bool enforce_cpuid; 2175 /* 2176 * Force features to be enabled even if the host doesn't support them. 2177 * This is dangerous and should be done only for testing CPUID 2178 * compatibility. 2179 */ 2180 bool force_features; 2181 bool expose_kvm; 2182 bool expose_tcg; 2183 bool migratable; 2184 bool migrate_smi_count; 2185 bool max_features; /* Enable all supported features automatically */ 2186 uint32_t apic_id; 2187 2188 /* Enables publishing of TSC increment and Local APIC bus frequencies to 2189 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 2190 bool vmware_cpuid_freq; 2191 2192 /* if true the CPUID code directly forward host cache leaves to the guest */ 2193 bool cache_info_passthrough; 2194 2195 /* if true the CPUID code directly forwards 2196 * host monitor/mwait leaves to the guest */ 2197 struct { 2198 uint32_t eax; 2199 uint32_t ebx; 2200 uint32_t ecx; 2201 uint32_t edx; 2202 } mwait; 2203 2204 /* Features that were filtered out because of missing host capabilities */ 2205 FeatureWordArray filtered_features; 2206 2207 /* Enable PMU CPUID bits. This can't be enabled by default yet because 2208 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 2209 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 2210 * capabilities) directly to the guest. 2211 */ 2212 bool enable_pmu; 2213 2214 /* 2215 * Enable LBR_FMT bits of IA32_PERF_CAPABILITIES MSR. 2216 * This can't be initialized with a default because it doesn't have 2217 * stable ABI support yet. It is only allowed to pass all LBR_FMT bits 2218 * returned by kvm_arch_get_supported_msr_feature()(which depends on both 2219 * host CPU and kernel capabilities) to the guest. 2220 */ 2221 uint64_t lbr_fmt; 2222 2223 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 2224 * disabled by default to avoid breaking migration between QEMU with 2225 * different LMCE configurations. 2226 */ 2227 bool enable_lmce; 2228 2229 /* Compatibility bits for old machine types. 2230 * If true present virtual l3 cache for VM, the vcpus in the same virtual 2231 * socket share an virtual l3 cache. 2232 */ 2233 bool enable_l3_cache; 2234 2235 /* Compatibility bits for old machine types. 2236 * If true present L1 cache as per-thread, not per-core. 2237 */ 2238 bool l1_cache_per_core; 2239 2240 /* Compatibility bits for old machine types. 2241 * If true present the old cache topology information 2242 */ 2243 bool legacy_cache; 2244 2245 /* Compatibility bits for old machine types. 2246 * If true decode the CPUID Function 0x8000001E_ECX to support multiple 2247 * nodes per processor 2248 */ 2249 bool legacy_multi_node; 2250 2251 /* Compatibility bits for old machine types: */ 2252 bool enable_cpuid_0xb; 2253 2254 /* Enable auto level-increase for all CPUID leaves */ 2255 bool full_cpuid_auto_level; 2256 2257 /* Only advertise CPUID leaves defined by the vendor */ 2258 bool vendor_cpuid_only; 2259 2260 /* Only advertise TOPOEXT features that AMD defines */ 2261 bool amd_topoext_features_only; 2262 2263 /* Enable auto level-increase for Intel Processor Trace leave */ 2264 bool intel_pt_auto_level; 2265 2266 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 2267 bool fill_mtrr_mask; 2268 2269 /* if true override the phys_bits value with a value read from the host */ 2270 bool host_phys_bits; 2271 2272 /* if set, limit maximum value for phys_bits when host_phys_bits is true */ 2273 uint8_t host_phys_bits_limit; 2274 2275 /* Forcefully disable KVM PV features not exposed in guest CPUIDs */ 2276 bool kvm_pv_enforce_cpuid; 2277 2278 /* Number of physical address bits supported */ 2279 uint32_t phys_bits; 2280 2281 /* 2282 * Number of guest physical address bits available. Usually this is 2283 * identical to host physical address bits. With NPT or EPT 4-level 2284 * paging, guest physical address space might be restricted to 48 bits 2285 * even if the host cpu supports more physical address bits. 2286 */ 2287 uint32_t guest_phys_bits; 2288 2289 /* in order to simplify APIC support, we leave this pointer to the 2290 user */ 2291 struct DeviceState *apic_state; 2292 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 2293 Notifier machine_done; 2294 2295 struct kvm_msrs *kvm_msr_buf; 2296 2297 int32_t node_id; /* NUMA node this CPU belongs to */ 2298 int32_t socket_id; 2299 int32_t die_id; 2300 int32_t module_id; 2301 int32_t core_id; 2302 int32_t thread_id; 2303 2304 int32_t hv_max_vps; 2305 2306 bool xen_vapic; 2307 }; 2308 2309 typedef struct X86CPUModel X86CPUModel; 2310 2311 /** 2312 * X86CPUClass: 2313 * @cpu_def: CPU model definition 2314 * @host_cpuid_required: Whether CPU model requires cpuid from host. 2315 * @ordering: Ordering on the "-cpu help" CPU model list. 2316 * @migration_safe: See CpuDefinitionInfo::migration_safe 2317 * @static_model: See CpuDefinitionInfo::static 2318 * @parent_realize: The parent class' realize handler. 2319 * @parent_phases: The parent class' reset phase handlers. 2320 * 2321 * An x86 CPU model or family. 2322 */ 2323 struct X86CPUClass { 2324 CPUClass parent_class; 2325 2326 /* 2327 * CPU definition, automatically loaded by instance_init if not NULL. 2328 * Should be eventually replaced by subclass-specific property defaults. 2329 */ 2330 const X86CPUModel *model; 2331 2332 bool host_cpuid_required; 2333 int ordering; 2334 bool migration_safe; 2335 bool static_model; 2336 2337 /* 2338 * Optional description of CPU model. 2339 * If unavailable, cpu_def->model_id is used. 2340 */ 2341 const char *model_description; 2342 2343 DeviceRealize parent_realize; 2344 DeviceUnrealize parent_unrealize; 2345 ResettablePhases parent_phases; 2346 }; 2347 2348 #ifndef CONFIG_USER_ONLY 2349 extern const VMStateDescription vmstate_x86_cpu; 2350 #endif 2351 2352 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 2353 int cpuid, DumpState *s); 2354 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 2355 int cpuid, DumpState *s); 2356 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 2357 DumpState *s); 2358 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 2359 DumpState *s); 2360 2361 bool x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 2362 Error **errp); 2363 2364 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); 2365 2366 int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 2367 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 2368 void x86_cpu_gdb_init(CPUState *cs); 2369 2370 void x86_cpu_list(void); 2371 int cpu_x86_support_mca_broadcast(CPUX86State *env); 2372 2373 #ifndef CONFIG_USER_ONLY 2374 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request); 2375 2376 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, 2377 MemTxAttrs *attrs); 2378 int cpu_get_pic_interrupt(CPUX86State *s); 2379 2380 /* MS-DOS compatibility mode FPU exception support */ 2381 void x86_register_ferr_irq(qemu_irq irq); 2382 void fpu_check_raise_ferr_irq(CPUX86State *s); 2383 void cpu_set_ignne(void); 2384 void cpu_clear_ignne(void); 2385 #endif 2386 2387 /* mpx_helper.c */ 2388 void cpu_sync_bndcs_hflags(CPUX86State *env); 2389 2390 /* this function must always be used to load data in the segment 2391 cache: it synchronizes the hflags with the segment cache values */ 2392 static inline void cpu_x86_load_seg_cache(CPUX86State *env, 2393 X86Seg seg_reg, unsigned int selector, 2394 target_ulong base, 2395 unsigned int limit, 2396 unsigned int flags) 2397 { 2398 SegmentCache *sc; 2399 unsigned int new_hflags; 2400 2401 sc = &env->segs[seg_reg]; 2402 sc->selector = selector; 2403 sc->base = base; 2404 sc->limit = limit; 2405 sc->flags = flags; 2406 2407 /* update the hidden flags */ 2408 { 2409 if (seg_reg == R_CS) { 2410 #ifdef TARGET_X86_64 2411 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 2412 /* long mode */ 2413 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 2414 env->hflags &= ~(HF_ADDSEG_MASK); 2415 } else 2416 #endif 2417 { 2418 /* legacy / compatibility case */ 2419 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 2420 >> (DESC_B_SHIFT - HF_CS32_SHIFT); 2421 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 2422 new_hflags; 2423 } 2424 } 2425 if (seg_reg == R_SS) { 2426 int cpl = (flags >> DESC_DPL_SHIFT) & 3; 2427 #if HF_CPL_MASK != 3 2428 #error HF_CPL_MASK is hardcoded 2429 #endif 2430 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 2431 /* Possibly switch between BNDCFGS and BNDCFGU */ 2432 cpu_sync_bndcs_hflags(env); 2433 } 2434 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 2435 >> (DESC_B_SHIFT - HF_SS32_SHIFT); 2436 if (env->hflags & HF_CS64_MASK) { 2437 /* zero base assumed for DS, ES and SS in long mode */ 2438 } else if (!(env->cr[0] & CR0_PE_MASK) || 2439 (env->eflags & VM_MASK) || 2440 !(env->hflags & HF_CS32_MASK)) { 2441 /* XXX: try to avoid this test. The problem comes from the 2442 fact that is real mode or vm86 mode we only modify the 2443 'base' and 'selector' fields of the segment cache to go 2444 faster. A solution may be to force addseg to one in 2445 translate-i386.c. */ 2446 new_hflags |= HF_ADDSEG_MASK; 2447 } else { 2448 new_hflags |= ((env->segs[R_DS].base | 2449 env->segs[R_ES].base | 2450 env->segs[R_SS].base) != 0) << 2451 HF_ADDSEG_SHIFT; 2452 } 2453 env->hflags = (env->hflags & 2454 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 2455 } 2456 } 2457 2458 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 2459 uint8_t sipi_vector) 2460 { 2461 CPUState *cs = CPU(cpu); 2462 CPUX86State *env = &cpu->env; 2463 2464 env->eip = 0; 2465 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 2466 sipi_vector << 12, 2467 env->segs[R_CS].limit, 2468 env->segs[R_CS].flags); 2469 cs->halted = 0; 2470 } 2471 2472 uint64_t cpu_x86_get_msr_core_thread_count(X86CPU *cpu); 2473 2474 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 2475 target_ulong *base, unsigned int *limit, 2476 unsigned int *flags); 2477 2478 /* op_helper.c */ 2479 /* used for debug or cpu save/restore */ 2480 2481 /* cpu-exec.c */ 2482 /* 2483 * The following helpers are only usable in user mode simulation. 2484 * The host pointers should come from lock_user(). 2485 */ 2486 void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector); 2487 void cpu_x86_fsave(CPUX86State *s, void *host, size_t len); 2488 void cpu_x86_frstor(CPUX86State *s, void *host, size_t len); 2489 void cpu_x86_fxsave(CPUX86State *s, void *host, size_t len); 2490 void cpu_x86_fxrstor(CPUX86State *s, void *host, size_t len); 2491 void cpu_x86_xsave(CPUX86State *s, void *host, size_t len, uint64_t rbfm); 2492 bool cpu_x86_xrstor(CPUX86State *s, void *host, size_t len, uint64_t rbfm); 2493 2494 /* cpu.c */ 2495 void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1, 2496 uint32_t vendor2, uint32_t vendor3); 2497 typedef struct PropValue { 2498 const char *prop, *value; 2499 } PropValue; 2500 void x86_cpu_apply_props(X86CPU *cpu, PropValue *props); 2501 2502 void x86_cpu_after_reset(X86CPU *cpu); 2503 2504 uint32_t cpu_x86_virtual_addr_width(CPUX86State *env); 2505 2506 /* cpu.c other functions (cpuid) */ 2507 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 2508 uint32_t *eax, uint32_t *ebx, 2509 uint32_t *ecx, uint32_t *edx); 2510 void cpu_clear_apic_feature(CPUX86State *env); 2511 void cpu_set_apic_feature(CPUX86State *env); 2512 void host_cpuid(uint32_t function, uint32_t count, 2513 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 2514 bool cpu_has_x2apic_feature(CPUX86State *env); 2515 2516 /* helper.c */ 2517 void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 2518 void cpu_sync_avx_hflag(CPUX86State *env); 2519 2520 #ifndef CONFIG_USER_ONLY 2521 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 2522 { 2523 return !!attrs.secure; 2524 } 2525 2526 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 2527 { 2528 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 2529 } 2530 2531 /* 2532 * load efer and update the corresponding hflags. XXX: do consistency 2533 * checks with cpuid bits? 2534 */ 2535 void cpu_load_efer(CPUX86State *env, uint64_t val); 2536 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 2537 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 2538 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 2539 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 2540 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 2541 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 2542 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 2543 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 2544 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 2545 #endif 2546 2547 /* will be suppressed */ 2548 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 2549 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 2550 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 2551 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 2552 2553 /* hw/pc.c */ 2554 uint64_t cpu_get_tsc(CPUX86State *env); 2555 2556 #define CPU_RESOLVING_TYPE TYPE_X86_CPU 2557 2558 #ifdef TARGET_X86_64 2559 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 2560 #else 2561 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 2562 #endif 2563 2564 #define cpu_list x86_cpu_list 2565 2566 /* MMU modes definitions */ 2567 #define MMU_KSMAP64_IDX 0 2568 #define MMU_KSMAP32_IDX 1 2569 #define MMU_USER64_IDX 2 2570 #define MMU_USER32_IDX 3 2571 #define MMU_KNOSMAP64_IDX 4 2572 #define MMU_KNOSMAP32_IDX 5 2573 #define MMU_PHYS_IDX 6 2574 #define MMU_NESTED_IDX 7 2575 2576 #ifdef CONFIG_USER_ONLY 2577 #ifdef TARGET_X86_64 2578 #define MMU_USER_IDX MMU_USER64_IDX 2579 #else 2580 #define MMU_USER_IDX MMU_USER32_IDX 2581 #endif 2582 #endif 2583 2584 static inline bool is_mmu_index_smap(int mmu_index) 2585 { 2586 return (mmu_index & ~1) == MMU_KSMAP64_IDX; 2587 } 2588 2589 static inline bool is_mmu_index_user(int mmu_index) 2590 { 2591 return (mmu_index & ~1) == MMU_USER64_IDX; 2592 } 2593 2594 static inline bool is_mmu_index_32(int mmu_index) 2595 { 2596 assert(mmu_index < MMU_PHYS_IDX); 2597 return mmu_index & 1; 2598 } 2599 2600 int x86_mmu_index_pl(CPUX86State *env, unsigned pl); 2601 int cpu_mmu_index_kernel(CPUX86State *env); 2602 2603 #define CC_DST (env->cc_dst) 2604 #define CC_SRC (env->cc_src) 2605 #define CC_SRC2 (env->cc_src2) 2606 #define CC_OP (env->cc_op) 2607 2608 #include "exec/cpu-all.h" 2609 #include "svm.h" 2610 2611 #if !defined(CONFIG_USER_ONLY) 2612 #include "hw/i386/apic.h" 2613 #endif 2614 2615 static inline void cpu_get_tb_cpu_state(CPUX86State *env, vaddr *pc, 2616 uint64_t *cs_base, uint32_t *flags) 2617 { 2618 *flags = env->hflags | 2619 (env->eflags & (IOPL_MASK | TF_MASK | RF_MASK | VM_MASK | AC_MASK)); 2620 if (env->hflags & HF_CS64_MASK) { 2621 *cs_base = 0; 2622 *pc = env->eip; 2623 } else { 2624 *cs_base = env->segs[R_CS].base; 2625 *pc = (uint32_t)(*cs_base + env->eip); 2626 } 2627 } 2628 2629 void do_cpu_init(X86CPU *cpu); 2630 2631 #define MCE_INJECT_BROADCAST 1 2632 #define MCE_INJECT_UNCOND_AO 2 2633 2634 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 2635 uint64_t status, uint64_t mcg_status, uint64_t addr, 2636 uint64_t misc, int flags); 2637 2638 uint32_t cpu_cc_compute_all(CPUX86State *env1); 2639 2640 static inline uint32_t cpu_compute_eflags(CPUX86State *env) 2641 { 2642 uint32_t eflags = env->eflags; 2643 if (tcg_enabled()) { 2644 eflags |= cpu_cc_compute_all(env) | (env->df & DF_MASK); 2645 } 2646 return eflags; 2647 } 2648 2649 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 2650 { 2651 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 2652 } 2653 2654 static inline int32_t x86_get_a20_mask(CPUX86State *env) 2655 { 2656 if (env->hflags & HF_SMM_MASK) { 2657 return -1; 2658 } else { 2659 return env->a20_mask; 2660 } 2661 } 2662 2663 static inline bool cpu_has_vmx(CPUX86State *env) 2664 { 2665 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX; 2666 } 2667 2668 static inline bool cpu_has_svm(CPUX86State *env) 2669 { 2670 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM; 2671 } 2672 2673 /* 2674 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set. 2675 * Since it was set, CR4.VMXE must remain set as long as vCPU is in 2676 * VMX operation. This is because CR4.VMXE is one of the bits set 2677 * in MSR_IA32_VMX_CR4_FIXED1. 2678 * 2679 * There is one exception to above statement when vCPU enters SMM mode. 2680 * When a vCPU enters SMM mode, it temporarily exit VMX operation and 2681 * may also reset CR4.VMXE during execution in SMM mode. 2682 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation 2683 * and CR4.VMXE is restored to it's original value of being set. 2684 * 2685 * Therefore, when vCPU is not in SMM mode, we can infer whether 2686 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot 2687 * know for certain. 2688 */ 2689 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env) 2690 { 2691 return cpu_has_vmx(env) && 2692 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK)); 2693 } 2694 2695 /* excp_helper.c */ 2696 int get_pg_mode(CPUX86State *env); 2697 2698 /* fpu_helper.c */ 2699 2700 /* Set all non-runtime-variable float_status fields to x86 handling */ 2701 void cpu_init_fp_statuses(CPUX86State *env); 2702 void update_fp_status(CPUX86State *env); 2703 void update_mxcsr_status(CPUX86State *env); 2704 void update_mxcsr_from_sse_status(CPUX86State *env); 2705 2706 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 2707 { 2708 env->mxcsr = mxcsr; 2709 if (tcg_enabled()) { 2710 update_mxcsr_status(env); 2711 } 2712 } 2713 2714 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 2715 { 2716 env->fpuc = fpuc; 2717 if (tcg_enabled()) { 2718 update_fp_status(env); 2719 } 2720 } 2721 2722 /* svm_helper.c */ 2723 #ifdef CONFIG_USER_ONLY 2724 static inline void 2725 cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2726 uint64_t param, uintptr_t retaddr) 2727 { /* no-op */ } 2728 static inline bool 2729 cpu_svm_has_intercept(CPUX86State *env, uint32_t type) 2730 { return false; } 2731 #else 2732 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2733 uint64_t param, uintptr_t retaddr); 2734 bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type); 2735 #endif 2736 2737 /* apic.c */ 2738 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 2739 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip, 2740 TPRAccess access); 2741 2742 /* Special values for X86CPUVersion: */ 2743 2744 /* Resolve to latest CPU version */ 2745 #define CPU_VERSION_LATEST -1 2746 2747 /* 2748 * Resolve to version defined by current machine type. 2749 * See x86_cpu_set_default_version() 2750 */ 2751 #define CPU_VERSION_AUTO -2 2752 2753 /* Don't resolve to any versioned CPU models, like old QEMU versions */ 2754 #define CPU_VERSION_LEGACY 0 2755 2756 typedef int X86CPUVersion; 2757 2758 /* 2759 * Set default CPU model version for CPU models having 2760 * version == CPU_VERSION_AUTO. 2761 */ 2762 void x86_cpu_set_default_version(X86CPUVersion version); 2763 2764 #ifndef CONFIG_USER_ONLY 2765 2766 void do_cpu_sipi(X86CPU *cpu); 2767 2768 #define APIC_DEFAULT_ADDRESS 0xfee00000 2769 #define APIC_SPACE_SIZE 0x100000 2770 2771 /* cpu-dump.c */ 2772 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags); 2773 2774 #endif 2775 2776 /* cpu.c */ 2777 bool cpu_is_bsp(X86CPU *cpu); 2778 2779 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen); 2780 void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen); 2781 uint32_t xsave_area_size(uint64_t mask, bool compacted); 2782 void x86_update_hflags(CPUX86State* env); 2783 2784 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat) 2785 { 2786 return !!(cpu->hyperv_features & BIT(feat)); 2787 } 2788 2789 static inline uint64_t cr4_reserved_bits(CPUX86State *env) 2790 { 2791 uint64_t reserved_bits = CR4_RESERVED_MASK; 2792 if (!env->features[FEAT_XSAVE]) { 2793 reserved_bits |= CR4_OSXSAVE_MASK; 2794 } 2795 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) { 2796 reserved_bits |= CR4_SMEP_MASK; 2797 } 2798 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) { 2799 reserved_bits |= CR4_SMAP_MASK; 2800 } 2801 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) { 2802 reserved_bits |= CR4_FSGSBASE_MASK; 2803 } 2804 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) { 2805 reserved_bits |= CR4_PKE_MASK; 2806 } 2807 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) { 2808 reserved_bits |= CR4_LA57_MASK; 2809 } 2810 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) { 2811 reserved_bits |= CR4_UMIP_MASK; 2812 } 2813 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) { 2814 reserved_bits |= CR4_PKS_MASK; 2815 } 2816 if (!(env->features[FEAT_7_1_EAX] & CPUID_7_1_EAX_LAM)) { 2817 reserved_bits |= CR4_LAM_SUP_MASK; 2818 } 2819 if (!(env->features[FEAT_7_1_EAX] & CPUID_7_1_EAX_FRED)) { 2820 reserved_bits |= CR4_FRED_MASK; 2821 } 2822 return reserved_bits; 2823 } 2824 2825 static inline bool ctl_has_irq(CPUX86State *env) 2826 { 2827 uint32_t int_prio; 2828 uint32_t tpr; 2829 2830 int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT; 2831 tpr = env->int_ctl & V_TPR_MASK; 2832 2833 if (env->int_ctl & V_IGN_TPR_MASK) { 2834 return (env->int_ctl & V_IRQ_MASK); 2835 } 2836 2837 return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr); 2838 } 2839 2840 #if defined(TARGET_X86_64) && \ 2841 defined(CONFIG_USER_ONLY) && \ 2842 defined(CONFIG_LINUX) 2843 # define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20) 2844 #endif 2845 2846 #endif /* I386_CPU_H */ 2847