1 /* 2 * i386 virtual CPU header 3 * 4 * Copyright (c) 2003 Fabrice Bellard 5 * 6 * This library is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU Lesser General Public 8 * License as published by the Free Software Foundation; either 9 * version 2.1 of the License, or (at your option) any later version. 10 * 11 * This library is distributed in the hope that it will be useful, 12 * but WITHOUT ANY WARRANTY; without even the implied warranty of 13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 14 * Lesser General Public License for more details. 15 * 16 * You should have received a copy of the GNU Lesser General Public 17 * License along with this library; if not, see <http://www.gnu.org/licenses/>. 18 */ 19 20 #ifndef I386_CPU_H 21 #define I386_CPU_H 22 23 #include "system/tcg.h" 24 #include "cpu-qom.h" 25 #include "kvm/hyperv-proto.h" 26 #include "exec/cpu-common.h" 27 #include "exec/cpu-defs.h" 28 #include "exec/cpu-interrupt.h" 29 #include "exec/memop.h" 30 #include "hw/i386/topology.h" 31 #include "qapi/qapi-types-common.h" 32 #include "qemu/cpu-float.h" 33 #include "qemu/timer.h" 34 #include "standard-headers/asm-x86/kvm_para.h" 35 36 #define XEN_NR_VIRQS 24 37 38 #ifdef TARGET_X86_64 39 #define I386_ELF_MACHINE EM_X86_64 40 #define ELF_MACHINE_UNAME "x86_64" 41 #else 42 #define I386_ELF_MACHINE EM_386 43 #define ELF_MACHINE_UNAME "i686" 44 #endif 45 46 enum { 47 R_EAX = 0, 48 R_ECX = 1, 49 R_EDX = 2, 50 R_EBX = 3, 51 R_ESP = 4, 52 R_EBP = 5, 53 R_ESI = 6, 54 R_EDI = 7, 55 R_R8 = 8, 56 R_R9 = 9, 57 R_R10 = 10, 58 R_R11 = 11, 59 R_R12 = 12, 60 R_R13 = 13, 61 R_R14 = 14, 62 R_R15 = 15, 63 64 R_AL = 0, 65 R_CL = 1, 66 R_DL = 2, 67 R_BL = 3, 68 R_AH = 4, 69 R_CH = 5, 70 R_DH = 6, 71 R_BH = 7, 72 }; 73 74 typedef enum X86Seg { 75 R_ES = 0, 76 R_CS = 1, 77 R_SS = 2, 78 R_DS = 3, 79 R_FS = 4, 80 R_GS = 5, 81 R_LDTR = 6, 82 R_TR = 7, 83 } X86Seg; 84 85 /* segment descriptor fields */ 86 #define DESC_G_SHIFT 23 87 #define DESC_G_MASK (1 << DESC_G_SHIFT) 88 #define DESC_B_SHIFT 22 89 #define DESC_B_MASK (1 << DESC_B_SHIFT) 90 #define DESC_L_SHIFT 21 /* x86_64 only : 64 bit code segment */ 91 #define DESC_L_MASK (1 << DESC_L_SHIFT) 92 #define DESC_AVL_SHIFT 20 93 #define DESC_AVL_MASK (1 << DESC_AVL_SHIFT) 94 #define DESC_P_SHIFT 15 95 #define DESC_P_MASK (1 << DESC_P_SHIFT) 96 #define DESC_DPL_SHIFT 13 97 #define DESC_DPL_MASK (3 << DESC_DPL_SHIFT) 98 #define DESC_S_SHIFT 12 99 #define DESC_S_MASK (1 << DESC_S_SHIFT) 100 #define DESC_TYPE_SHIFT 8 101 #define DESC_TYPE_MASK (15 << DESC_TYPE_SHIFT) 102 #define DESC_A_MASK (1 << 8) 103 104 #define DESC_CS_MASK (1 << 11) /* 1=code segment 0=data segment */ 105 #define DESC_C_MASK (1 << 10) /* code: conforming */ 106 #define DESC_R_MASK (1 << 9) /* code: readable */ 107 108 #define DESC_E_MASK (1 << 10) /* data: expansion direction */ 109 #define DESC_W_MASK (1 << 9) /* data: writable */ 110 111 #define DESC_TSS_BUSY_MASK (1 << 9) 112 113 /* eflags masks */ 114 #define CC_C 0x0001 115 #define CC_P 0x0004 116 #define CC_A 0x0010 117 #define CC_Z 0x0040 118 #define CC_S 0x0080 119 #define CC_O 0x0800 120 121 #define TF_SHIFT 8 122 #define IOPL_SHIFT 12 123 #define VM_SHIFT 17 124 125 #define TF_MASK 0x00000100 126 #define IF_MASK 0x00000200 127 #define DF_MASK 0x00000400 128 #define IOPL_MASK 0x00003000 129 #define NT_MASK 0x00004000 130 #define RF_MASK 0x00010000 131 #define VM_MASK 0x00020000 132 #define AC_MASK 0x00040000 133 #define VIF_MASK 0x00080000 134 #define VIP_MASK 0x00100000 135 #define ID_MASK 0x00200000 136 137 /* hidden flags - used internally by qemu to represent additional cpu 138 states. Only the INHIBIT_IRQ, SMM and SVMI are not redundant. We 139 avoid using the IOPL_MASK, TF_MASK, VM_MASK and AC_MASK bit 140 positions to ease oring with eflags. */ 141 /* current cpl */ 142 #define HF_CPL_SHIFT 0 143 /* true if hardware interrupts must be disabled for next instruction */ 144 #define HF_INHIBIT_IRQ_SHIFT 3 145 /* 16 or 32 segments */ 146 #define HF_CS32_SHIFT 4 147 #define HF_SS32_SHIFT 5 148 /* zero base for DS, ES and SS : can be '0' only in 32 bit CS segment */ 149 #define HF_ADDSEG_SHIFT 6 150 /* copy of CR0.PE (protected mode) */ 151 #define HF_PE_SHIFT 7 152 #define HF_TF_SHIFT 8 /* must be same as eflags */ 153 #define HF_MP_SHIFT 9 /* the order must be MP, EM, TS */ 154 #define HF_EM_SHIFT 10 155 #define HF_TS_SHIFT 11 156 #define HF_IOPL_SHIFT 12 /* must be same as eflags */ 157 #define HF_LMA_SHIFT 14 /* only used on x86_64: long mode active */ 158 #define HF_CS64_SHIFT 15 /* only used on x86_64: 64 bit code segment */ 159 #define HF_RF_SHIFT 16 /* must be same as eflags */ 160 #define HF_VM_SHIFT 17 /* must be same as eflags */ 161 #define HF_AC_SHIFT 18 /* must be same as eflags */ 162 #define HF_SMM_SHIFT 19 /* CPU in SMM mode */ 163 #define HF_SVME_SHIFT 20 /* SVME enabled (copy of EFER.SVME) */ 164 #define HF_GUEST_SHIFT 21 /* SVM intercepts are active */ 165 #define HF_OSFXSR_SHIFT 22 /* CR4.OSFXSR */ 166 #define HF_SMAP_SHIFT 23 /* CR4.SMAP */ 167 #define HF_IOBPT_SHIFT 24 /* an io breakpoint enabled */ 168 #define HF_MPX_EN_SHIFT 25 /* MPX Enabled (CR4+XCR0+BNDCFGx) */ 169 #define HF_MPX_IU_SHIFT 26 /* BND registers in-use */ 170 #define HF_UMIP_SHIFT 27 /* CR4.UMIP */ 171 #define HF_AVX_EN_SHIFT 28 /* AVX Enabled (CR4+XCR0) */ 172 173 #define HF_CPL_MASK (3 << HF_CPL_SHIFT) 174 #define HF_INHIBIT_IRQ_MASK (1 << HF_INHIBIT_IRQ_SHIFT) 175 #define HF_CS32_MASK (1 << HF_CS32_SHIFT) 176 #define HF_SS32_MASK (1 << HF_SS32_SHIFT) 177 #define HF_ADDSEG_MASK (1 << HF_ADDSEG_SHIFT) 178 #define HF_PE_MASK (1 << HF_PE_SHIFT) 179 #define HF_TF_MASK (1 << HF_TF_SHIFT) 180 #define HF_MP_MASK (1 << HF_MP_SHIFT) 181 #define HF_EM_MASK (1 << HF_EM_SHIFT) 182 #define HF_TS_MASK (1 << HF_TS_SHIFT) 183 #define HF_IOPL_MASK (3 << HF_IOPL_SHIFT) 184 #define HF_LMA_MASK (1 << HF_LMA_SHIFT) 185 #define HF_CS64_MASK (1 << HF_CS64_SHIFT) 186 #define HF_RF_MASK (1 << HF_RF_SHIFT) 187 #define HF_VM_MASK (1 << HF_VM_SHIFT) 188 #define HF_AC_MASK (1 << HF_AC_SHIFT) 189 #define HF_SMM_MASK (1 << HF_SMM_SHIFT) 190 #define HF_SVME_MASK (1 << HF_SVME_SHIFT) 191 #define HF_GUEST_MASK (1 << HF_GUEST_SHIFT) 192 #define HF_OSFXSR_MASK (1 << HF_OSFXSR_SHIFT) 193 #define HF_SMAP_MASK (1 << HF_SMAP_SHIFT) 194 #define HF_IOBPT_MASK (1 << HF_IOBPT_SHIFT) 195 #define HF_MPX_EN_MASK (1 << HF_MPX_EN_SHIFT) 196 #define HF_MPX_IU_MASK (1 << HF_MPX_IU_SHIFT) 197 #define HF_UMIP_MASK (1 << HF_UMIP_SHIFT) 198 #define HF_AVX_EN_MASK (1 << HF_AVX_EN_SHIFT) 199 200 /* hflags2 */ 201 202 #define HF2_GIF_SHIFT 0 /* if set CPU takes interrupts */ 203 #define HF2_HIF_SHIFT 1 /* value of IF_MASK when entering SVM */ 204 #define HF2_NMI_SHIFT 2 /* CPU serving NMI */ 205 #define HF2_VINTR_SHIFT 3 /* value of V_INTR_MASKING bit */ 206 #define HF2_SMM_INSIDE_NMI_SHIFT 4 /* CPU serving SMI nested inside NMI */ 207 #define HF2_MPX_PR_SHIFT 5 /* BNDCFGx.BNDPRESERVE */ 208 #define HF2_NPT_SHIFT 6 /* Nested Paging enabled */ 209 #define HF2_IGNNE_SHIFT 7 /* Ignore CR0.NE=0 */ 210 #define HF2_VGIF_SHIFT 8 /* Can take VIRQ*/ 211 212 #define HF2_GIF_MASK (1 << HF2_GIF_SHIFT) 213 #define HF2_HIF_MASK (1 << HF2_HIF_SHIFT) 214 #define HF2_NMI_MASK (1 << HF2_NMI_SHIFT) 215 #define HF2_VINTR_MASK (1 << HF2_VINTR_SHIFT) 216 #define HF2_SMM_INSIDE_NMI_MASK (1 << HF2_SMM_INSIDE_NMI_SHIFT) 217 #define HF2_MPX_PR_MASK (1 << HF2_MPX_PR_SHIFT) 218 #define HF2_NPT_MASK (1 << HF2_NPT_SHIFT) 219 #define HF2_IGNNE_MASK (1 << HF2_IGNNE_SHIFT) 220 #define HF2_VGIF_MASK (1 << HF2_VGIF_SHIFT) 221 222 #define CR0_PE_SHIFT 0 223 #define CR0_MP_SHIFT 1 224 225 #define CR0_PE_MASK (1U << 0) 226 #define CR0_MP_MASK (1U << 1) 227 #define CR0_EM_MASK (1U << 2) 228 #define CR0_TS_MASK (1U << 3) 229 #define CR0_ET_MASK (1U << 4) 230 #define CR0_NE_MASK (1U << 5) 231 #define CR0_WP_MASK (1U << 16) 232 #define CR0_AM_MASK (1U << 18) 233 #define CR0_NW_MASK (1U << 29) 234 #define CR0_CD_MASK (1U << 30) 235 #define CR0_PG_MASK (1U << 31) 236 237 #define CR4_VME_MASK (1U << 0) 238 #define CR4_PVI_MASK (1U << 1) 239 #define CR4_TSD_MASK (1U << 2) 240 #define CR4_DE_MASK (1U << 3) 241 #define CR4_PSE_MASK (1U << 4) 242 #define CR4_PAE_MASK (1U << 5) 243 #define CR4_MCE_MASK (1U << 6) 244 #define CR4_PGE_MASK (1U << 7) 245 #define CR4_PCE_MASK (1U << 8) 246 #define CR4_OSFXSR_SHIFT 9 247 #define CR4_OSFXSR_MASK (1U << CR4_OSFXSR_SHIFT) 248 #define CR4_OSXMMEXCPT_MASK (1U << 10) 249 #define CR4_UMIP_MASK (1U << 11) 250 #define CR4_LA57_MASK (1U << 12) 251 #define CR4_VMXE_MASK (1U << 13) 252 #define CR4_SMXE_MASK (1U << 14) 253 #define CR4_FSGSBASE_MASK (1U << 16) 254 #define CR4_PCIDE_MASK (1U << 17) 255 #define CR4_OSXSAVE_MASK (1U << 18) 256 #define CR4_SMEP_MASK (1U << 20) 257 #define CR4_SMAP_MASK (1U << 21) 258 #define CR4_PKE_MASK (1U << 22) 259 #define CR4_PKS_MASK (1U << 24) 260 #define CR4_LAM_SUP_MASK (1U << 28) 261 262 #ifdef TARGET_X86_64 263 #define CR4_FRED_MASK (1ULL << 32) 264 #else 265 #define CR4_FRED_MASK 0 266 #endif 267 268 #define CR4_RESERVED_MASK \ 269 (~(target_ulong)(CR4_VME_MASK | CR4_PVI_MASK | CR4_TSD_MASK \ 270 | CR4_DE_MASK | CR4_PSE_MASK | CR4_PAE_MASK \ 271 | CR4_MCE_MASK | CR4_PGE_MASK | CR4_PCE_MASK \ 272 | CR4_OSFXSR_MASK | CR4_OSXMMEXCPT_MASK | CR4_UMIP_MASK \ 273 | CR4_LA57_MASK \ 274 | CR4_FSGSBASE_MASK | CR4_PCIDE_MASK | CR4_OSXSAVE_MASK \ 275 | CR4_SMEP_MASK | CR4_SMAP_MASK | CR4_PKE_MASK | CR4_PKS_MASK \ 276 | CR4_LAM_SUP_MASK | CR4_FRED_MASK)) 277 278 #define DR6_BD (1 << 13) 279 #define DR6_BS (1 << 14) 280 #define DR6_BT (1 << 15) 281 #define DR6_FIXED_1 0xffff0ff0 282 283 #define DR7_GD (1 << 13) 284 #define DR7_TYPE_SHIFT 16 285 #define DR7_LEN_SHIFT 18 286 #define DR7_FIXED_1 0x00000400 287 #define DR7_GLOBAL_BP_MASK 0xaa 288 #define DR7_LOCAL_BP_MASK 0x55 289 #define DR7_MAX_BP 4 290 #define DR7_TYPE_BP_INST 0x0 291 #define DR7_TYPE_DATA_WR 0x1 292 #define DR7_TYPE_IO_RW 0x2 293 #define DR7_TYPE_DATA_RW 0x3 294 295 #define DR_RESERVED_MASK 0xffffffff00000000ULL 296 297 #define PG_PRESENT_BIT 0 298 #define PG_RW_BIT 1 299 #define PG_USER_BIT 2 300 #define PG_PWT_BIT 3 301 #define PG_PCD_BIT 4 302 #define PG_ACCESSED_BIT 5 303 #define PG_DIRTY_BIT 6 304 #define PG_PSE_BIT 7 305 #define PG_GLOBAL_BIT 8 306 #define PG_PSE_PAT_BIT 12 307 #define PG_PKRU_BIT 59 308 #define PG_NX_BIT 63 309 310 #define PG_PRESENT_MASK (1 << PG_PRESENT_BIT) 311 #define PG_RW_MASK (1 << PG_RW_BIT) 312 #define PG_USER_MASK (1 << PG_USER_BIT) 313 #define PG_PWT_MASK (1 << PG_PWT_BIT) 314 #define PG_PCD_MASK (1 << PG_PCD_BIT) 315 #define PG_ACCESSED_MASK (1 << PG_ACCESSED_BIT) 316 #define PG_DIRTY_MASK (1 << PG_DIRTY_BIT) 317 #define PG_PSE_MASK (1 << PG_PSE_BIT) 318 #define PG_GLOBAL_MASK (1 << PG_GLOBAL_BIT) 319 #define PG_PSE_PAT_MASK (1 << PG_PSE_PAT_BIT) 320 #define PG_ADDRESS_MASK 0x000ffffffffff000LL 321 #define PG_HI_USER_MASK 0x7ff0000000000000LL 322 #define PG_PKRU_MASK (15ULL << PG_PKRU_BIT) 323 #define PG_NX_MASK (1ULL << PG_NX_BIT) 324 325 #define PG_ERROR_W_BIT 1 326 327 #define PG_ERROR_P_MASK 0x01 328 #define PG_ERROR_W_MASK (1 << PG_ERROR_W_BIT) 329 #define PG_ERROR_U_MASK 0x04 330 #define PG_ERROR_RSVD_MASK 0x08 331 #define PG_ERROR_I_D_MASK 0x10 332 #define PG_ERROR_PK_MASK 0x20 333 334 #define PG_MODE_PAE (1 << 0) 335 #define PG_MODE_LMA (1 << 1) 336 #define PG_MODE_NXE (1 << 2) 337 #define PG_MODE_PSE (1 << 3) 338 #define PG_MODE_LA57 (1 << 4) 339 #define PG_MODE_SVM_MASK MAKE_64BIT_MASK(0, 15) 340 341 /* Bits of CR4 that do not affect the NPT page format. */ 342 #define PG_MODE_WP (1 << 16) 343 #define PG_MODE_PKE (1 << 17) 344 #define PG_MODE_PKS (1 << 18) 345 #define PG_MODE_SMEP (1 << 19) 346 #define PG_MODE_PG (1 << 20) 347 348 #define MCG_CTL_P (1ULL<<8) /* MCG_CAP register available */ 349 #define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */ 350 #define MCG_LMCE_P (1ULL<<27) /* Local Machine Check Supported */ 351 352 #define MCE_CAP_DEF (MCG_CTL_P|MCG_SER_P) 353 #define MCE_BANKS_DEF 10 354 355 #define MCG_CAP_BANKS_MASK 0xff 356 357 #define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */ 358 #define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */ 359 #define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */ 360 #define MCG_STATUS_LMCE (1ULL<<3) /* Local MCE signaled */ 361 362 #define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Local MCE enabled */ 363 364 #define MCI_STATUS_VAL (1ULL<<63) /* valid error */ 365 #define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */ 366 #define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */ 367 #define MCI_STATUS_EN (1ULL<<60) /* error enabled */ 368 #define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */ 369 #define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */ 370 #define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */ 371 #define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */ 372 #define MCI_STATUS_AR (1ULL<<55) /* Action required */ 373 #define MCI_STATUS_DEFERRED (1ULL<<44) /* Deferred error */ 374 #define MCI_STATUS_POISON (1ULL<<43) /* Poisoned data consumed */ 375 376 /* MISC register defines */ 377 #define MCM_ADDR_SEGOFF 0 /* segment offset */ 378 #define MCM_ADDR_LINEAR 1 /* linear address */ 379 #define MCM_ADDR_PHYS 2 /* physical address */ 380 #define MCM_ADDR_MEM 3 /* memory address */ 381 #define MCM_ADDR_GENERIC 7 /* generic */ 382 383 #define MSR_IA32_TSC 0x10 384 #define MSR_IA32_APICBASE 0x1b 385 #define MSR_IA32_APICBASE_BSP (1<<8) 386 #define MSR_IA32_APICBASE_ENABLE (1<<11) 387 #define MSR_IA32_APICBASE_EXTD (1 << 10) 388 #define MSR_IA32_APICBASE_BASE (0xfffffU<<12) 389 #define MSR_IA32_APICBASE_RESERVED \ 390 (~(uint64_t)(MSR_IA32_APICBASE_BSP | MSR_IA32_APICBASE_ENABLE \ 391 | MSR_IA32_APICBASE_EXTD | MSR_IA32_APICBASE_BASE)) 392 393 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 394 #define MSR_TSC_ADJUST 0x0000003b 395 #define MSR_IA32_SPEC_CTRL 0x48 396 #define MSR_VIRT_SSBD 0xc001011f 397 #define MSR_IA32_PRED_CMD 0x49 398 #define MSR_IA32_UCODE_REV 0x8b 399 #define MSR_IA32_CORE_CAPABILITY 0xcf 400 401 #define MSR_IA32_ARCH_CAPABILITIES 0x10a 402 #define ARCH_CAP_TSX_CTRL_MSR (1<<7) 403 404 #define MSR_IA32_PERF_CAPABILITIES 0x345 405 #define PERF_CAP_LBR_FMT 0x3f 406 407 #define MSR_IA32_TSX_CTRL 0x122 408 #define MSR_IA32_TSCDEADLINE 0x6e0 409 #define MSR_IA32_PKRS 0x6e1 410 #define MSR_RAPL_POWER_UNIT 0x00000606 411 #define MSR_PKG_POWER_LIMIT 0x00000610 412 #define MSR_PKG_ENERGY_STATUS 0x00000611 413 #define MSR_PKG_POWER_INFO 0x00000614 414 #define MSR_ARCH_LBR_CTL 0x000014ce 415 #define MSR_ARCH_LBR_DEPTH 0x000014cf 416 #define MSR_ARCH_LBR_FROM_0 0x00001500 417 #define MSR_ARCH_LBR_TO_0 0x00001600 418 #define MSR_ARCH_LBR_INFO_0 0x00001200 419 420 #define FEATURE_CONTROL_LOCKED (1<<0) 421 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1ULL << 1) 422 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 423 #define FEATURE_CONTROL_SGX_LC (1ULL << 17) 424 #define FEATURE_CONTROL_SGX (1ULL << 18) 425 #define FEATURE_CONTROL_LMCE (1<<20) 426 427 #define MSR_IA32_SGXLEPUBKEYHASH0 0x8c 428 #define MSR_IA32_SGXLEPUBKEYHASH1 0x8d 429 #define MSR_IA32_SGXLEPUBKEYHASH2 0x8e 430 #define MSR_IA32_SGXLEPUBKEYHASH3 0x8f 431 432 #define MSR_P6_PERFCTR0 0xc1 433 434 #define MSR_IA32_SMBASE 0x9e 435 #define MSR_SMI_COUNT 0x34 436 #define MSR_CORE_THREAD_COUNT 0x35 437 #define MSR_MTRRcap 0xfe 438 #define MSR_MTRRcap_VCNT 8 439 #define MSR_MTRRcap_FIXRANGE_SUPPORT (1 << 8) 440 #define MSR_MTRRcap_WC_SUPPORTED (1 << 10) 441 442 #define MSR_IA32_SYSENTER_CS 0x174 443 #define MSR_IA32_SYSENTER_ESP 0x175 444 #define MSR_IA32_SYSENTER_EIP 0x176 445 446 #define MSR_MCG_CAP 0x179 447 #define MSR_MCG_STATUS 0x17a 448 #define MSR_MCG_CTL 0x17b 449 #define MSR_MCG_EXT_CTL 0x4d0 450 451 #define MSR_P6_EVNTSEL0 0x186 452 453 #define MSR_IA32_PERF_STATUS 0x198 454 455 #define MSR_IA32_MISC_ENABLE 0x1a0 456 /* Indicates good rep/movs microcode on some processors: */ 457 #define MSR_IA32_MISC_ENABLE_DEFAULT 1 458 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << 18) 459 460 #define MSR_MTRRphysBase(reg) (0x200 + 2 * (reg)) 461 #define MSR_MTRRphysMask(reg) (0x200 + 2 * (reg) + 1) 462 463 #define MSR_MTRRphysIndex(addr) ((((addr) & ~1u) - 0x200) / 2) 464 465 #define MSR_MTRRfix64K_00000 0x250 466 #define MSR_MTRRfix16K_80000 0x258 467 #define MSR_MTRRfix16K_A0000 0x259 468 #define MSR_MTRRfix4K_C0000 0x268 469 #define MSR_MTRRfix4K_C8000 0x269 470 #define MSR_MTRRfix4K_D0000 0x26a 471 #define MSR_MTRRfix4K_D8000 0x26b 472 #define MSR_MTRRfix4K_E0000 0x26c 473 #define MSR_MTRRfix4K_E8000 0x26d 474 #define MSR_MTRRfix4K_F0000 0x26e 475 #define MSR_MTRRfix4K_F8000 0x26f 476 477 #define MSR_PAT 0x277 478 479 #define MSR_MTRRdefType 0x2ff 480 481 #define MSR_CORE_PERF_FIXED_CTR0 0x309 482 #define MSR_CORE_PERF_FIXED_CTR1 0x30a 483 #define MSR_CORE_PERF_FIXED_CTR2 0x30b 484 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x38d 485 #define MSR_CORE_PERF_GLOBAL_STATUS 0x38e 486 #define MSR_CORE_PERF_GLOBAL_CTRL 0x38f 487 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x390 488 489 #define MSR_MC0_CTL 0x400 490 #define MSR_MC0_STATUS 0x401 491 #define MSR_MC0_ADDR 0x402 492 #define MSR_MC0_MISC 0x403 493 494 #define MSR_IA32_RTIT_OUTPUT_BASE 0x560 495 #define MSR_IA32_RTIT_OUTPUT_MASK 0x561 496 #define MSR_IA32_RTIT_CTL 0x570 497 #define MSR_IA32_RTIT_STATUS 0x571 498 #define MSR_IA32_RTIT_CR3_MATCH 0x572 499 #define MSR_IA32_RTIT_ADDR0_A 0x580 500 #define MSR_IA32_RTIT_ADDR0_B 0x581 501 #define MSR_IA32_RTIT_ADDR1_A 0x582 502 #define MSR_IA32_RTIT_ADDR1_B 0x583 503 #define MSR_IA32_RTIT_ADDR2_A 0x584 504 #define MSR_IA32_RTIT_ADDR2_B 0x585 505 #define MSR_IA32_RTIT_ADDR3_A 0x586 506 #define MSR_IA32_RTIT_ADDR3_B 0x587 507 #define MAX_RTIT_ADDRS 8 508 509 #define MSR_EFER 0xc0000080 510 511 #define MSR_EFER_SCE (1 << 0) 512 #define MSR_EFER_LME (1 << 8) 513 #define MSR_EFER_LMA (1 << 10) 514 #define MSR_EFER_NXE (1 << 11) 515 #define MSR_EFER_SVME (1 << 12) 516 #define MSR_EFER_FFXSR (1 << 14) 517 518 #define MSR_EFER_RESERVED\ 519 (~(target_ulong)(MSR_EFER_SCE | MSR_EFER_LME\ 520 | MSR_EFER_LMA | MSR_EFER_NXE | MSR_EFER_SVME\ 521 | MSR_EFER_FFXSR)) 522 523 #define MSR_STAR 0xc0000081 524 #define MSR_LSTAR 0xc0000082 525 #define MSR_CSTAR 0xc0000083 526 #define MSR_FMASK 0xc0000084 527 #define MSR_FSBASE 0xc0000100 528 #define MSR_GSBASE 0xc0000101 529 #define MSR_KERNELGSBASE 0xc0000102 530 #define MSR_TSC_AUX 0xc0000103 531 #define MSR_AMD64_TSC_RATIO 0xc0000104 532 533 #define MSR_AMD64_TSC_RATIO_DEFAULT 0x100000000ULL 534 535 #define MSR_K7_HWCR 0xc0010015 536 537 #define MSR_VM_HSAVE_PA 0xc0010117 538 539 #define MSR_IA32_XFD 0x000001c4 540 #define MSR_IA32_XFD_ERR 0x000001c5 541 542 /* FRED MSRs */ 543 #define MSR_IA32_FRED_RSP0 0x000001cc /* Stack level 0 regular stack pointer */ 544 #define MSR_IA32_FRED_RSP1 0x000001cd /* Stack level 1 regular stack pointer */ 545 #define MSR_IA32_FRED_RSP2 0x000001ce /* Stack level 2 regular stack pointer */ 546 #define MSR_IA32_FRED_RSP3 0x000001cf /* Stack level 3 regular stack pointer */ 547 #define MSR_IA32_FRED_STKLVLS 0x000001d0 /* FRED exception stack levels */ 548 #define MSR_IA32_FRED_SSP1 0x000001d1 /* Stack level 1 shadow stack pointer in ring 0 */ 549 #define MSR_IA32_FRED_SSP2 0x000001d2 /* Stack level 2 shadow stack pointer in ring 0 */ 550 #define MSR_IA32_FRED_SSP3 0x000001d3 /* Stack level 3 shadow stack pointer in ring 0 */ 551 #define MSR_IA32_FRED_CONFIG 0x000001d4 /* FRED Entrypoint and interrupt stack level */ 552 553 #define MSR_IA32_BNDCFGS 0x00000d90 554 #define MSR_IA32_XSS 0x00000da0 555 #define MSR_IA32_UMWAIT_CONTROL 0xe1 556 557 #define MSR_IA32_VMX_BASIC 0x00000480 558 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 559 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 560 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 561 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 562 #define MSR_IA32_VMX_MISC 0x00000485 563 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 564 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 565 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 566 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 567 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 568 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 569 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 570 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 571 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 572 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 573 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 574 #define MSR_IA32_VMX_VMFUNC 0x00000491 575 576 #define MSR_APIC_START 0x00000800 577 #define MSR_APIC_END 0x000008ff 578 579 #define XSTATE_FP_BIT 0 580 #define XSTATE_SSE_BIT 1 581 #define XSTATE_YMM_BIT 2 582 #define XSTATE_BNDREGS_BIT 3 583 #define XSTATE_BNDCSR_BIT 4 584 #define XSTATE_OPMASK_BIT 5 585 #define XSTATE_ZMM_Hi256_BIT 6 586 #define XSTATE_Hi16_ZMM_BIT 7 587 #define XSTATE_PT_BIT 8 588 #define XSTATE_PKRU_BIT 9 589 #define XSTATE_ARCH_LBR_BIT 15 590 #define XSTATE_XTILE_CFG_BIT 17 591 #define XSTATE_XTILE_DATA_BIT 18 592 593 #define XSTATE_FP_MASK (1ULL << XSTATE_FP_BIT) 594 #define XSTATE_SSE_MASK (1ULL << XSTATE_SSE_BIT) 595 #define XSTATE_YMM_MASK (1ULL << XSTATE_YMM_BIT) 596 #define XSTATE_BNDREGS_MASK (1ULL << XSTATE_BNDREGS_BIT) 597 #define XSTATE_BNDCSR_MASK (1ULL << XSTATE_BNDCSR_BIT) 598 #define XSTATE_OPMASK_MASK (1ULL << XSTATE_OPMASK_BIT) 599 #define XSTATE_ZMM_Hi256_MASK (1ULL << XSTATE_ZMM_Hi256_BIT) 600 #define XSTATE_Hi16_ZMM_MASK (1ULL << XSTATE_Hi16_ZMM_BIT) 601 #define XSTATE_PT_MASK (1ULL << XSTATE_PT_BIT) 602 #define XSTATE_PKRU_MASK (1ULL << XSTATE_PKRU_BIT) 603 #define XSTATE_ARCH_LBR_MASK (1ULL << XSTATE_ARCH_LBR_BIT) 604 #define XSTATE_XTILE_CFG_MASK (1ULL << XSTATE_XTILE_CFG_BIT) 605 #define XSTATE_XTILE_DATA_MASK (1ULL << XSTATE_XTILE_DATA_BIT) 606 607 #define XSTATE_DYNAMIC_MASK (XSTATE_XTILE_DATA_MASK) 608 609 #define ESA_FEATURE_ALIGN64_BIT 1 610 #define ESA_FEATURE_XFD_BIT 2 611 612 #define ESA_FEATURE_ALIGN64_MASK (1U << ESA_FEATURE_ALIGN64_BIT) 613 #define ESA_FEATURE_XFD_MASK (1U << ESA_FEATURE_XFD_BIT) 614 615 616 /* CPUID feature bits available in XCR0 */ 617 #define CPUID_XSTATE_XCR0_MASK (XSTATE_FP_MASK | XSTATE_SSE_MASK | \ 618 XSTATE_YMM_MASK | XSTATE_BNDREGS_MASK | \ 619 XSTATE_BNDCSR_MASK | XSTATE_OPMASK_MASK | \ 620 XSTATE_ZMM_Hi256_MASK | \ 621 XSTATE_Hi16_ZMM_MASK | XSTATE_PKRU_MASK | \ 622 XSTATE_XTILE_CFG_MASK | XSTATE_XTILE_DATA_MASK) 623 624 /* CPUID feature bits available in XSS */ 625 #define CPUID_XSTATE_XSS_MASK (XSTATE_ARCH_LBR_MASK) 626 627 #define CPUID_XSTATE_MASK (CPUID_XSTATE_XCR0_MASK | CPUID_XSTATE_XSS_MASK) 628 629 /* CPUID feature words */ 630 typedef enum FeatureWord { 631 FEAT_1_EDX, /* CPUID[1].EDX */ 632 FEAT_1_ECX, /* CPUID[1].ECX */ 633 FEAT_7_0_EBX, /* CPUID[EAX=7,ECX=0].EBX */ 634 FEAT_7_0_ECX, /* CPUID[EAX=7,ECX=0].ECX */ 635 FEAT_7_0_EDX, /* CPUID[EAX=7,ECX=0].EDX */ 636 FEAT_7_1_EAX, /* CPUID[EAX=7,ECX=1].EAX */ 637 FEAT_8000_0001_EDX, /* CPUID[8000_0001].EDX */ 638 FEAT_8000_0001_ECX, /* CPUID[8000_0001].ECX */ 639 FEAT_8000_0007_EBX, /* CPUID[8000_0007].EBX */ 640 FEAT_8000_0007_EDX, /* CPUID[8000_0007].EDX */ 641 FEAT_8000_0008_EBX, /* CPUID[8000_0008].EBX */ 642 FEAT_8000_0021_EAX, /* CPUID[8000_0021].EAX */ 643 FEAT_8000_0021_EBX, /* CPUID[8000_0021].EBX */ 644 FEAT_8000_0022_EAX, /* CPUID[8000_0022].EAX */ 645 FEAT_C000_0001_EDX, /* CPUID[C000_0001].EDX */ 646 FEAT_KVM, /* CPUID[4000_0001].EAX (KVM_CPUID_FEATURES) */ 647 FEAT_KVM_HINTS, /* CPUID[4000_0001].EDX */ 648 FEAT_SVM, /* CPUID[8000_000A].EDX */ 649 FEAT_XSAVE, /* CPUID[EAX=0xd,ECX=1].EAX */ 650 FEAT_6_EAX, /* CPUID[6].EAX */ 651 FEAT_XSAVE_XCR0_LO, /* CPUID[EAX=0xd,ECX=0].EAX */ 652 FEAT_XSAVE_XCR0_HI, /* CPUID[EAX=0xd,ECX=0].EDX */ 653 FEAT_ARCH_CAPABILITIES, 654 FEAT_CORE_CAPABILITY, 655 FEAT_PERF_CAPABILITIES, 656 FEAT_VMX_PROCBASED_CTLS, 657 FEAT_VMX_SECONDARY_CTLS, 658 FEAT_VMX_PINBASED_CTLS, 659 FEAT_VMX_EXIT_CTLS, 660 FEAT_VMX_ENTRY_CTLS, 661 FEAT_VMX_MISC, 662 FEAT_VMX_EPT_VPID_CAPS, 663 FEAT_VMX_BASIC, 664 FEAT_VMX_VMFUNC, 665 FEAT_14_0_ECX, 666 FEAT_SGX_12_0_EAX, /* CPUID[EAX=0x12,ECX=0].EAX (SGX) */ 667 FEAT_SGX_12_0_EBX, /* CPUID[EAX=0x12,ECX=0].EBX (SGX MISCSELECT[31:0]) */ 668 FEAT_SGX_12_1_EAX, /* CPUID[EAX=0x12,ECX=1].EAX (SGX ATTRIBUTES[31:0]) */ 669 FEAT_XSAVE_XSS_LO, /* CPUID[EAX=0xd,ECX=1].ECX */ 670 FEAT_XSAVE_XSS_HI, /* CPUID[EAX=0xd,ECX=1].EDX */ 671 FEAT_7_1_EDX, /* CPUID[EAX=7,ECX=1].EDX */ 672 FEAT_7_2_EDX, /* CPUID[EAX=7,ECX=2].EDX */ 673 FEAT_24_0_EBX, /* CPUID[EAX=0x24,ECX=0].EBX */ 674 FEATURE_WORDS, 675 } FeatureWord; 676 677 typedef struct FeatureMask { 678 FeatureWord index; 679 uint64_t mask; 680 } FeatureMask; 681 682 typedef struct FeatureDep { 683 FeatureMask from, to; 684 } FeatureDep; 685 686 typedef uint64_t FeatureWordArray[FEATURE_WORDS]; 687 uint64_t x86_cpu_get_supported_feature_word(X86CPU *cpu, FeatureWord w); 688 689 /* cpuid_features bits */ 690 #define CPUID_FP87 (1U << 0) 691 #define CPUID_VME (1U << 1) 692 #define CPUID_DE (1U << 2) 693 #define CPUID_PSE (1U << 3) 694 #define CPUID_TSC (1U << 4) 695 #define CPUID_MSR (1U << 5) 696 #define CPUID_PAE (1U << 6) 697 #define CPUID_MCE (1U << 7) 698 #define CPUID_CX8 (1U << 8) 699 #define CPUID_APIC (1U << 9) 700 #define CPUID_SEP (1U << 11) /* sysenter/sysexit */ 701 #define CPUID_MTRR (1U << 12) 702 #define CPUID_PGE (1U << 13) 703 #define CPUID_MCA (1U << 14) 704 #define CPUID_CMOV (1U << 15) 705 #define CPUID_PAT (1U << 16) 706 #define CPUID_PSE36 (1U << 17) 707 #define CPUID_PN (1U << 18) 708 #define CPUID_CLFLUSH (1U << 19) 709 #define CPUID_DTS (1U << 21) 710 #define CPUID_ACPI (1U << 22) 711 #define CPUID_MMX (1U << 23) 712 #define CPUID_FXSR (1U << 24) 713 #define CPUID_SSE (1U << 25) 714 #define CPUID_SSE2 (1U << 26) 715 #define CPUID_SS (1U << 27) 716 #define CPUID_HT (1U << 28) 717 #define CPUID_TM (1U << 29) 718 #define CPUID_IA64 (1U << 30) 719 #define CPUID_PBE (1U << 31) 720 721 #define CPUID_EXT_SSE3 (1U << 0) 722 #define CPUID_EXT_PCLMULQDQ (1U << 1) 723 #define CPUID_EXT_DTES64 (1U << 2) 724 #define CPUID_EXT_MONITOR (1U << 3) 725 #define CPUID_EXT_DSCPL (1U << 4) 726 #define CPUID_EXT_VMX (1U << 5) 727 #define CPUID_EXT_SMX (1U << 6) 728 #define CPUID_EXT_EST (1U << 7) 729 #define CPUID_EXT_TM2 (1U << 8) 730 #define CPUID_EXT_SSSE3 (1U << 9) 731 #define CPUID_EXT_CID (1U << 10) 732 #define CPUID_EXT_FMA (1U << 12) 733 #define CPUID_EXT_CX16 (1U << 13) 734 #define CPUID_EXT_XTPR (1U << 14) 735 #define CPUID_EXT_PDCM (1U << 15) 736 #define CPUID_EXT_PCID (1U << 17) 737 #define CPUID_EXT_DCA (1U << 18) 738 #define CPUID_EXT_SSE41 (1U << 19) 739 #define CPUID_EXT_SSE42 (1U << 20) 740 #define CPUID_EXT_X2APIC (1U << 21) 741 #define CPUID_EXT_MOVBE (1U << 22) 742 #define CPUID_EXT_POPCNT (1U << 23) 743 #define CPUID_EXT_TSC_DEADLINE_TIMER (1U << 24) 744 #define CPUID_EXT_AES (1U << 25) 745 #define CPUID_EXT_XSAVE (1U << 26) 746 #define CPUID_EXT_OSXSAVE (1U << 27) 747 #define CPUID_EXT_AVX (1U << 28) 748 #define CPUID_EXT_F16C (1U << 29) 749 #define CPUID_EXT_RDRAND (1U << 30) 750 #define CPUID_EXT_HYPERVISOR (1U << 31) 751 752 #define CPUID_EXT2_FPU (1U << 0) 753 #define CPUID_EXT2_VME (1U << 1) 754 #define CPUID_EXT2_DE (1U << 2) 755 #define CPUID_EXT2_PSE (1U << 3) 756 #define CPUID_EXT2_TSC (1U << 4) 757 #define CPUID_EXT2_MSR (1U << 5) 758 #define CPUID_EXT2_PAE (1U << 6) 759 #define CPUID_EXT2_MCE (1U << 7) 760 #define CPUID_EXT2_CX8 (1U << 8) 761 #define CPUID_EXT2_APIC (1U << 9) 762 #define CPUID_EXT2_SYSCALL (1U << 11) 763 #define CPUID_EXT2_MTRR (1U << 12) 764 #define CPUID_EXT2_PGE (1U << 13) 765 #define CPUID_EXT2_MCA (1U << 14) 766 #define CPUID_EXT2_CMOV (1U << 15) 767 #define CPUID_EXT2_PAT (1U << 16) 768 #define CPUID_EXT2_PSE36 (1U << 17) 769 #define CPUID_EXT2_MP (1U << 19) 770 #define CPUID_EXT2_NX (1U << 20) 771 #define CPUID_EXT2_MMXEXT (1U << 22) 772 #define CPUID_EXT2_MMX (1U << 23) 773 #define CPUID_EXT2_FXSR (1U << 24) 774 #define CPUID_EXT2_FFXSR (1U << 25) 775 #define CPUID_EXT2_PDPE1GB (1U << 26) 776 #define CPUID_EXT2_RDTSCP (1U << 27) 777 #define CPUID_EXT2_LM (1U << 29) 778 #define CPUID_EXT2_3DNOWEXT (1U << 30) 779 #define CPUID_EXT2_3DNOW (1U << 31) 780 781 /* CPUID[8000_0001].EDX bits that are aliases of CPUID[1].EDX bits on AMD CPUs */ 782 #define CPUID_EXT2_AMD_ALIASES (CPUID_EXT2_FPU | CPUID_EXT2_VME | \ 783 CPUID_EXT2_DE | CPUID_EXT2_PSE | \ 784 CPUID_EXT2_TSC | CPUID_EXT2_MSR | \ 785 CPUID_EXT2_PAE | CPUID_EXT2_MCE | \ 786 CPUID_EXT2_CX8 | CPUID_EXT2_APIC | \ 787 CPUID_EXT2_MTRR | CPUID_EXT2_PGE | \ 788 CPUID_EXT2_MCA | CPUID_EXT2_CMOV | \ 789 CPUID_EXT2_PAT | CPUID_EXT2_PSE36 | \ 790 CPUID_EXT2_MMX | CPUID_EXT2_FXSR) 791 792 #define CPUID_EXT3_LAHF_LM (1U << 0) 793 #define CPUID_EXT3_CMP_LEG (1U << 1) 794 #define CPUID_EXT3_SVM (1U << 2) 795 #define CPUID_EXT3_EXTAPIC (1U << 3) 796 #define CPUID_EXT3_CR8LEG (1U << 4) 797 #define CPUID_EXT3_ABM (1U << 5) 798 #define CPUID_EXT3_SSE4A (1U << 6) 799 #define CPUID_EXT3_MISALIGNSSE (1U << 7) 800 #define CPUID_EXT3_3DNOWPREFETCH (1U << 8) 801 #define CPUID_EXT3_OSVW (1U << 9) 802 #define CPUID_EXT3_IBS (1U << 10) 803 #define CPUID_EXT3_XOP (1U << 11) 804 #define CPUID_EXT3_SKINIT (1U << 12) 805 #define CPUID_EXT3_WDT (1U << 13) 806 #define CPUID_EXT3_LWP (1U << 15) 807 #define CPUID_EXT3_FMA4 (1U << 16) 808 #define CPUID_EXT3_TCE (1U << 17) 809 #define CPUID_EXT3_NODEID (1U << 19) 810 #define CPUID_EXT3_TBM (1U << 21) 811 #define CPUID_EXT3_TOPOEXT (1U << 22) 812 #define CPUID_EXT3_PERFCORE (1U << 23) 813 #define CPUID_EXT3_PERFNB (1U << 24) 814 815 #define CPUID_SVM_NPT (1U << 0) 816 #define CPUID_SVM_LBRV (1U << 1) 817 #define CPUID_SVM_SVMLOCK (1U << 2) 818 #define CPUID_SVM_NRIPSAVE (1U << 3) 819 #define CPUID_SVM_TSCSCALE (1U << 4) 820 #define CPUID_SVM_VMCBCLEAN (1U << 5) 821 #define CPUID_SVM_FLUSHASID (1U << 6) 822 #define CPUID_SVM_DECODEASSIST (1U << 7) 823 #define CPUID_SVM_PAUSEFILTER (1U << 10) 824 #define CPUID_SVM_PFTHRESHOLD (1U << 12) 825 #define CPUID_SVM_AVIC (1U << 13) 826 #define CPUID_SVM_V_VMSAVE_VMLOAD (1U << 15) 827 #define CPUID_SVM_VGIF (1U << 16) 828 #define CPUID_SVM_VNMI (1U << 25) 829 #define CPUID_SVM_SVME_ADDR_CHK (1U << 28) 830 831 /* Support RDFSBASE/RDGSBASE/WRFSBASE/WRGSBASE */ 832 #define CPUID_7_0_EBX_FSGSBASE (1U << 0) 833 /* Support TSC adjust MSR */ 834 #define CPUID_7_0_EBX_TSC_ADJUST (1U << 1) 835 /* Support SGX */ 836 #define CPUID_7_0_EBX_SGX (1U << 2) 837 /* 1st Group of Advanced Bit Manipulation Extensions */ 838 #define CPUID_7_0_EBX_BMI1 (1U << 3) 839 /* Hardware Lock Elision */ 840 #define CPUID_7_0_EBX_HLE (1U << 4) 841 /* Intel Advanced Vector Extensions 2 */ 842 #define CPUID_7_0_EBX_AVX2 (1U << 5) 843 /* FPU data pointer updated only on x87 exceptions */ 844 #define CPUID_7_0_EBX_FDP_EXCPTN_ONLY (1u << 6) 845 /* Supervisor-mode Execution Prevention */ 846 #define CPUID_7_0_EBX_SMEP (1U << 7) 847 /* 2nd Group of Advanced Bit Manipulation Extensions */ 848 #define CPUID_7_0_EBX_BMI2 (1U << 8) 849 /* Enhanced REP MOVSB/STOSB */ 850 #define CPUID_7_0_EBX_ERMS (1U << 9) 851 /* Invalidate Process-Context Identifier */ 852 #define CPUID_7_0_EBX_INVPCID (1U << 10) 853 /* Restricted Transactional Memory */ 854 #define CPUID_7_0_EBX_RTM (1U << 11) 855 /* Zero out FPU CS and FPU DS */ 856 #define CPUID_7_0_EBX_ZERO_FCS_FDS (1U << 13) 857 /* Memory Protection Extension */ 858 #define CPUID_7_0_EBX_MPX (1U << 14) 859 /* AVX-512 Foundation */ 860 #define CPUID_7_0_EBX_AVX512F (1U << 16) 861 /* AVX-512 Doubleword & Quadword Instruction */ 862 #define CPUID_7_0_EBX_AVX512DQ (1U << 17) 863 /* Read Random SEED */ 864 #define CPUID_7_0_EBX_RDSEED (1U << 18) 865 /* ADCX and ADOX instructions */ 866 #define CPUID_7_0_EBX_ADX (1U << 19) 867 /* Supervisor Mode Access Prevention */ 868 #define CPUID_7_0_EBX_SMAP (1U << 20) 869 /* AVX-512 Integer Fused Multiply Add */ 870 #define CPUID_7_0_EBX_AVX512IFMA (1U << 21) 871 /* Flush a Cache Line Optimized */ 872 #define CPUID_7_0_EBX_CLFLUSHOPT (1U << 23) 873 /* Cache Line Write Back */ 874 #define CPUID_7_0_EBX_CLWB (1U << 24) 875 /* Intel Processor Trace */ 876 #define CPUID_7_0_EBX_INTEL_PT (1U << 25) 877 /* AVX-512 Prefetch */ 878 #define CPUID_7_0_EBX_AVX512PF (1U << 26) 879 /* AVX-512 Exponential and Reciprocal */ 880 #define CPUID_7_0_EBX_AVX512ER (1U << 27) 881 /* AVX-512 Conflict Detection */ 882 #define CPUID_7_0_EBX_AVX512CD (1U << 28) 883 /* SHA1/SHA256 Instruction Extensions */ 884 #define CPUID_7_0_EBX_SHA_NI (1U << 29) 885 /* AVX-512 Byte and Word Instructions */ 886 #define CPUID_7_0_EBX_AVX512BW (1U << 30) 887 /* AVX-512 Vector Length Extensions */ 888 #define CPUID_7_0_EBX_AVX512VL (1U << 31) 889 890 /* AVX-512 Vector Byte Manipulation Instruction */ 891 #define CPUID_7_0_ECX_AVX512_VBMI (1U << 1) 892 /* User-Mode Instruction Prevention */ 893 #define CPUID_7_0_ECX_UMIP (1U << 2) 894 /* Protection Keys for User-mode Pages */ 895 #define CPUID_7_0_ECX_PKU (1U << 3) 896 /* OS Enable Protection Keys */ 897 #define CPUID_7_0_ECX_OSPKE (1U << 4) 898 /* UMONITOR/UMWAIT/TPAUSE Instructions */ 899 #define CPUID_7_0_ECX_WAITPKG (1U << 5) 900 /* Additional AVX-512 Vector Byte Manipulation Instruction */ 901 #define CPUID_7_0_ECX_AVX512_VBMI2 (1U << 6) 902 /* Galois Field New Instructions */ 903 #define CPUID_7_0_ECX_GFNI (1U << 8) 904 /* Vector AES Instructions */ 905 #define CPUID_7_0_ECX_VAES (1U << 9) 906 /* Carry-Less Multiplication Quadword */ 907 #define CPUID_7_0_ECX_VPCLMULQDQ (1U << 10) 908 /* Vector Neural Network Instructions */ 909 #define CPUID_7_0_ECX_AVX512VNNI (1U << 11) 910 /* Support for VPOPCNT[B,W] and VPSHUFBITQMB */ 911 #define CPUID_7_0_ECX_AVX512BITALG (1U << 12) 912 /* POPCNT for vectors of DW/QW */ 913 #define CPUID_7_0_ECX_AVX512_VPOPCNTDQ (1U << 14) 914 /* 5-level Page Tables */ 915 #define CPUID_7_0_ECX_LA57 (1U << 16) 916 /* Read Processor ID */ 917 #define CPUID_7_0_ECX_RDPID (1U << 22) 918 /* KeyLocker */ 919 #define CPUID_7_0_ECX_KeyLocker (1U << 23) 920 /* Bus Lock Debug Exception */ 921 #define CPUID_7_0_ECX_BUS_LOCK_DETECT (1U << 24) 922 /* Cache Line Demote Instruction */ 923 #define CPUID_7_0_ECX_CLDEMOTE (1U << 25) 924 /* Move Doubleword as Direct Store Instruction */ 925 #define CPUID_7_0_ECX_MOVDIRI (1U << 27) 926 /* Move 64 Bytes as Direct Store Instruction */ 927 #define CPUID_7_0_ECX_MOVDIR64B (1U << 28) 928 /* Support SGX Launch Control */ 929 #define CPUID_7_0_ECX_SGX_LC (1U << 30) 930 /* Protection Keys for Supervisor-mode Pages */ 931 #define CPUID_7_0_ECX_PKS (1U << 31) 932 933 /* AVX512 Neural Network Instructions */ 934 #define CPUID_7_0_EDX_AVX512_4VNNIW (1U << 2) 935 /* AVX512 Multiply Accumulation Single Precision */ 936 #define CPUID_7_0_EDX_AVX512_4FMAPS (1U << 3) 937 /* Fast Short Rep Mov */ 938 #define CPUID_7_0_EDX_FSRM (1U << 4) 939 /* AVX512 Vector Pair Intersection to a Pair of Mask Registers */ 940 #define CPUID_7_0_EDX_AVX512_VP2INTERSECT (1U << 8) 941 /* "md_clear" VERW clears CPU buffers */ 942 #define CPUID_7_0_EDX_MD_CLEAR (1U << 10) 943 /* SERIALIZE instruction */ 944 #define CPUID_7_0_EDX_SERIALIZE (1U << 14) 945 /* TSX Suspend Load Address Tracking instruction */ 946 #define CPUID_7_0_EDX_TSX_LDTRK (1U << 16) 947 /* Architectural LBRs */ 948 #define CPUID_7_0_EDX_ARCH_LBR (1U << 19) 949 /* AMX_BF16 instruction */ 950 #define CPUID_7_0_EDX_AMX_BF16 (1U << 22) 951 /* AVX512_FP16 instruction */ 952 #define CPUID_7_0_EDX_AVX512_FP16 (1U << 23) 953 /* AMX tile (two-dimensional register) */ 954 #define CPUID_7_0_EDX_AMX_TILE (1U << 24) 955 /* AMX_INT8 instruction */ 956 #define CPUID_7_0_EDX_AMX_INT8 (1U << 25) 957 /* Speculation Control */ 958 #define CPUID_7_0_EDX_SPEC_CTRL (1U << 26) 959 /* Single Thread Indirect Branch Predictors */ 960 #define CPUID_7_0_EDX_STIBP (1U << 27) 961 /* Flush L1D cache */ 962 #define CPUID_7_0_EDX_FLUSH_L1D (1U << 28) 963 /* Arch Capabilities */ 964 #define CPUID_7_0_EDX_ARCH_CAPABILITIES (1U << 29) 965 /* Core Capability */ 966 #define CPUID_7_0_EDX_CORE_CAPABILITY (1U << 30) 967 /* Speculative Store Bypass Disable */ 968 #define CPUID_7_0_EDX_SPEC_CTRL_SSBD (1U << 31) 969 970 /* SHA512 Instruction */ 971 #define CPUID_7_1_EAX_SHA512 (1U << 0) 972 /* SM3 Instruction */ 973 #define CPUID_7_1_EAX_SM3 (1U << 1) 974 /* SM4 Instruction */ 975 #define CPUID_7_1_EAX_SM4 (1U << 2) 976 /* AVX VNNI Instruction */ 977 #define CPUID_7_1_EAX_AVX_VNNI (1U << 4) 978 /* AVX512 BFloat16 Instruction */ 979 #define CPUID_7_1_EAX_AVX512_BF16 (1U << 5) 980 /* Linear address space separation */ 981 #define CPUID_7_1_EAX_LASS (1U << 6) 982 /* CMPCCXADD Instructions */ 983 #define CPUID_7_1_EAX_CMPCCXADD (1U << 7) 984 /* Fast Zero REP MOVS */ 985 #define CPUID_7_1_EAX_FZRM (1U << 10) 986 /* Fast Short REP STOS */ 987 #define CPUID_7_1_EAX_FSRS (1U << 11) 988 /* Fast Short REP CMPS/SCAS */ 989 #define CPUID_7_1_EAX_FSRC (1U << 12) 990 /* Flexible return and event delivery (FRED) */ 991 #define CPUID_7_1_EAX_FRED (1U << 17) 992 /* Load into IA32_KERNEL_GS_BASE (LKGS) */ 993 #define CPUID_7_1_EAX_LKGS (1U << 18) 994 /* Non-Serializing Write to Model Specific Register (WRMSRNS) */ 995 #define CPUID_7_1_EAX_WRMSRNS (1U << 19) 996 /* Support Tile Computational Operations on FP16 Numbers */ 997 #define CPUID_7_1_EAX_AMX_FP16 (1U << 21) 998 /* Support for VPMADD52[H,L]UQ */ 999 #define CPUID_7_1_EAX_AVX_IFMA (1U << 23) 1000 /* Linear Address Masking */ 1001 #define CPUID_7_1_EAX_LAM (1U << 26) 1002 1003 /* Support for VPDPB[SU,UU,SS]D[,S] */ 1004 #define CPUID_7_1_EDX_AVX_VNNI_INT8 (1U << 4) 1005 /* AVX NE CONVERT Instructions */ 1006 #define CPUID_7_1_EDX_AVX_NE_CONVERT (1U << 5) 1007 /* AMX COMPLEX Instructions */ 1008 #define CPUID_7_1_EDX_AMX_COMPLEX (1U << 8) 1009 /* AVX-VNNI-INT16 Instructions */ 1010 #define CPUID_7_1_EDX_AVX_VNNI_INT16 (1U << 10) 1011 /* PREFETCHIT0/1 Instructions */ 1012 #define CPUID_7_1_EDX_PREFETCHITI (1U << 14) 1013 /* Support for Advanced Vector Extensions 10 */ 1014 #define CPUID_7_1_EDX_AVX10 (1U << 19) 1015 1016 /* Indicate bit 7 of the IA32_SPEC_CTRL MSR is supported */ 1017 #define CPUID_7_2_EDX_PSFD (1U << 0) 1018 /* Indicate bits 3 and 4 of the IA32_SPEC_CTRL MSR are supported */ 1019 #define CPUID_7_2_EDX_IPRED_CTRL (1U << 1) 1020 /* Indicate bits 5 and 6 of the IA32_SPEC_CTRL MSR are supported */ 1021 #define CPUID_7_2_EDX_RRSBA_CTRL (1U << 2) 1022 /* Indicate bit 8 of the IA32_SPEC_CTRL MSR is supported */ 1023 #define CPUID_7_2_EDX_DDPD_U (1U << 3) 1024 /* Indicate bit 10 of the IA32_SPEC_CTRL MSR is supported */ 1025 #define CPUID_7_2_EDX_BHI_CTRL (1U << 4) 1026 /* Do not exhibit MXCSR Configuration Dependent Timing (MCDT) behavior */ 1027 #define CPUID_7_2_EDX_MCDT_NO (1U << 5) 1028 1029 /* XFD Extend Feature Disabled */ 1030 #define CPUID_D_1_EAX_XFD (1U << 4) 1031 1032 /* Packets which contain IP payload have LIP values */ 1033 #define CPUID_14_0_ECX_LIP (1U << 31) 1034 1035 /* AVX10 128-bit vector support is present */ 1036 #define CPUID_24_0_EBX_AVX10_128 (1U << 16) 1037 /* AVX10 256-bit vector support is present */ 1038 #define CPUID_24_0_EBX_AVX10_256 (1U << 17) 1039 /* AVX10 512-bit vector support is present */ 1040 #define CPUID_24_0_EBX_AVX10_512 (1U << 18) 1041 /* AVX10 vector length support mask */ 1042 #define CPUID_24_0_EBX_AVX10_VL_MASK (CPUID_24_0_EBX_AVX10_128 | \ 1043 CPUID_24_0_EBX_AVX10_256 | \ 1044 CPUID_24_0_EBX_AVX10_512) 1045 1046 /* RAS Features */ 1047 #define CPUID_8000_0007_EBX_OVERFLOW_RECOV (1U << 0) 1048 #define CPUID_8000_0007_EBX_SUCCOR (1U << 1) 1049 1050 /* (Old) KVM paravirtualized clocksource */ 1051 #define CPUID_KVM_CLOCK (1U << KVM_FEATURE_CLOCKSOURCE) 1052 /* (New) KVM specific paravirtualized clocksource */ 1053 #define CPUID_KVM_CLOCK2 (1U << KVM_FEATURE_CLOCKSOURCE2) 1054 /* KVM asynchronous page fault */ 1055 #define CPUID_KVM_ASYNCPF (1U << KVM_FEATURE_ASYNC_PF) 1056 /* KVM stolen (when guest vCPU is not running) time accounting */ 1057 #define CPUID_KVM_STEAL_TIME (1U << KVM_FEATURE_STEAL_TIME) 1058 /* KVM paravirtualized end-of-interrupt signaling */ 1059 #define CPUID_KVM_PV_EOI (1U << KVM_FEATURE_PV_EOI) 1060 /* KVM paravirtualized spinlocks support */ 1061 #define CPUID_KVM_PV_UNHALT (1U << KVM_FEATURE_PV_UNHALT) 1062 /* KVM host-side polling on HLT control from the guest */ 1063 #define CPUID_KVM_POLL_CONTROL (1U << KVM_FEATURE_POLL_CONTROL) 1064 /* KVM interrupt based asynchronous page fault*/ 1065 #define CPUID_KVM_ASYNCPF_INT (1U << KVM_FEATURE_ASYNC_PF_INT) 1066 /* KVM 'Extended Destination ID' support for external interrupts */ 1067 #define CPUID_KVM_MSI_EXT_DEST_ID (1U << KVM_FEATURE_MSI_EXT_DEST_ID) 1068 1069 /* Hint to KVM that vCPUs expect never preempted for an unlimited time */ 1070 #define CPUID_KVM_HINTS_REALTIME (1U << KVM_HINTS_REALTIME) 1071 1072 /* CLZERO instruction */ 1073 #define CPUID_8000_0008_EBX_CLZERO (1U << 0) 1074 /* Always save/restore FP error pointers */ 1075 #define CPUID_8000_0008_EBX_XSAVEERPTR (1U << 2) 1076 /* Write back and do not invalidate cache */ 1077 #define CPUID_8000_0008_EBX_WBNOINVD (1U << 9) 1078 /* Indirect Branch Prediction Barrier */ 1079 #define CPUID_8000_0008_EBX_IBPB (1U << 12) 1080 /* Indirect Branch Restricted Speculation */ 1081 #define CPUID_8000_0008_EBX_IBRS (1U << 14) 1082 /* Single Thread Indirect Branch Predictors */ 1083 #define CPUID_8000_0008_EBX_STIBP (1U << 15) 1084 /* STIBP mode has enhanced performance and may be left always on */ 1085 #define CPUID_8000_0008_EBX_STIBP_ALWAYS_ON (1U << 17) 1086 /* Speculative Store Bypass Disable */ 1087 #define CPUID_8000_0008_EBX_AMD_SSBD (1U << 24) 1088 /* Paravirtualized Speculative Store Bypass Disable MSR */ 1089 #define CPUID_8000_0008_EBX_VIRT_SSBD (1U << 25) 1090 /* Predictive Store Forwarding Disable */ 1091 #define CPUID_8000_0008_EBX_AMD_PSFD (1U << 28) 1092 1093 /* Processor ignores nested data breakpoints */ 1094 #define CPUID_8000_0021_EAX_NO_NESTED_DATA_BP (1U << 0) 1095 /* LFENCE is always serializing */ 1096 #define CPUID_8000_0021_EAX_LFENCE_ALWAYS_SERIALIZING (1U << 2) 1097 /* Null Selector Clears Base */ 1098 #define CPUID_8000_0021_EAX_NULL_SEL_CLR_BASE (1U << 6) 1099 /* Automatic IBRS */ 1100 #define CPUID_8000_0021_EAX_AUTO_IBRS (1U << 8) 1101 /* Enhanced Return Address Predictor Scurity */ 1102 #define CPUID_8000_0021_EAX_ERAPS (1U << 24) 1103 /* Selective Branch Predictor Barrier */ 1104 #define CPUID_8000_0021_EAX_SBPB (1U << 27) 1105 /* IBPB includes branch type prediction flushing */ 1106 #define CPUID_8000_0021_EAX_IBPB_BRTYPE (1U << 28) 1107 /* Not vulnerable to Speculative Return Stack Overflow */ 1108 #define CPUID_8000_0021_EAX_SRSO_NO (1U << 29) 1109 /* Not vulnerable to SRSO at the user-kernel boundary */ 1110 #define CPUID_8000_0021_EAX_SRSO_USER_KERNEL_NO (1U << 30) 1111 1112 /* 1113 * Return Address Predictor size. RapSize x 8 is the minimum number of 1114 * CALL instructions software needs to execute to flush the RAP. 1115 */ 1116 #define CPUID_8000_0021_EBX_RAPSIZE (8U << 16) 1117 1118 /* Performance Monitoring Version 2 */ 1119 #define CPUID_8000_0022_EAX_PERFMON_V2 (1U << 0) 1120 1121 #define CPUID_XSAVE_XSAVEOPT (1U << 0) 1122 #define CPUID_XSAVE_XSAVEC (1U << 1) 1123 #define CPUID_XSAVE_XGETBV1 (1U << 2) 1124 #define CPUID_XSAVE_XSAVES (1U << 3) 1125 #define CPUID_XSAVE_XFD (1U << 4) 1126 1127 #define CPUID_6_EAX_ARAT (1U << 2) 1128 1129 /* CPUID[0x80000007].EDX flags: */ 1130 #define CPUID_APM_INVTSC (1U << 8) 1131 1132 /* "rng" RNG present (xstore) */ 1133 #define CPUID_C000_0001_EDX_XSTORE (1U << 2) 1134 /* "rng_en" RNG enabled */ 1135 #define CPUID_C000_0001_EDX_XSTORE_EN (1U << 3) 1136 /* "ace" on-CPU crypto (xcrypt) */ 1137 #define CPUID_C000_0001_EDX_XCRYPT (1U << 6) 1138 /* "ace_en" on-CPU crypto enabled */ 1139 #define CPUID_C000_0001_EDX_XCRYPT_EN (1U << 7) 1140 /* Advanced Cryptography Engine v2 */ 1141 #define CPUID_C000_0001_EDX_ACE2 (1U << 8) 1142 /* ACE v2 enabled */ 1143 #define CPUID_C000_0001_EDX_ACE2_EN (1U << 9) 1144 /* PadLock Hash Engine */ 1145 #define CPUID_C000_0001_EDX_PHE (1U << 10) 1146 /* PHE enabled */ 1147 #define CPUID_C000_0001_EDX_PHE_EN (1U << 11) 1148 /* PadLock Montgomery Multiplier */ 1149 #define CPUID_C000_0001_EDX_PMM (1U << 12) 1150 /* PMM enabled */ 1151 #define CPUID_C000_0001_EDX_PMM_EN (1U << 13) 1152 1153 #define CPUID_VENDOR_SZ 12 1154 1155 #define CPUID_VENDOR_INTEL_1 0x756e6547 /* "Genu" */ 1156 #define CPUID_VENDOR_INTEL_2 0x49656e69 /* "ineI" */ 1157 #define CPUID_VENDOR_INTEL_3 0x6c65746e /* "ntel" */ 1158 #define CPUID_VENDOR_INTEL "GenuineIntel" 1159 1160 #define CPUID_VENDOR_AMD_1 0x68747541 /* "Auth" */ 1161 #define CPUID_VENDOR_AMD_2 0x69746e65 /* "enti" */ 1162 #define CPUID_VENDOR_AMD_3 0x444d4163 /* "cAMD" */ 1163 #define CPUID_VENDOR_AMD "AuthenticAMD" 1164 1165 #define CPUID_VENDOR_ZHAOXIN1_1 0x746E6543 /* "Cent" */ 1166 #define CPUID_VENDOR_ZHAOXIN1_2 0x48727561 /* "aurH" */ 1167 #define CPUID_VENDOR_ZHAOXIN1_3 0x736C7561 /* "auls" */ 1168 1169 #define CPUID_VENDOR_ZHAOXIN2_1 0x68532020 /* " Sh" */ 1170 #define CPUID_VENDOR_ZHAOXIN2_2 0x68676E61 /* "angh" */ 1171 #define CPUID_VENDOR_ZHAOXIN2_3 0x20206961 /* "ai " */ 1172 1173 #define CPUID_VENDOR_ZHAOXIN1 "CentaurHauls" 1174 #define CPUID_VENDOR_ZHAOXIN2 " Shanghai " 1175 1176 #define CPUID_VENDOR_HYGON "HygonGenuine" 1177 1178 #define IS_INTEL_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_INTEL_1 && \ 1179 (env)->cpuid_vendor2 == CPUID_VENDOR_INTEL_2 && \ 1180 (env)->cpuid_vendor3 == CPUID_VENDOR_INTEL_3) 1181 #define IS_AMD_CPU(env) ((env)->cpuid_vendor1 == CPUID_VENDOR_AMD_1 && \ 1182 (env)->cpuid_vendor2 == CPUID_VENDOR_AMD_2 && \ 1183 (env)->cpuid_vendor3 == CPUID_VENDOR_AMD_3) 1184 #define IS_ZHAOXIN1_CPU(env) \ 1185 ((env)->cpuid_vendor1 == CPUID_VENDOR_ZHAOXIN1_1 && \ 1186 (env)->cpuid_vendor2 == CPUID_VENDOR_ZHAOXIN1_2 && \ 1187 (env)->cpuid_vendor3 == CPUID_VENDOR_ZHAOXIN1_3) 1188 #define IS_ZHAOXIN2_CPU(env) \ 1189 ((env)->cpuid_vendor1 == CPUID_VENDOR_ZHAOXIN2_1 && \ 1190 (env)->cpuid_vendor2 == CPUID_VENDOR_ZHAOXIN2_2 && \ 1191 (env)->cpuid_vendor3 == CPUID_VENDOR_ZHAOXIN2_3) 1192 #define IS_ZHAOXIN_CPU(env) (IS_ZHAOXIN1_CPU(env) || IS_ZHAOXIN2_CPU(env)) 1193 1194 #define CPUID_MWAIT_IBE (1U << 1) /* Interrupts can exit capability */ 1195 #define CPUID_MWAIT_EMX (1U << 0) /* enumeration supported */ 1196 1197 /* CPUID[0xB].ECX level types */ 1198 #define CPUID_B_ECX_TOPO_LEVEL_INVALID 0 1199 #define CPUID_B_ECX_TOPO_LEVEL_SMT 1 1200 #define CPUID_B_ECX_TOPO_LEVEL_CORE 2 1201 1202 /* COUID[0x1F].ECX level types */ 1203 #define CPUID_1F_ECX_TOPO_LEVEL_INVALID CPUID_B_ECX_TOPO_LEVEL_INVALID 1204 #define CPUID_1F_ECX_TOPO_LEVEL_SMT CPUID_B_ECX_TOPO_LEVEL_SMT 1205 #define CPUID_1F_ECX_TOPO_LEVEL_CORE CPUID_B_ECX_TOPO_LEVEL_CORE 1206 #define CPUID_1F_ECX_TOPO_LEVEL_MODULE 3 1207 #define CPUID_1F_ECX_TOPO_LEVEL_DIE 5 1208 1209 /* MSR Feature Bits */ 1210 #define MSR_ARCH_CAP_RDCL_NO (1U << 0) 1211 #define MSR_ARCH_CAP_IBRS_ALL (1U << 1) 1212 #define MSR_ARCH_CAP_RSBA (1U << 2) 1213 #define MSR_ARCH_CAP_SKIP_L1DFL_VMENTRY (1U << 3) 1214 #define MSR_ARCH_CAP_SSB_NO (1U << 4) 1215 #define MSR_ARCH_CAP_MDS_NO (1U << 5) 1216 #define MSR_ARCH_CAP_PSCHANGE_MC_NO (1U << 6) 1217 #define MSR_ARCH_CAP_TSX_CTRL_MSR (1U << 7) 1218 #define MSR_ARCH_CAP_TAA_NO (1U << 8) 1219 #define MSR_ARCH_CAP_SBDR_SSDP_NO (1U << 13) 1220 #define MSR_ARCH_CAP_FBSDP_NO (1U << 14) 1221 #define MSR_ARCH_CAP_PSDP_NO (1U << 15) 1222 #define MSR_ARCH_CAP_FB_CLEAR (1U << 17) 1223 #define MSR_ARCH_CAP_BHI_NO (1U << 20) 1224 #define MSR_ARCH_CAP_PBRSB_NO (1U << 24) 1225 #define MSR_ARCH_CAP_GDS_NO (1U << 26) 1226 #define MSR_ARCH_CAP_RFDS_NO (1U << 27) 1227 1228 #define MSR_CORE_CAP_SPLIT_LOCK_DETECT (1U << 5) 1229 1230 /* VMX MSR features */ 1231 #define MSR_VMX_BASIC_VMCS_REVISION_MASK 0x7FFFFFFFull 1232 #define MSR_VMX_BASIC_VMXON_REGION_SIZE_MASK (0x00001FFFull << 32) 1233 #define MSR_VMX_BASIC_VMCS_MEM_TYPE_MASK (0x003C0000ull << 32) 1234 #define MSR_VMX_BASIC_DUAL_MONITOR (1ULL << 49) 1235 #define MSR_VMX_BASIC_INS_OUTS (1ULL << 54) 1236 #define MSR_VMX_BASIC_TRUE_CTLS (1ULL << 55) 1237 #define MSR_VMX_BASIC_ANY_ERRCODE (1ULL << 56) 1238 #define MSR_VMX_BASIC_NESTED_EXCEPTION (1ULL << 58) 1239 1240 #define MSR_VMX_MISC_PREEMPTION_TIMER_SHIFT_MASK 0x1Full 1241 #define MSR_VMX_MISC_STORE_LMA (1ULL << 5) 1242 #define MSR_VMX_MISC_ACTIVITY_HLT (1ULL << 6) 1243 #define MSR_VMX_MISC_ACTIVITY_SHUTDOWN (1ULL << 7) 1244 #define MSR_VMX_MISC_ACTIVITY_WAIT_SIPI (1ULL << 8) 1245 #define MSR_VMX_MISC_MAX_MSR_LIST_SIZE_MASK 0x0E000000ull 1246 #define MSR_VMX_MISC_VMWRITE_VMEXIT (1ULL << 29) 1247 #define MSR_VMX_MISC_ZERO_LEN_INJECT (1ULL << 30) 1248 1249 #define MSR_VMX_EPT_EXECONLY (1ULL << 0) 1250 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_4 (1ULL << 6) 1251 #define MSR_VMX_EPT_PAGE_WALK_LENGTH_5 (1ULL << 7) 1252 #define MSR_VMX_EPT_UC (1ULL << 8) 1253 #define MSR_VMX_EPT_WB (1ULL << 14) 1254 #define MSR_VMX_EPT_2MB (1ULL << 16) 1255 #define MSR_VMX_EPT_1GB (1ULL << 17) 1256 #define MSR_VMX_EPT_INVEPT (1ULL << 20) 1257 #define MSR_VMX_EPT_AD_BITS (1ULL << 21) 1258 #define MSR_VMX_EPT_ADVANCED_VMEXIT_INFO (1ULL << 22) 1259 #define MSR_VMX_EPT_INVEPT_SINGLE_CONTEXT (1ULL << 25) 1260 #define MSR_VMX_EPT_INVEPT_ALL_CONTEXT (1ULL << 26) 1261 #define MSR_VMX_EPT_INVVPID (1ULL << 32) 1262 #define MSR_VMX_EPT_INVVPID_SINGLE_ADDR (1ULL << 40) 1263 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT (1ULL << 41) 1264 #define MSR_VMX_EPT_INVVPID_ALL_CONTEXT (1ULL << 42) 1265 #define MSR_VMX_EPT_INVVPID_SINGLE_CONTEXT_NOGLOBALS (1ULL << 43) 1266 1267 #define MSR_VMX_VMFUNC_EPT_SWITCHING (1ULL << 0) 1268 1269 1270 /* VMX controls */ 1271 #define VMX_CPU_BASED_VIRTUAL_INTR_PENDING 0x00000004 1272 #define VMX_CPU_BASED_USE_TSC_OFFSETING 0x00000008 1273 #define VMX_CPU_BASED_HLT_EXITING 0x00000080 1274 #define VMX_CPU_BASED_INVLPG_EXITING 0x00000200 1275 #define VMX_CPU_BASED_MWAIT_EXITING 0x00000400 1276 #define VMX_CPU_BASED_RDPMC_EXITING 0x00000800 1277 #define VMX_CPU_BASED_RDTSC_EXITING 0x00001000 1278 #define VMX_CPU_BASED_CR3_LOAD_EXITING 0x00008000 1279 #define VMX_CPU_BASED_CR3_STORE_EXITING 0x00010000 1280 #define VMX_CPU_BASED_CR8_LOAD_EXITING 0x00080000 1281 #define VMX_CPU_BASED_CR8_STORE_EXITING 0x00100000 1282 #define VMX_CPU_BASED_TPR_SHADOW 0x00200000 1283 #define VMX_CPU_BASED_VIRTUAL_NMI_PENDING 0x00400000 1284 #define VMX_CPU_BASED_MOV_DR_EXITING 0x00800000 1285 #define VMX_CPU_BASED_UNCOND_IO_EXITING 0x01000000 1286 #define VMX_CPU_BASED_USE_IO_BITMAPS 0x02000000 1287 #define VMX_CPU_BASED_MONITOR_TRAP_FLAG 0x08000000 1288 #define VMX_CPU_BASED_USE_MSR_BITMAPS 0x10000000 1289 #define VMX_CPU_BASED_MONITOR_EXITING 0x20000000 1290 #define VMX_CPU_BASED_PAUSE_EXITING 0x40000000 1291 #define VMX_CPU_BASED_ACTIVATE_SECONDARY_CONTROLS 0x80000000 1292 1293 #define VMX_SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES 0x00000001 1294 #define VMX_SECONDARY_EXEC_ENABLE_EPT 0x00000002 1295 #define VMX_SECONDARY_EXEC_DESC 0x00000004 1296 #define VMX_SECONDARY_EXEC_RDTSCP 0x00000008 1297 #define VMX_SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE 0x00000010 1298 #define VMX_SECONDARY_EXEC_ENABLE_VPID 0x00000020 1299 #define VMX_SECONDARY_EXEC_WBINVD_EXITING 0x00000040 1300 #define VMX_SECONDARY_EXEC_UNRESTRICTED_GUEST 0x00000080 1301 #define VMX_SECONDARY_EXEC_APIC_REGISTER_VIRT 0x00000100 1302 #define VMX_SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY 0x00000200 1303 #define VMX_SECONDARY_EXEC_PAUSE_LOOP_EXITING 0x00000400 1304 #define VMX_SECONDARY_EXEC_RDRAND_EXITING 0x00000800 1305 #define VMX_SECONDARY_EXEC_ENABLE_INVPCID 0x00001000 1306 #define VMX_SECONDARY_EXEC_ENABLE_VMFUNC 0x00002000 1307 #define VMX_SECONDARY_EXEC_SHADOW_VMCS 0x00004000 1308 #define VMX_SECONDARY_EXEC_ENCLS_EXITING 0x00008000 1309 #define VMX_SECONDARY_EXEC_RDSEED_EXITING 0x00010000 1310 #define VMX_SECONDARY_EXEC_ENABLE_PML 0x00020000 1311 #define VMX_SECONDARY_EXEC_XSAVES 0x00100000 1312 #define VMX_SECONDARY_EXEC_TSC_SCALING 0x02000000 1313 #define VMX_SECONDARY_EXEC_ENABLE_USER_WAIT_PAUSE 0x04000000 1314 1315 #define VMX_PIN_BASED_EXT_INTR_MASK 0x00000001 1316 #define VMX_PIN_BASED_NMI_EXITING 0x00000008 1317 #define VMX_PIN_BASED_VIRTUAL_NMIS 0x00000020 1318 #define VMX_PIN_BASED_VMX_PREEMPTION_TIMER 0x00000040 1319 #define VMX_PIN_BASED_POSTED_INTR 0x00000080 1320 1321 #define VMX_VM_EXIT_SAVE_DEBUG_CONTROLS 0x00000004 1322 #define VMX_VM_EXIT_HOST_ADDR_SPACE_SIZE 0x00000200 1323 #define VMX_VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL 0x00001000 1324 #define VMX_VM_EXIT_ACK_INTR_ON_EXIT 0x00008000 1325 #define VMX_VM_EXIT_SAVE_IA32_PAT 0x00040000 1326 #define VMX_VM_EXIT_LOAD_IA32_PAT 0x00080000 1327 #define VMX_VM_EXIT_SAVE_IA32_EFER 0x00100000 1328 #define VMX_VM_EXIT_LOAD_IA32_EFER 0x00200000 1329 #define VMX_VM_EXIT_SAVE_VMX_PREEMPTION_TIMER 0x00400000 1330 #define VMX_VM_EXIT_CLEAR_BNDCFGS 0x00800000 1331 #define VMX_VM_EXIT_PT_CONCEAL_PIP 0x01000000 1332 #define VMX_VM_EXIT_CLEAR_IA32_RTIT_CTL 0x02000000 1333 #define VMX_VM_EXIT_LOAD_IA32_PKRS 0x20000000 1334 #define VMX_VM_EXIT_ACTIVATE_SECONDARY_CONTROLS 0x80000000 1335 1336 #define VMX_VM_ENTRY_LOAD_DEBUG_CONTROLS 0x00000004 1337 #define VMX_VM_ENTRY_IA32E_MODE 0x00000200 1338 #define VMX_VM_ENTRY_SMM 0x00000400 1339 #define VMX_VM_ENTRY_DEACT_DUAL_MONITOR 0x00000800 1340 #define VMX_VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL 0x00002000 1341 #define VMX_VM_ENTRY_LOAD_IA32_PAT 0x00004000 1342 #define VMX_VM_ENTRY_LOAD_IA32_EFER 0x00008000 1343 #define VMX_VM_ENTRY_LOAD_BNDCFGS 0x00010000 1344 #define VMX_VM_ENTRY_PT_CONCEAL_PIP 0x00020000 1345 #define VMX_VM_ENTRY_LOAD_IA32_RTIT_CTL 0x00040000 1346 #define VMX_VM_ENTRY_LOAD_IA32_PKRS 0x00400000 1347 1348 /* Supported Hyper-V Enlightenments */ 1349 #define HYPERV_FEAT_RELAXED 0 1350 #define HYPERV_FEAT_VAPIC 1 1351 #define HYPERV_FEAT_TIME 2 1352 #define HYPERV_FEAT_CRASH 3 1353 #define HYPERV_FEAT_RESET 4 1354 #define HYPERV_FEAT_VPINDEX 5 1355 #define HYPERV_FEAT_RUNTIME 6 1356 #define HYPERV_FEAT_SYNIC 7 1357 #define HYPERV_FEAT_STIMER 8 1358 #define HYPERV_FEAT_FREQUENCIES 9 1359 #define HYPERV_FEAT_REENLIGHTENMENT 10 1360 #define HYPERV_FEAT_TLBFLUSH 11 1361 #define HYPERV_FEAT_EVMCS 12 1362 #define HYPERV_FEAT_IPI 13 1363 #define HYPERV_FEAT_STIMER_DIRECT 14 1364 #define HYPERV_FEAT_AVIC 15 1365 #define HYPERV_FEAT_SYNDBG 16 1366 #define HYPERV_FEAT_MSR_BITMAP 17 1367 #define HYPERV_FEAT_XMM_INPUT 18 1368 #define HYPERV_FEAT_TLBFLUSH_EXT 19 1369 #define HYPERV_FEAT_TLBFLUSH_DIRECT 20 1370 1371 #ifndef HYPERV_SPINLOCK_NEVER_NOTIFY 1372 #define HYPERV_SPINLOCK_NEVER_NOTIFY 0xFFFFFFFF 1373 #endif 1374 1375 #define EXCP00_DIVZ 0 1376 #define EXCP01_DB 1 1377 #define EXCP02_NMI 2 1378 #define EXCP03_INT3 3 1379 #define EXCP04_INTO 4 1380 #define EXCP05_BOUND 5 1381 #define EXCP06_ILLOP 6 1382 #define EXCP07_PREX 7 1383 #define EXCP08_DBLE 8 1384 #define EXCP09_XERR 9 1385 #define EXCP0A_TSS 10 1386 #define EXCP0B_NOSEG 11 1387 #define EXCP0C_STACK 12 1388 #define EXCP0D_GPF 13 1389 #define EXCP0E_PAGE 14 1390 #define EXCP10_COPR 16 1391 #define EXCP11_ALGN 17 1392 #define EXCP12_MCHK 18 1393 1394 #define EXCP_VMEXIT 0x100 /* only for system emulation */ 1395 #define EXCP_SYSCALL 0x101 /* only for user emulation */ 1396 #define EXCP_VSYSCALL 0x102 /* only for user emulation */ 1397 1398 /* i386-specific interrupt pending bits. */ 1399 #define CPU_INTERRUPT_POLL CPU_INTERRUPT_TGT_EXT_1 1400 #define CPU_INTERRUPT_SMI CPU_INTERRUPT_TGT_EXT_2 1401 #define CPU_INTERRUPT_NMI CPU_INTERRUPT_TGT_EXT_3 1402 #define CPU_INTERRUPT_MCE CPU_INTERRUPT_TGT_EXT_4 1403 #define CPU_INTERRUPT_VIRQ CPU_INTERRUPT_TGT_INT_0 1404 #define CPU_INTERRUPT_SIPI CPU_INTERRUPT_TGT_INT_1 1405 #define CPU_INTERRUPT_TPR CPU_INTERRUPT_TGT_INT_2 1406 1407 /* Use a clearer name for this. */ 1408 #define CPU_INTERRUPT_INIT CPU_INTERRUPT_RESET 1409 1410 #define CC_OP_HAS_EFLAGS(op) ((op) >= CC_OP_EFLAGS && (op) <= CC_OP_ADCOX) 1411 1412 /* Instead of computing the condition codes after each x86 instruction, 1413 * QEMU just stores one operand (called CC_SRC), the result 1414 * (called CC_DST) and the type of operation (called CC_OP). When the 1415 * condition codes are needed, the condition codes can be calculated 1416 * using this information. Condition codes are not generated if they 1417 * are only needed for conditional branches. 1418 */ 1419 typedef enum { 1420 CC_OP_EFLAGS = 0, /* all cc are explicitly computed, CC_SRC = flags */ 1421 CC_OP_ADCX = 1, /* CC_DST = C, CC_SRC = rest. */ 1422 CC_OP_ADOX = 2, /* CC_SRC2 = O, CC_SRC = rest. */ 1423 CC_OP_ADCOX = 3, /* CC_DST = C, CC_SRC2 = O, CC_SRC = rest. */ 1424 1425 /* Low 2 bits = MemOp constant for the size */ 1426 #define CC_OP_FIRST_BWLQ CC_OP_MULB 1427 CC_OP_MULB = 4, /* modify all flags, C, O = (CC_SRC != 0) */ 1428 CC_OP_MULW, 1429 CC_OP_MULL, 1430 CC_OP_MULQ, 1431 1432 CC_OP_ADDB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1433 CC_OP_ADDW, 1434 CC_OP_ADDL, 1435 CC_OP_ADDQ, 1436 1437 CC_OP_ADCB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1438 CC_OP_ADCW, 1439 CC_OP_ADCL, 1440 CC_OP_ADCQ, 1441 1442 CC_OP_SUBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1443 CC_OP_SUBW, 1444 CC_OP_SUBL, 1445 CC_OP_SUBQ, 1446 1447 CC_OP_SBBB, /* modify all flags, CC_DST = res, CC_SRC = src1 */ 1448 CC_OP_SBBW, 1449 CC_OP_SBBL, 1450 CC_OP_SBBQ, 1451 1452 CC_OP_LOGICB, /* modify all flags, CC_DST = res */ 1453 CC_OP_LOGICW, 1454 CC_OP_LOGICL, 1455 CC_OP_LOGICQ, 1456 1457 CC_OP_INCB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1458 CC_OP_INCW, 1459 CC_OP_INCL, 1460 CC_OP_INCQ, 1461 1462 CC_OP_DECB, /* modify all flags except, CC_DST = res, CC_SRC = C */ 1463 CC_OP_DECW, 1464 CC_OP_DECL, 1465 CC_OP_DECQ, 1466 1467 CC_OP_SHLB, /* modify all flags, CC_DST = res, CC_SRC.msb = C */ 1468 CC_OP_SHLW, 1469 CC_OP_SHLL, 1470 CC_OP_SHLQ, 1471 1472 CC_OP_SARB, /* modify all flags, CC_DST = res, CC_SRC.lsb = C */ 1473 CC_OP_SARW, 1474 CC_OP_SARL, 1475 CC_OP_SARQ, 1476 1477 CC_OP_BMILGB, /* Z,S via CC_DST, C = SRC==0; O=0; P,A undefined */ 1478 CC_OP_BMILGW, 1479 CC_OP_BMILGL, 1480 CC_OP_BMILGQ, 1481 1482 CC_OP_BLSIB, /* Z,S via CC_DST, C = SRC!=0; O=0; P,A undefined */ 1483 CC_OP_BLSIW, 1484 CC_OP_BLSIL, 1485 CC_OP_BLSIQ, 1486 1487 /* 1488 * Note that only CC_OP_POPCNT (i.e. the one with MO_TL size) 1489 * is used or implemented, because the translation needs 1490 * to zero-extend CC_DST anyway. 1491 */ 1492 CC_OP_POPCNTB__, /* Z via CC_DST, all other flags clear. */ 1493 CC_OP_POPCNTW__, 1494 CC_OP_POPCNTL__, 1495 CC_OP_POPCNTQ__, 1496 CC_OP_POPCNT = sizeof(target_ulong) == 8 ? CC_OP_POPCNTQ__ : CC_OP_POPCNTL__, 1497 #define CC_OP_LAST_BWLQ CC_OP_POPCNTQ__ 1498 1499 CC_OP_DYNAMIC, /* must use dynamic code to get cc_op */ 1500 } CCOp; 1501 1502 /* See X86DecodedInsn.cc_op, using int8_t. */ 1503 QEMU_BUILD_BUG_ON(CC_OP_DYNAMIC > INT8_MAX); 1504 1505 static inline MemOp cc_op_size(CCOp op) 1506 { 1507 MemOp size = op & 3; 1508 1509 QEMU_BUILD_BUG_ON(CC_OP_FIRST_BWLQ & 3); 1510 assert(op >= CC_OP_FIRST_BWLQ && op <= CC_OP_LAST_BWLQ); 1511 assert(size <= MO_TL); 1512 1513 return size; 1514 } 1515 1516 typedef struct SegmentCache { 1517 uint32_t selector; 1518 target_ulong base; 1519 uint32_t limit; 1520 uint32_t flags; 1521 } SegmentCache; 1522 1523 typedef union MMXReg { 1524 uint8_t _b_MMXReg[64 / 8]; 1525 uint16_t _w_MMXReg[64 / 16]; 1526 uint32_t _l_MMXReg[64 / 32]; 1527 uint64_t _q_MMXReg[64 / 64]; 1528 float32 _s_MMXReg[64 / 32]; 1529 float64 _d_MMXReg[64 / 64]; 1530 } MMXReg; 1531 1532 typedef union XMMReg { 1533 uint64_t _q_XMMReg[128 / 64]; 1534 } XMMReg; 1535 1536 typedef union YMMReg { 1537 uint64_t _q_YMMReg[256 / 64]; 1538 XMMReg _x_YMMReg[256 / 128]; 1539 } YMMReg; 1540 1541 typedef union ZMMReg { 1542 uint8_t _b_ZMMReg[512 / 8]; 1543 uint16_t _w_ZMMReg[512 / 16]; 1544 uint32_t _l_ZMMReg[512 / 32]; 1545 uint64_t _q_ZMMReg[512 / 64]; 1546 float16 _h_ZMMReg[512 / 16]; 1547 float32 _s_ZMMReg[512 / 32]; 1548 float64 _d_ZMMReg[512 / 64]; 1549 XMMReg _x_ZMMReg[512 / 128]; 1550 YMMReg _y_ZMMReg[512 / 256]; 1551 } ZMMReg; 1552 1553 typedef struct BNDReg { 1554 uint64_t lb; 1555 uint64_t ub; 1556 } BNDReg; 1557 1558 typedef struct BNDCSReg { 1559 uint64_t cfgu; 1560 uint64_t sts; 1561 } BNDCSReg; 1562 1563 #define BNDCFG_ENABLE 1ULL 1564 #define BNDCFG_BNDPRESERVE 2ULL 1565 #define BNDCFG_BDIR_MASK TARGET_PAGE_MASK 1566 1567 #if HOST_BIG_ENDIAN 1568 #define ZMM_B(n) _b_ZMMReg[63 - (n)] 1569 #define ZMM_W(n) _w_ZMMReg[31 - (n)] 1570 #define ZMM_L(n) _l_ZMMReg[15 - (n)] 1571 #define ZMM_H(n) _h_ZMMReg[31 - (n)] 1572 #define ZMM_S(n) _s_ZMMReg[15 - (n)] 1573 #define ZMM_Q(n) _q_ZMMReg[7 - (n)] 1574 #define ZMM_D(n) _d_ZMMReg[7 - (n)] 1575 #define ZMM_X(n) _x_ZMMReg[3 - (n)] 1576 #define ZMM_Y(n) _y_ZMMReg[1 - (n)] 1577 1578 #define XMM_Q(n) _q_XMMReg[1 - (n)] 1579 1580 #define YMM_Q(n) _q_YMMReg[3 - (n)] 1581 #define YMM_X(n) _x_YMMReg[1 - (n)] 1582 1583 #define MMX_B(n) _b_MMXReg[7 - (n)] 1584 #define MMX_W(n) _w_MMXReg[3 - (n)] 1585 #define MMX_L(n) _l_MMXReg[1 - (n)] 1586 #define MMX_S(n) _s_MMXReg[1 - (n)] 1587 #else 1588 #define ZMM_B(n) _b_ZMMReg[n] 1589 #define ZMM_W(n) _w_ZMMReg[n] 1590 #define ZMM_L(n) _l_ZMMReg[n] 1591 #define ZMM_H(n) _h_ZMMReg[n] 1592 #define ZMM_S(n) _s_ZMMReg[n] 1593 #define ZMM_Q(n) _q_ZMMReg[n] 1594 #define ZMM_D(n) _d_ZMMReg[n] 1595 #define ZMM_X(n) _x_ZMMReg[n] 1596 #define ZMM_Y(n) _y_ZMMReg[n] 1597 1598 #define XMM_Q(n) _q_XMMReg[n] 1599 1600 #define YMM_Q(n) _q_YMMReg[n] 1601 #define YMM_X(n) _x_YMMReg[n] 1602 1603 #define MMX_B(n) _b_MMXReg[n] 1604 #define MMX_W(n) _w_MMXReg[n] 1605 #define MMX_L(n) _l_MMXReg[n] 1606 #define MMX_S(n) _s_MMXReg[n] 1607 #endif 1608 #define MMX_Q(n) _q_MMXReg[n] 1609 1610 typedef union { 1611 floatx80 d __attribute__((aligned(16))); 1612 MMXReg mmx; 1613 } FPReg; 1614 1615 typedef struct { 1616 uint64_t base; 1617 uint64_t mask; 1618 } MTRRVar; 1619 1620 #define CPU_NB_REGS64 16 1621 #define CPU_NB_REGS32 8 1622 1623 #ifdef TARGET_X86_64 1624 #define CPU_NB_REGS CPU_NB_REGS64 1625 #else 1626 #define CPU_NB_REGS CPU_NB_REGS32 1627 #endif 1628 1629 #define MAX_FIXED_COUNTERS 3 1630 #define MAX_GP_COUNTERS (MSR_IA32_PERF_STATUS - MSR_P6_EVNTSEL0) 1631 1632 #define NB_OPMASK_REGS 8 1633 1634 /* CPU can't have 0xFFFFFFFF APIC ID, use that value to distinguish 1635 * that APIC ID hasn't been set yet 1636 */ 1637 #define UNASSIGNED_APIC_ID 0xFFFFFFFF 1638 1639 typedef struct X86LegacyXSaveArea { 1640 uint16_t fcw; 1641 uint16_t fsw; 1642 uint8_t ftw; 1643 uint8_t reserved; 1644 uint16_t fpop; 1645 union { 1646 struct { 1647 uint64_t fpip; 1648 uint64_t fpdp; 1649 }; 1650 struct { 1651 uint32_t fip; 1652 uint32_t fcs; 1653 uint32_t foo; 1654 uint32_t fos; 1655 }; 1656 }; 1657 uint32_t mxcsr; 1658 uint32_t mxcsr_mask; 1659 FPReg fpregs[8]; 1660 uint8_t xmm_regs[16][16]; 1661 uint32_t hw_reserved[12]; 1662 uint32_t sw_reserved[12]; 1663 } X86LegacyXSaveArea; 1664 1665 QEMU_BUILD_BUG_ON(sizeof(X86LegacyXSaveArea) != 512); 1666 1667 typedef struct X86XSaveHeader { 1668 uint64_t xstate_bv; 1669 uint64_t xcomp_bv; 1670 uint64_t reserve0; 1671 uint8_t reserved[40]; 1672 } X86XSaveHeader; 1673 1674 /* Ext. save area 2: AVX State */ 1675 typedef struct XSaveAVX { 1676 uint8_t ymmh[16][16]; 1677 } XSaveAVX; 1678 1679 /* Ext. save area 3: BNDREG */ 1680 typedef struct XSaveBNDREG { 1681 BNDReg bnd_regs[4]; 1682 } XSaveBNDREG; 1683 1684 /* Ext. save area 4: BNDCSR */ 1685 typedef union XSaveBNDCSR { 1686 BNDCSReg bndcsr; 1687 uint8_t data[64]; 1688 } XSaveBNDCSR; 1689 1690 /* Ext. save area 5: Opmask */ 1691 typedef struct XSaveOpmask { 1692 uint64_t opmask_regs[NB_OPMASK_REGS]; 1693 } XSaveOpmask; 1694 1695 /* Ext. save area 6: ZMM_Hi256 */ 1696 typedef struct XSaveZMM_Hi256 { 1697 uint8_t zmm_hi256[16][32]; 1698 } XSaveZMM_Hi256; 1699 1700 /* Ext. save area 7: Hi16_ZMM */ 1701 typedef struct XSaveHi16_ZMM { 1702 uint8_t hi16_zmm[16][64]; 1703 } XSaveHi16_ZMM; 1704 1705 /* Ext. save area 9: PKRU state */ 1706 typedef struct XSavePKRU { 1707 uint32_t pkru; 1708 uint32_t padding; 1709 } XSavePKRU; 1710 1711 /* Ext. save area 17: AMX XTILECFG state */ 1712 typedef struct XSaveXTILECFG { 1713 uint8_t xtilecfg[64]; 1714 } XSaveXTILECFG; 1715 1716 /* Ext. save area 18: AMX XTILEDATA state */ 1717 typedef struct XSaveXTILEDATA { 1718 uint8_t xtiledata[8][1024]; 1719 } XSaveXTILEDATA; 1720 1721 typedef struct { 1722 uint64_t from; 1723 uint64_t to; 1724 uint64_t info; 1725 } LBREntry; 1726 1727 #define ARCH_LBR_NR_ENTRIES 32 1728 1729 /* Ext. save area 19: Supervisor mode Arch LBR state */ 1730 typedef struct XSavesArchLBR { 1731 uint64_t lbr_ctl; 1732 uint64_t lbr_depth; 1733 uint64_t ler_from; 1734 uint64_t ler_to; 1735 uint64_t ler_info; 1736 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 1737 } XSavesArchLBR; 1738 1739 QEMU_BUILD_BUG_ON(sizeof(XSaveAVX) != 0x100); 1740 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDREG) != 0x40); 1741 QEMU_BUILD_BUG_ON(sizeof(XSaveBNDCSR) != 0x40); 1742 QEMU_BUILD_BUG_ON(sizeof(XSaveOpmask) != 0x40); 1743 QEMU_BUILD_BUG_ON(sizeof(XSaveZMM_Hi256) != 0x200); 1744 QEMU_BUILD_BUG_ON(sizeof(XSaveHi16_ZMM) != 0x400); 1745 QEMU_BUILD_BUG_ON(sizeof(XSavePKRU) != 0x8); 1746 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILECFG) != 0x40); 1747 QEMU_BUILD_BUG_ON(sizeof(XSaveXTILEDATA) != 0x2000); 1748 QEMU_BUILD_BUG_ON(sizeof(XSavesArchLBR) != 0x328); 1749 1750 typedef struct ExtSaveArea { 1751 uint32_t feature, bits; 1752 uint32_t offset, size; 1753 uint32_t ecx; 1754 } ExtSaveArea; 1755 1756 #define XSAVE_STATE_AREA_COUNT (XSTATE_XTILE_DATA_BIT + 1) 1757 1758 extern ExtSaveArea x86_ext_save_areas[XSAVE_STATE_AREA_COUNT]; 1759 1760 typedef enum TPRAccess { 1761 TPR_ACCESS_READ, 1762 TPR_ACCESS_WRITE, 1763 } TPRAccess; 1764 1765 /* Cache information data structures: */ 1766 1767 enum CacheType { 1768 DATA_CACHE, 1769 INSTRUCTION_CACHE, 1770 UNIFIED_CACHE 1771 }; 1772 1773 typedef struct CPUCacheInfo { 1774 enum CacheType type; 1775 uint8_t level; 1776 /* Size in bytes */ 1777 uint32_t size; 1778 /* Line size, in bytes */ 1779 uint16_t line_size; 1780 /* 1781 * Associativity. 1782 * Note: representation of fully-associative caches is not implemented 1783 */ 1784 uint8_t associativity; 1785 /* Physical line partitions. CPUID[0x8000001D].EBX, CPUID[4].EBX */ 1786 uint8_t partitions; 1787 /* Number of sets. CPUID[0x8000001D].ECX, CPUID[4].ECX */ 1788 uint32_t sets; 1789 /* 1790 * Lines per tag. 1791 * AMD-specific: CPUID[0x80000005], CPUID[0x80000006]. 1792 * (Is this synonym to @partitions?) 1793 */ 1794 uint8_t lines_per_tag; 1795 1796 /* Self-initializing cache */ 1797 bool self_init; 1798 /* 1799 * WBINVD/INVD is not guaranteed to act upon lower level caches of 1800 * non-originating threads sharing this cache. 1801 * CPUID[4].EDX[bit 0], CPUID[0x8000001D].EDX[bit 0] 1802 */ 1803 bool no_invd_sharing; 1804 /* 1805 * Cache is inclusive of lower cache levels. 1806 * CPUID[4].EDX[bit 1], CPUID[0x8000001D].EDX[bit 1]. 1807 */ 1808 bool inclusive; 1809 /* 1810 * A complex function is used to index the cache, potentially using all 1811 * address bits. CPUID[4].EDX[bit 2]. 1812 */ 1813 bool complex_indexing; 1814 1815 /* 1816 * Cache Topology. The level that cache is shared in. 1817 * Used to encode CPUID[4].EAX[bits 25:14] or 1818 * CPUID[0x8000001D].EAX[bits 25:14]. 1819 */ 1820 CpuTopologyLevel share_level; 1821 } CPUCacheInfo; 1822 1823 1824 typedef struct CPUCaches { 1825 CPUCacheInfo *l1d_cache; 1826 CPUCacheInfo *l1i_cache; 1827 CPUCacheInfo *l2_cache; 1828 CPUCacheInfo *l3_cache; 1829 } CPUCaches; 1830 1831 typedef struct CPUArchState { 1832 /* standard registers */ 1833 target_ulong regs[CPU_NB_REGS]; 1834 target_ulong eip; 1835 target_ulong eflags; /* eflags register. During CPU emulation, CC 1836 flags and DF are set to zero because they are 1837 stored elsewhere */ 1838 1839 /* emulator internal eflags handling */ 1840 target_ulong cc_dst; 1841 target_ulong cc_src; 1842 target_ulong cc_src2; 1843 uint32_t cc_op; 1844 int32_t df; /* D flag : 1 if D = 0, -1 if D = 1 */ 1845 uint32_t hflags; /* TB flags, see HF_xxx constants. These flags 1846 are known at translation time. */ 1847 uint32_t hflags2; /* various other flags, see HF2_xxx constants. */ 1848 1849 /* segments */ 1850 SegmentCache segs[6]; /* selector values */ 1851 SegmentCache ldt; 1852 SegmentCache tr; 1853 SegmentCache gdt; /* only base and limit are used */ 1854 SegmentCache idt; /* only base and limit are used */ 1855 1856 target_ulong cr[5]; /* NOTE: cr1 is unused */ 1857 1858 bool pdptrs_valid; 1859 uint64_t pdptrs[4]; 1860 int32_t a20_mask; 1861 1862 BNDReg bnd_regs[4]; 1863 BNDCSReg bndcs_regs; 1864 uint64_t msr_bndcfgs; 1865 uint64_t efer; 1866 1867 /* Beginning of state preserved by INIT (dummy marker). */ 1868 struct {} start_init_save; 1869 1870 /* FPU state */ 1871 unsigned int fpstt; /* top of stack index */ 1872 uint16_t fpus; 1873 uint16_t fpuc; 1874 uint8_t fptags[8]; /* 0 = valid, 1 = empty */ 1875 FPReg fpregs[8]; 1876 /* KVM-only so far */ 1877 uint16_t fpop; 1878 uint16_t fpcs; 1879 uint16_t fpds; 1880 uint64_t fpip; 1881 uint64_t fpdp; 1882 1883 /* emulator internal variables */ 1884 float_status fp_status; 1885 floatx80 ft0; 1886 1887 float_status mmx_status; /* for 3DNow! float ops */ 1888 float_status sse_status; 1889 uint32_t mxcsr; 1890 ZMMReg xmm_regs[CPU_NB_REGS == 8 ? 8 : 32] QEMU_ALIGNED(16); 1891 ZMMReg xmm_t0 QEMU_ALIGNED(16); 1892 MMXReg mmx_t0; 1893 1894 uint64_t opmask_regs[NB_OPMASK_REGS]; 1895 #ifdef TARGET_X86_64 1896 uint8_t xtilecfg[64]; 1897 uint8_t xtiledata[8192]; 1898 #endif 1899 1900 /* sysenter registers */ 1901 uint32_t sysenter_cs; 1902 target_ulong sysenter_esp; 1903 target_ulong sysenter_eip; 1904 uint64_t star; 1905 1906 uint64_t vm_hsave; 1907 1908 #ifdef TARGET_X86_64 1909 target_ulong lstar; 1910 target_ulong cstar; 1911 target_ulong fmask; 1912 target_ulong kernelgsbase; 1913 1914 /* FRED MSRs */ 1915 uint64_t fred_rsp0; 1916 uint64_t fred_rsp1; 1917 uint64_t fred_rsp2; 1918 uint64_t fred_rsp3; 1919 uint64_t fred_stklvls; 1920 uint64_t fred_ssp1; 1921 uint64_t fred_ssp2; 1922 uint64_t fred_ssp3; 1923 uint64_t fred_config; 1924 #endif 1925 1926 uint64_t tsc_adjust; 1927 uint64_t tsc_deadline; 1928 uint64_t tsc_aux; 1929 1930 uint64_t xcr0; 1931 1932 uint64_t mcg_status; 1933 uint64_t msr_ia32_misc_enable; 1934 uint64_t msr_ia32_feature_control; 1935 uint64_t msr_ia32_sgxlepubkeyhash[4]; 1936 1937 uint64_t msr_fixed_ctr_ctrl; 1938 uint64_t msr_global_ctrl; 1939 uint64_t msr_global_status; 1940 uint64_t msr_global_ovf_ctrl; 1941 uint64_t msr_fixed_counters[MAX_FIXED_COUNTERS]; 1942 uint64_t msr_gp_counters[MAX_GP_COUNTERS]; 1943 uint64_t msr_gp_evtsel[MAX_GP_COUNTERS]; 1944 1945 uint64_t pat; 1946 uint32_t smbase; 1947 uint64_t msr_smi_count; 1948 1949 uint32_t pkru; 1950 uint32_t pkrs; 1951 uint32_t tsx_ctrl; 1952 1953 uint64_t spec_ctrl; 1954 uint64_t amd_tsc_scale_msr; 1955 uint64_t virt_ssbd; 1956 1957 /* End of state preserved by INIT (dummy marker). */ 1958 struct {} end_init_save; 1959 1960 uint64_t system_time_msr; 1961 uint64_t wall_clock_msr; 1962 uint64_t steal_time_msr; 1963 uint64_t async_pf_en_msr; 1964 uint64_t async_pf_int_msr; 1965 uint64_t pv_eoi_en_msr; 1966 uint64_t poll_control_msr; 1967 1968 /* Partition-wide HV MSRs, will be updated only on the first vcpu */ 1969 uint64_t msr_hv_hypercall; 1970 uint64_t msr_hv_guest_os_id; 1971 uint64_t msr_hv_tsc; 1972 uint64_t msr_hv_syndbg_control; 1973 uint64_t msr_hv_syndbg_status; 1974 uint64_t msr_hv_syndbg_send_page; 1975 uint64_t msr_hv_syndbg_recv_page; 1976 uint64_t msr_hv_syndbg_pending_page; 1977 uint64_t msr_hv_syndbg_options; 1978 1979 /* Per-VCPU HV MSRs */ 1980 uint64_t msr_hv_vapic; 1981 uint64_t msr_hv_crash_params[HV_CRASH_PARAMS]; 1982 uint64_t msr_hv_runtime; 1983 uint64_t msr_hv_synic_control; 1984 uint64_t msr_hv_synic_evt_page; 1985 uint64_t msr_hv_synic_msg_page; 1986 uint64_t msr_hv_synic_sint[HV_SINT_COUNT]; 1987 uint64_t msr_hv_stimer_config[HV_STIMER_COUNT]; 1988 uint64_t msr_hv_stimer_count[HV_STIMER_COUNT]; 1989 uint64_t msr_hv_reenlightenment_control; 1990 uint64_t msr_hv_tsc_emulation_control; 1991 uint64_t msr_hv_tsc_emulation_status; 1992 1993 uint64_t msr_rtit_ctrl; 1994 uint64_t msr_rtit_status; 1995 uint64_t msr_rtit_output_base; 1996 uint64_t msr_rtit_output_mask; 1997 uint64_t msr_rtit_cr3_match; 1998 uint64_t msr_rtit_addrs[MAX_RTIT_ADDRS]; 1999 2000 /* Per-VCPU XFD MSRs */ 2001 uint64_t msr_xfd; 2002 uint64_t msr_xfd_err; 2003 2004 /* Per-VCPU Arch LBR MSRs */ 2005 uint64_t msr_lbr_ctl; 2006 uint64_t msr_lbr_depth; 2007 LBREntry lbr_records[ARCH_LBR_NR_ENTRIES]; 2008 2009 /* AMD MSRC001_0015 Hardware Configuration */ 2010 uint64_t msr_hwcr; 2011 2012 /* exception/interrupt handling */ 2013 int error_code; 2014 int exception_is_int; 2015 target_ulong exception_next_eip; 2016 target_ulong dr[8]; /* debug registers; note dr4 and dr5 are unused */ 2017 union { 2018 struct CPUBreakpoint *cpu_breakpoint[4]; 2019 struct CPUWatchpoint *cpu_watchpoint[4]; 2020 }; /* break/watchpoints for dr[0..3] */ 2021 int old_exception; /* exception in flight */ 2022 2023 uint64_t vm_vmcb; 2024 uint64_t tsc_offset; 2025 uint64_t intercept; 2026 uint16_t intercept_cr_read; 2027 uint16_t intercept_cr_write; 2028 uint16_t intercept_dr_read; 2029 uint16_t intercept_dr_write; 2030 uint32_t intercept_exceptions; 2031 uint64_t nested_cr3; 2032 uint32_t nested_pg_mode; 2033 uint8_t v_tpr; 2034 uint32_t int_ctl; 2035 2036 /* KVM states, automatically cleared on reset */ 2037 uint8_t nmi_injected; 2038 uint8_t nmi_pending; 2039 2040 uintptr_t retaddr; 2041 2042 /* RAPL MSR */ 2043 uint64_t msr_rapl_power_unit; 2044 uint64_t msr_pkg_energy_status; 2045 2046 /* Fields up to this point are cleared by a CPU reset */ 2047 struct {} end_reset_fields; 2048 2049 /* Fields after this point are preserved across CPU reset. */ 2050 2051 /* processor features (e.g. for CPUID insn) */ 2052 /* Minimum cpuid leaf 7 value */ 2053 uint32_t cpuid_level_func7; 2054 /* Actual cpuid leaf 7 value */ 2055 uint32_t cpuid_min_level_func7; 2056 /* Minimum level/xlevel/xlevel2, based on CPU model + features */ 2057 uint32_t cpuid_min_level, cpuid_min_xlevel, cpuid_min_xlevel2; 2058 /* Maximum level/xlevel/xlevel2 value for auto-assignment: */ 2059 uint32_t cpuid_max_level, cpuid_max_xlevel, cpuid_max_xlevel2; 2060 /* Actual level/xlevel/xlevel2 value: */ 2061 uint32_t cpuid_level, cpuid_xlevel, cpuid_xlevel2; 2062 uint32_t cpuid_vendor1; 2063 uint32_t cpuid_vendor2; 2064 uint32_t cpuid_vendor3; 2065 uint32_t cpuid_version; 2066 FeatureWordArray features; 2067 /* AVX10 version */ 2068 uint8_t avx10_version; 2069 /* Features that were explicitly enabled/disabled */ 2070 FeatureWordArray user_features; 2071 uint32_t cpuid_model[12]; 2072 /* Cache information for CPUID. When legacy-cache=on, the cache data 2073 * on each CPUID leaf will be different, because we keep compatibility 2074 * with old QEMU versions. 2075 */ 2076 CPUCaches cache_info_cpuid2, cache_info_cpuid4, cache_info_amd; 2077 2078 /* MTRRs */ 2079 uint64_t mtrr_fixed[11]; 2080 uint64_t mtrr_deftype; 2081 MTRRVar mtrr_var[MSR_MTRRcap_VCNT]; 2082 2083 /* For KVM */ 2084 uint32_t mp_state; 2085 int32_t exception_nr; 2086 int32_t interrupt_injected; 2087 uint8_t soft_interrupt; 2088 uint8_t exception_pending; 2089 uint8_t exception_injected; 2090 uint8_t has_error_code; 2091 uint8_t exception_has_payload; 2092 uint64_t exception_payload; 2093 uint8_t triple_fault_pending; 2094 uint32_t ins_len; 2095 uint32_t sipi_vector; 2096 bool tsc_valid; 2097 int64_t tsc_khz; 2098 int64_t user_tsc_khz; /* for sanity check only */ 2099 uint64_t apic_bus_freq; 2100 uint64_t tsc; 2101 #if defined(CONFIG_KVM) || defined(CONFIG_HVF) 2102 void *xsave_buf; 2103 uint32_t xsave_buf_len; 2104 #endif 2105 #if defined(CONFIG_KVM) 2106 struct kvm_nested_state *nested_state; 2107 MemoryRegion *xen_vcpu_info_mr; 2108 void *xen_vcpu_info_hva; 2109 uint64_t xen_vcpu_info_gpa; 2110 uint64_t xen_vcpu_info_default_gpa; 2111 uint64_t xen_vcpu_time_info_gpa; 2112 uint64_t xen_vcpu_runstate_gpa; 2113 uint8_t xen_vcpu_callback_vector; 2114 bool xen_callback_asserted; 2115 uint16_t xen_virq[XEN_NR_VIRQS]; 2116 uint64_t xen_singleshot_timer_ns; 2117 QEMUTimer *xen_singleshot_timer; 2118 uint64_t xen_periodic_timer_period; 2119 QEMUTimer *xen_periodic_timer; 2120 QemuMutex xen_timers_lock; 2121 #endif 2122 #if defined(CONFIG_HVF) 2123 void *emu_mmio_buf; 2124 #endif 2125 2126 uint64_t mcg_cap; 2127 uint64_t mcg_ctl; 2128 uint64_t mcg_ext_ctl; 2129 uint64_t mce_banks[MCE_BANKS_DEF*4]; 2130 uint64_t xstate_bv; 2131 2132 /* vmstate */ 2133 uint16_t fpus_vmstate; 2134 uint16_t fptag_vmstate; 2135 uint16_t fpregs_format_vmstate; 2136 2137 uint64_t xss; 2138 uint32_t umwait; 2139 2140 TPRAccess tpr_access_type; 2141 2142 X86CPUTopoInfo topo_info; 2143 2144 /* Bitmap of available CPU topology levels for this CPU. */ 2145 DECLARE_BITMAP(avail_cpu_topo, CPU_TOPOLOGY_LEVEL__MAX); 2146 } CPUX86State; 2147 2148 struct kvm_msrs; 2149 2150 /** 2151 * X86CPU: 2152 * @env: #CPUX86State 2153 * @migratable: If set, only migratable flags will be accepted when "enforce" 2154 * mode is used, and only migratable flags will be included in the "host" 2155 * CPU model. 2156 * 2157 * An x86 CPU. 2158 */ 2159 struct ArchCPU { 2160 CPUState parent_obj; 2161 2162 CPUX86State env; 2163 VMChangeStateEntry *vmsentry; 2164 2165 uint64_t ucode_rev; 2166 2167 uint32_t hyperv_spinlock_attempts; 2168 char *hyperv_vendor; 2169 bool hyperv_synic_kvm_only; 2170 uint64_t hyperv_features; 2171 bool hyperv_passthrough; 2172 OnOffAuto hyperv_no_nonarch_cs; 2173 uint32_t hyperv_vendor_id[3]; 2174 uint32_t hyperv_interface_id[4]; 2175 uint32_t hyperv_limits[3]; 2176 bool hyperv_enforce_cpuid; 2177 uint32_t hyperv_ver_id_build; 2178 uint16_t hyperv_ver_id_major; 2179 uint16_t hyperv_ver_id_minor; 2180 uint32_t hyperv_ver_id_sp; 2181 uint8_t hyperv_ver_id_sb; 2182 uint32_t hyperv_ver_id_sn; 2183 2184 bool check_cpuid; 2185 bool enforce_cpuid; 2186 /* 2187 * Force features to be enabled even if the host doesn't support them. 2188 * This is dangerous and should be done only for testing CPUID 2189 * compatibility. 2190 */ 2191 bool force_features; 2192 bool expose_kvm; 2193 bool expose_tcg; 2194 bool migratable; 2195 bool migrate_smi_count; 2196 bool max_features; /* Enable all supported features automatically */ 2197 uint32_t apic_id; 2198 2199 /* Enables publishing of TSC increment and Local APIC bus frequencies to 2200 * the guest OS in CPUID page 0x40000010, the same way that VMWare does. */ 2201 bool vmware_cpuid_freq; 2202 2203 /* if true the CPUID code directly forward host cache leaves to the guest */ 2204 bool cache_info_passthrough; 2205 2206 /* if true the CPUID code directly forwards 2207 * host monitor/mwait leaves to the guest */ 2208 struct { 2209 uint32_t eax; 2210 uint32_t ebx; 2211 uint32_t ecx; 2212 uint32_t edx; 2213 } mwait; 2214 2215 /* Features that were filtered out because of missing host capabilities */ 2216 FeatureWordArray filtered_features; 2217 2218 /* Features that are forced enabled by underlying hypervisor, e.g., TDX */ 2219 FeatureWordArray forced_on_features; 2220 2221 /* Enable PMU CPUID bits. This can't be enabled by default yet because 2222 * it doesn't have ABI stability guarantees, as it passes all PMU CPUID 2223 * bits returned by GET_SUPPORTED_CPUID (that depend on host CPU and kernel 2224 * capabilities) directly to the guest. 2225 */ 2226 bool enable_pmu; 2227 2228 /* 2229 * Enable LBR_FMT bits of IA32_PERF_CAPABILITIES MSR. 2230 * This can't be initialized with a default because it doesn't have 2231 * stable ABI support yet. It is only allowed to pass all LBR_FMT bits 2232 * returned by kvm_arch_get_supported_msr_feature()(which depends on both 2233 * host CPU and kernel capabilities) to the guest. 2234 */ 2235 uint64_t lbr_fmt; 2236 2237 /* LMCE support can be enabled/disabled via cpu option 'lmce=on/off'. It is 2238 * disabled by default to avoid breaking migration between QEMU with 2239 * different LMCE configurations. 2240 */ 2241 bool enable_lmce; 2242 2243 /* Compatibility bits for old machine types. 2244 * If true present virtual l3 cache for VM, the vcpus in the same virtual 2245 * socket share an virtual l3 cache. 2246 */ 2247 bool enable_l3_cache; 2248 2249 /* Compatibility bits for old machine types. 2250 * If true present L1 cache as per-thread, not per-core. 2251 */ 2252 bool l1_cache_per_core; 2253 2254 /* Compatibility bits for old machine types. 2255 * If true present the old cache topology information 2256 */ 2257 bool legacy_cache; 2258 2259 /* Compatibility bits for old machine types. 2260 * If true decode the CPUID Function 0x8000001E_ECX to support multiple 2261 * nodes per processor 2262 */ 2263 bool legacy_multi_node; 2264 2265 /* Compatibility bits for old machine types: */ 2266 bool enable_cpuid_0xb; 2267 2268 /* Force to enable cpuid 0x1f */ 2269 bool enable_cpuid_0x1f; 2270 2271 /* Enable auto level-increase for all CPUID leaves */ 2272 bool full_cpuid_auto_level; 2273 2274 /* Only advertise CPUID leaves defined by the vendor */ 2275 bool vendor_cpuid_only; 2276 2277 /* Only advertise TOPOEXT features that AMD defines */ 2278 bool amd_topoext_features_only; 2279 2280 /* Enable auto level-increase for Intel Processor Trace leave */ 2281 bool intel_pt_auto_level; 2282 2283 /* if true fill the top bits of the MTRR_PHYSMASKn variable range */ 2284 bool fill_mtrr_mask; 2285 2286 /* if true override the phys_bits value with a value read from the host */ 2287 bool host_phys_bits; 2288 2289 /* if set, limit maximum value for phys_bits when host_phys_bits is true */ 2290 uint8_t host_phys_bits_limit; 2291 2292 /* Forcefully disable KVM PV features not exposed in guest CPUIDs */ 2293 bool kvm_pv_enforce_cpuid; 2294 2295 /* Number of physical address bits supported */ 2296 uint32_t phys_bits; 2297 2298 /* 2299 * Number of guest physical address bits available. Usually this is 2300 * identical to host physical address bits. With NPT or EPT 4-level 2301 * paging, guest physical address space might be restricted to 48 bits 2302 * even if the host cpu supports more physical address bits. 2303 */ 2304 uint32_t guest_phys_bits; 2305 2306 /* in order to simplify APIC support, we leave this pointer to the 2307 user */ 2308 struct DeviceState *apic_state; 2309 struct MemoryRegion *cpu_as_root, *cpu_as_mem, *smram; 2310 Notifier machine_done; 2311 2312 struct kvm_msrs *kvm_msr_buf; 2313 2314 int32_t node_id; /* NUMA node this CPU belongs to */ 2315 int32_t socket_id; 2316 int32_t die_id; 2317 int32_t module_id; 2318 int32_t core_id; 2319 int32_t thread_id; 2320 2321 int32_t hv_max_vps; 2322 2323 bool xen_vapic; 2324 }; 2325 2326 typedef struct X86CPUModel X86CPUModel; 2327 2328 /** 2329 * X86CPUClass: 2330 * @cpu_def: CPU model definition 2331 * @host_cpuid_required: Whether CPU model requires cpuid from host. 2332 * @ordering: Ordering on the "-cpu help" CPU model list. 2333 * @migration_safe: See CpuDefinitionInfo::migration_safe 2334 * @static_model: See CpuDefinitionInfo::static 2335 * @parent_realize: The parent class' realize handler. 2336 * @parent_phases: The parent class' reset phase handlers. 2337 * 2338 * An x86 CPU model or family. 2339 */ 2340 struct X86CPUClass { 2341 CPUClass parent_class; 2342 2343 /* 2344 * CPU definition, automatically loaded by instance_init if not NULL. 2345 * Should be eventually replaced by subclass-specific property defaults. 2346 */ 2347 const X86CPUModel *model; 2348 2349 bool host_cpuid_required; 2350 int ordering; 2351 bool migration_safe; 2352 bool static_model; 2353 2354 /* 2355 * Optional description of CPU model. 2356 * If unavailable, cpu_def->model_id is used. 2357 */ 2358 const char *model_description; 2359 2360 DeviceRealize parent_realize; 2361 DeviceUnrealize parent_unrealize; 2362 ResettablePhases parent_phases; 2363 }; 2364 2365 #ifndef CONFIG_USER_ONLY 2366 extern const VMStateDescription vmstate_x86_cpu; 2367 #endif 2368 2369 int x86_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu, 2370 int cpuid, DumpState *s); 2371 int x86_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu, 2372 int cpuid, DumpState *s); 2373 int x86_cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 2374 DumpState *s); 2375 int x86_cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu, 2376 DumpState *s); 2377 2378 bool x86_cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list, 2379 Error **errp); 2380 2381 void x86_cpu_dump_state(CPUState *cs, FILE *f, int flags); 2382 2383 int x86_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg); 2384 int x86_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg); 2385 void x86_cpu_gdb_init(CPUState *cs); 2386 2387 int cpu_x86_support_mca_broadcast(CPUX86State *env); 2388 2389 #ifndef CONFIG_USER_ONLY 2390 int x86_cpu_pending_interrupt(CPUState *cs, int interrupt_request); 2391 2392 hwaddr x86_cpu_get_phys_page_attrs_debug(CPUState *cpu, vaddr addr, 2393 MemTxAttrs *attrs); 2394 int cpu_get_pic_interrupt(CPUX86State *s); 2395 2396 /* MS-DOS compatibility mode FPU exception support */ 2397 void x86_register_ferr_irq(qemu_irq irq); 2398 void fpu_check_raise_ferr_irq(CPUX86State *s); 2399 void cpu_set_ignne(void); 2400 void cpu_clear_ignne(void); 2401 #endif 2402 2403 /* mpx_helper.c */ 2404 void cpu_sync_bndcs_hflags(CPUX86State *env); 2405 2406 /* this function must always be used to load data in the segment 2407 cache: it synchronizes the hflags with the segment cache values */ 2408 static inline void cpu_x86_load_seg_cache(CPUX86State *env, 2409 X86Seg seg_reg, unsigned int selector, 2410 target_ulong base, 2411 unsigned int limit, 2412 unsigned int flags) 2413 { 2414 SegmentCache *sc; 2415 unsigned int new_hflags; 2416 2417 sc = &env->segs[seg_reg]; 2418 sc->selector = selector; 2419 sc->base = base; 2420 sc->limit = limit; 2421 sc->flags = flags; 2422 2423 /* update the hidden flags */ 2424 { 2425 if (seg_reg == R_CS) { 2426 #ifdef TARGET_X86_64 2427 if ((env->hflags & HF_LMA_MASK) && (flags & DESC_L_MASK)) { 2428 /* long mode */ 2429 env->hflags |= HF_CS32_MASK | HF_SS32_MASK | HF_CS64_MASK; 2430 env->hflags &= ~(HF_ADDSEG_MASK); 2431 } else 2432 #endif 2433 { 2434 /* legacy / compatibility case */ 2435 new_hflags = (env->segs[R_CS].flags & DESC_B_MASK) 2436 >> (DESC_B_SHIFT - HF_CS32_SHIFT); 2437 env->hflags = (env->hflags & ~(HF_CS32_MASK | HF_CS64_MASK)) | 2438 new_hflags; 2439 } 2440 } 2441 if (seg_reg == R_SS) { 2442 int cpl = (flags >> DESC_DPL_SHIFT) & 3; 2443 #if HF_CPL_MASK != 3 2444 #error HF_CPL_MASK is hardcoded 2445 #endif 2446 env->hflags = (env->hflags & ~HF_CPL_MASK) | cpl; 2447 /* Possibly switch between BNDCFGS and BNDCFGU */ 2448 cpu_sync_bndcs_hflags(env); 2449 } 2450 new_hflags = (env->segs[R_SS].flags & DESC_B_MASK) 2451 >> (DESC_B_SHIFT - HF_SS32_SHIFT); 2452 if (env->hflags & HF_CS64_MASK) { 2453 /* zero base assumed for DS, ES and SS in long mode */ 2454 } else if (!(env->cr[0] & CR0_PE_MASK) || 2455 (env->eflags & VM_MASK) || 2456 !(env->hflags & HF_CS32_MASK)) { 2457 /* XXX: try to avoid this test. The problem comes from the 2458 fact that is real mode or vm86 mode we only modify the 2459 'base' and 'selector' fields of the segment cache to go 2460 faster. A solution may be to force addseg to one in 2461 translate-i386.c. */ 2462 new_hflags |= HF_ADDSEG_MASK; 2463 } else { 2464 new_hflags |= ((env->segs[R_DS].base | 2465 env->segs[R_ES].base | 2466 env->segs[R_SS].base) != 0) << 2467 HF_ADDSEG_SHIFT; 2468 } 2469 env->hflags = (env->hflags & 2470 ~(HF_SS32_MASK | HF_ADDSEG_MASK)) | new_hflags; 2471 } 2472 } 2473 2474 static inline void cpu_x86_load_seg_cache_sipi(X86CPU *cpu, 2475 uint8_t sipi_vector) 2476 { 2477 CPUState *cs = CPU(cpu); 2478 CPUX86State *env = &cpu->env; 2479 2480 env->eip = 0; 2481 cpu_x86_load_seg_cache(env, R_CS, sipi_vector << 8, 2482 sipi_vector << 12, 2483 env->segs[R_CS].limit, 2484 env->segs[R_CS].flags); 2485 cs->halted = 0; 2486 } 2487 2488 uint64_t cpu_x86_get_msr_core_thread_count(X86CPU *cpu); 2489 2490 int cpu_x86_get_descr_debug(CPUX86State *env, unsigned int selector, 2491 target_ulong *base, unsigned int *limit, 2492 unsigned int *flags); 2493 2494 /* op_helper.c */ 2495 /* used for debug or cpu save/restore */ 2496 2497 /* cpu-exec.c */ 2498 /* 2499 * The following helpers are only usable in user mode simulation. 2500 * The host pointers should come from lock_user(). 2501 */ 2502 void cpu_x86_load_seg(CPUX86State *s, X86Seg seg_reg, int selector); 2503 void cpu_x86_fsave(CPUX86State *s, void *host, size_t len); 2504 void cpu_x86_frstor(CPUX86State *s, void *host, size_t len); 2505 void cpu_x86_fxsave(CPUX86State *s, void *host, size_t len); 2506 void cpu_x86_fxrstor(CPUX86State *s, void *host, size_t len); 2507 void cpu_x86_xsave(CPUX86State *s, void *host, size_t len, uint64_t rbfm); 2508 bool cpu_x86_xrstor(CPUX86State *s, void *host, size_t len, uint64_t rbfm); 2509 2510 /* cpu.c */ 2511 void x86_cpu_vendor_words2str(char *dst, uint32_t vendor1, 2512 uint32_t vendor2, uint32_t vendor3); 2513 typedef struct PropValue { 2514 const char *prop, *value; 2515 } PropValue; 2516 void x86_cpu_apply_props(X86CPU *cpu, PropValue *props); 2517 2518 void x86_cpu_after_reset(X86CPU *cpu); 2519 2520 uint32_t cpu_x86_virtual_addr_width(CPUX86State *env); 2521 2522 /* cpu.c other functions (cpuid) */ 2523 void cpu_x86_cpuid(CPUX86State *env, uint32_t index, uint32_t count, 2524 uint32_t *eax, uint32_t *ebx, 2525 uint32_t *ecx, uint32_t *edx); 2526 void cpu_clear_apic_feature(CPUX86State *env); 2527 void cpu_set_apic_feature(CPUX86State *env); 2528 void host_cpuid(uint32_t function, uint32_t count, 2529 uint32_t *eax, uint32_t *ebx, uint32_t *ecx, uint32_t *edx); 2530 bool cpu_has_x2apic_feature(CPUX86State *env); 2531 bool is_feature_word_cpuid(uint32_t feature, uint32_t index, int reg); 2532 void mark_unavailable_features(X86CPU *cpu, FeatureWord w, uint64_t mask, 2533 const char *verbose_prefix); 2534 void mark_forced_on_features(X86CPU *cpu, FeatureWord w, uint64_t mask, 2535 const char *verbose_prefix); 2536 2537 static inline bool x86_has_cpuid_0x1f(X86CPU *cpu) 2538 { 2539 return cpu->enable_cpuid_0x1f || 2540 x86_has_extended_topo(cpu->env.avail_cpu_topo); 2541 } 2542 2543 /* helper.c */ 2544 void x86_cpu_set_a20(X86CPU *cpu, int a20_state); 2545 void cpu_sync_avx_hflag(CPUX86State *env); 2546 2547 #ifndef CONFIG_USER_ONLY 2548 static inline int x86_asidx_from_attrs(CPUState *cs, MemTxAttrs attrs) 2549 { 2550 return !!attrs.secure; 2551 } 2552 2553 static inline AddressSpace *cpu_addressspace(CPUState *cs, MemTxAttrs attrs) 2554 { 2555 return cpu_get_address_space(cs, cpu_asidx_from_attrs(cs, attrs)); 2556 } 2557 2558 /* 2559 * load efer and update the corresponding hflags. XXX: do consistency 2560 * checks with cpuid bits? 2561 */ 2562 void cpu_load_efer(CPUX86State *env, uint64_t val); 2563 uint8_t x86_ldub_phys(CPUState *cs, hwaddr addr); 2564 uint32_t x86_lduw_phys(CPUState *cs, hwaddr addr); 2565 uint32_t x86_ldl_phys(CPUState *cs, hwaddr addr); 2566 uint64_t x86_ldq_phys(CPUState *cs, hwaddr addr); 2567 void x86_stb_phys(CPUState *cs, hwaddr addr, uint8_t val); 2568 void x86_stl_phys_notdirty(CPUState *cs, hwaddr addr, uint32_t val); 2569 void x86_stw_phys(CPUState *cs, hwaddr addr, uint32_t val); 2570 void x86_stl_phys(CPUState *cs, hwaddr addr, uint32_t val); 2571 void x86_stq_phys(CPUState *cs, hwaddr addr, uint64_t val); 2572 #endif 2573 2574 /* will be suppressed */ 2575 void cpu_x86_update_cr0(CPUX86State *env, uint32_t new_cr0); 2576 void cpu_x86_update_cr3(CPUX86State *env, target_ulong new_cr3); 2577 void cpu_x86_update_cr4(CPUX86State *env, uint32_t new_cr4); 2578 void cpu_x86_update_dr7(CPUX86State *env, uint32_t new_dr7); 2579 2580 /* hw/pc.c */ 2581 uint64_t cpu_get_tsc(CPUX86State *env); 2582 2583 #define CPU_RESOLVING_TYPE TYPE_X86_CPU 2584 2585 #ifdef TARGET_X86_64 2586 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu64") 2587 #else 2588 #define TARGET_DEFAULT_CPU_TYPE X86_CPU_TYPE_NAME("qemu32") 2589 #endif 2590 2591 /* MMU modes definitions */ 2592 #define MMU_KSMAP64_IDX 0 2593 #define MMU_KSMAP32_IDX 1 2594 #define MMU_USER64_IDX 2 2595 #define MMU_USER32_IDX 3 2596 #define MMU_KNOSMAP64_IDX 4 2597 #define MMU_KNOSMAP32_IDX 5 2598 #define MMU_PHYS_IDX 6 2599 #define MMU_NESTED_IDX 7 2600 2601 #ifdef CONFIG_USER_ONLY 2602 #ifdef TARGET_X86_64 2603 #define MMU_USER_IDX MMU_USER64_IDX 2604 #else 2605 #define MMU_USER_IDX MMU_USER32_IDX 2606 #endif 2607 #endif 2608 2609 static inline bool is_mmu_index_smap(int mmu_index) 2610 { 2611 return (mmu_index & ~1) == MMU_KSMAP64_IDX; 2612 } 2613 2614 static inline bool is_mmu_index_user(int mmu_index) 2615 { 2616 return (mmu_index & ~1) == MMU_USER64_IDX; 2617 } 2618 2619 static inline bool is_mmu_index_32(int mmu_index) 2620 { 2621 assert(mmu_index < MMU_PHYS_IDX); 2622 return mmu_index & 1; 2623 } 2624 2625 #define CC_DST (env->cc_dst) 2626 #define CC_SRC (env->cc_src) 2627 #define CC_SRC2 (env->cc_src2) 2628 #define CC_OP (env->cc_op) 2629 2630 #include "svm.h" 2631 2632 #if !defined(CONFIG_USER_ONLY) 2633 #include "hw/i386/apic.h" 2634 #endif 2635 2636 void do_cpu_init(X86CPU *cpu); 2637 2638 #define MCE_INJECT_BROADCAST 1 2639 #define MCE_INJECT_UNCOND_AO 2 2640 2641 void cpu_x86_inject_mce(Monitor *mon, X86CPU *cpu, int bank, 2642 uint64_t status, uint64_t mcg_status, uint64_t addr, 2643 uint64_t misc, int flags); 2644 2645 uint32_t cpu_cc_compute_all(CPUX86State *env1); 2646 2647 static inline uint32_t cpu_compute_eflags(CPUX86State *env) 2648 { 2649 uint32_t eflags = env->eflags; 2650 if (tcg_enabled()) { 2651 eflags |= cpu_cc_compute_all(env) | (env->df & DF_MASK); 2652 } 2653 return eflags; 2654 } 2655 2656 static inline MemTxAttrs cpu_get_mem_attrs(CPUX86State *env) 2657 { 2658 return ((MemTxAttrs) { .secure = (env->hflags & HF_SMM_MASK) != 0 }); 2659 } 2660 2661 static inline int32_t x86_get_a20_mask(CPUX86State *env) 2662 { 2663 if (env->hflags & HF_SMM_MASK) { 2664 return -1; 2665 } else { 2666 return env->a20_mask; 2667 } 2668 } 2669 2670 static inline bool cpu_has_vmx(CPUX86State *env) 2671 { 2672 return env->features[FEAT_1_ECX] & CPUID_EXT_VMX; 2673 } 2674 2675 static inline bool cpu_has_svm(CPUX86State *env) 2676 { 2677 return env->features[FEAT_8000_0001_ECX] & CPUID_EXT3_SVM; 2678 } 2679 2680 /* 2681 * In order for a vCPU to enter VMX operation it must have CR4.VMXE set. 2682 * Since it was set, CR4.VMXE must remain set as long as vCPU is in 2683 * VMX operation. This is because CR4.VMXE is one of the bits set 2684 * in MSR_IA32_VMX_CR4_FIXED1. 2685 * 2686 * There is one exception to above statement when vCPU enters SMM mode. 2687 * When a vCPU enters SMM mode, it temporarily exit VMX operation and 2688 * may also reset CR4.VMXE during execution in SMM mode. 2689 * When vCPU exits SMM mode, vCPU state is restored to be in VMX operation 2690 * and CR4.VMXE is restored to it's original value of being set. 2691 * 2692 * Therefore, when vCPU is not in SMM mode, we can infer whether 2693 * VMX is being used by examining CR4.VMXE. Otherwise, we cannot 2694 * know for certain. 2695 */ 2696 static inline bool cpu_vmx_maybe_enabled(CPUX86State *env) 2697 { 2698 return cpu_has_vmx(env) && 2699 ((env->cr[4] & CR4_VMXE_MASK) || (env->hflags & HF_SMM_MASK)); 2700 } 2701 2702 /* excp_helper.c */ 2703 int get_pg_mode(CPUX86State *env); 2704 2705 /* fpu_helper.c */ 2706 2707 /* Set all non-runtime-variable float_status fields to x86 handling */ 2708 void cpu_init_fp_statuses(CPUX86State *env); 2709 void update_fp_status(CPUX86State *env); 2710 void update_mxcsr_status(CPUX86State *env); 2711 void update_mxcsr_from_sse_status(CPUX86State *env); 2712 2713 static inline void cpu_set_mxcsr(CPUX86State *env, uint32_t mxcsr) 2714 { 2715 env->mxcsr = mxcsr; 2716 if (tcg_enabled()) { 2717 update_mxcsr_status(env); 2718 } 2719 } 2720 2721 static inline void cpu_set_fpuc(CPUX86State *env, uint16_t fpuc) 2722 { 2723 env->fpuc = fpuc; 2724 if (tcg_enabled()) { 2725 update_fp_status(env); 2726 } 2727 } 2728 2729 /* svm_helper.c */ 2730 #ifdef CONFIG_USER_ONLY 2731 static inline void 2732 cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2733 uint64_t param, uintptr_t retaddr) 2734 { /* no-op */ } 2735 static inline bool 2736 cpu_svm_has_intercept(CPUX86State *env, uint32_t type) 2737 { return false; } 2738 #else 2739 void cpu_svm_check_intercept_param(CPUX86State *env1, uint32_t type, 2740 uint64_t param, uintptr_t retaddr); 2741 bool cpu_svm_has_intercept(CPUX86State *env, uint32_t type); 2742 #endif 2743 2744 /* apic.c */ 2745 void cpu_report_tpr_access(CPUX86State *env, TPRAccess access); 2746 void apic_handle_tpr_access_report(DeviceState *d, target_ulong ip, 2747 TPRAccess access); 2748 2749 /* Special values for X86CPUVersion: */ 2750 2751 /* Resolve to latest CPU version */ 2752 #define CPU_VERSION_LATEST -1 2753 2754 /* 2755 * Resolve to version defined by current machine type. 2756 * See x86_cpu_set_default_version() 2757 */ 2758 #define CPU_VERSION_AUTO -2 2759 2760 /* Don't resolve to any versioned CPU models, like old QEMU versions */ 2761 #define CPU_VERSION_LEGACY 0 2762 2763 typedef int X86CPUVersion; 2764 2765 /* 2766 * Set default CPU model version for CPU models having 2767 * version == CPU_VERSION_AUTO. 2768 */ 2769 void x86_cpu_set_default_version(X86CPUVersion version); 2770 2771 #ifndef CONFIG_USER_ONLY 2772 2773 void do_cpu_sipi(X86CPU *cpu); 2774 2775 #define APIC_DEFAULT_ADDRESS 0xfee00000 2776 #define APIC_SPACE_SIZE 0x100000 2777 2778 /* cpu-dump.c */ 2779 void x86_cpu_dump_local_apic_state(CPUState *cs, int flags); 2780 2781 #endif 2782 2783 /* cpu.c */ 2784 bool cpu_is_bsp(X86CPU *cpu); 2785 2786 void x86_cpu_xrstor_all_areas(X86CPU *cpu, const void *buf, uint32_t buflen); 2787 void x86_cpu_xsave_all_areas(X86CPU *cpu, void *buf, uint32_t buflen); 2788 uint32_t xsave_area_size(uint64_t mask, bool compacted); 2789 void x86_update_hflags(CPUX86State* env); 2790 2791 static inline bool hyperv_feat_enabled(X86CPU *cpu, int feat) 2792 { 2793 return !!(cpu->hyperv_features & BIT(feat)); 2794 } 2795 2796 static inline uint64_t cr4_reserved_bits(CPUX86State *env) 2797 { 2798 uint64_t reserved_bits = CR4_RESERVED_MASK; 2799 if (!env->features[FEAT_XSAVE]) { 2800 reserved_bits |= CR4_OSXSAVE_MASK; 2801 } 2802 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMEP)) { 2803 reserved_bits |= CR4_SMEP_MASK; 2804 } 2805 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_SMAP)) { 2806 reserved_bits |= CR4_SMAP_MASK; 2807 } 2808 if (!(env->features[FEAT_7_0_EBX] & CPUID_7_0_EBX_FSGSBASE)) { 2809 reserved_bits |= CR4_FSGSBASE_MASK; 2810 } 2811 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKU)) { 2812 reserved_bits |= CR4_PKE_MASK; 2813 } 2814 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_LA57)) { 2815 reserved_bits |= CR4_LA57_MASK; 2816 } 2817 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_UMIP)) { 2818 reserved_bits |= CR4_UMIP_MASK; 2819 } 2820 if (!(env->features[FEAT_7_0_ECX] & CPUID_7_0_ECX_PKS)) { 2821 reserved_bits |= CR4_PKS_MASK; 2822 } 2823 if (!(env->features[FEAT_7_1_EAX] & CPUID_7_1_EAX_LAM)) { 2824 reserved_bits |= CR4_LAM_SUP_MASK; 2825 } 2826 if (!(env->features[FEAT_7_1_EAX] & CPUID_7_1_EAX_FRED)) { 2827 reserved_bits |= CR4_FRED_MASK; 2828 } 2829 return reserved_bits; 2830 } 2831 2832 static inline bool ctl_has_irq(CPUX86State *env) 2833 { 2834 uint32_t int_prio; 2835 uint32_t tpr; 2836 2837 int_prio = (env->int_ctl & V_INTR_PRIO_MASK) >> V_INTR_PRIO_SHIFT; 2838 tpr = env->int_ctl & V_TPR_MASK; 2839 2840 if (env->int_ctl & V_IGN_TPR_MASK) { 2841 return (env->int_ctl & V_IRQ_MASK); 2842 } 2843 2844 return (env->int_ctl & V_IRQ_MASK) && (int_prio >= tpr); 2845 } 2846 2847 #if defined(TARGET_X86_64) && \ 2848 defined(CONFIG_USER_ONLY) && \ 2849 defined(CONFIG_LINUX) 2850 # define TARGET_VSYSCALL_PAGE (UINT64_C(-10) << 20) 2851 #endif 2852 2853 /* majority(NOT a, b, c) = (a ^ b) ? b : c */ 2854 #define MAJ_INV1(a, b, c) ((((a) ^ (b)) & ((b) ^ (c))) ^ (c)) 2855 2856 /* 2857 * ADD_COUT_VEC(x, y) = majority((x + y) ^ x ^ y, x, y) 2858 * 2859 * If two corresponding bits in x and y are the same, that's the carry 2860 * independent of the value (x+y)^x^y. Hence x^y can be replaced with 2861 * 1 in (x+y)^x^y, resulting in majority(NOT (x+y), x, y) 2862 */ 2863 #define ADD_COUT_VEC(op1, op2, result) \ 2864 MAJ_INV1(result, op1, op2) 2865 2866 /* 2867 * SUB_COUT_VEC(x, y) = NOT majority(x, NOT y, (x - y) ^ x ^ NOT y) 2868 * = majority(NOT x, y, (x - y) ^ x ^ y) 2869 * 2870 * Note that the carry out is actually a borrow, i.e. it is inverted. 2871 * If two corresponding bits in x and y are different, the value of the 2872 * bit in (x-y)^x^y likewise does not matter. Hence, x^y can be replaced 2873 * with 0 in (x-y)^x^y, resulting in majority(NOT x, y, x-y) 2874 */ 2875 #define SUB_COUT_VEC(op1, op2, result) \ 2876 MAJ_INV1(op1, op2, result) 2877 2878 #endif /* I386_CPU_H */ 2879