xref: /qemu/target/hppa/cpu.h (revision c400b6ed877213ad3d87d0e27f260401a9194c7c)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * PA-RISC emulation cpu definitions for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
9d6ea4236SChetan Pant  * version 2.1 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #ifndef HPPA_CPU_H
2161766fe9SRichard Henderson #define HPPA_CPU_H
2261766fe9SRichard Henderson 
2361766fe9SRichard Henderson #include "cpu-qom.h"
2474433bf0SRichard Henderson #include "exec/cpu-defs.h"
2569242e7eSMarc-André Lureau #include "qemu/cpu-float.h"
2661766fe9SRichard Henderson 
277b93dab5SRichard Henderson /* PA-RISC 1.x processors have a strong memory model.  */
287b93dab5SRichard Henderson /* ??? While we do not yet implement PA-RISC 2.0, those processors have
297b93dab5SRichard Henderson    a weak memory model, but with TLB bits that force ordering on a per-page
307b93dab5SRichard Henderson    basis.  It's probably easier to fall back to a strong memory model.  */
317b93dab5SRichard Henderson #define TCG_GUEST_DEFAULT_MO        TCG_MO_ALL
327b93dab5SRichard Henderson 
333d68ee7bSRichard Henderson #define MMU_KERNEL_IDX   0
34*c400b6edSHelge Deller #define MMU_PL1_IDX      1
35*c400b6edSHelge Deller #define MMU_PL2_IDX      2
363d68ee7bSRichard Henderson #define MMU_USER_IDX     3
373d68ee7bSRichard Henderson #define MMU_PHYS_IDX     4
38*c400b6edSHelge Deller 
3961766fe9SRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 1
4061766fe9SRichard Henderson 
418b81968cSMichael Tokarev /* Hardware exceptions, interrupts, faults, and traps.  */
422986721dSRichard Henderson #define EXCP_HPMC                1  /* high priority machine check */
432986721dSRichard Henderson #define EXCP_POWER_FAIL          2
442986721dSRichard Henderson #define EXCP_RC                  3  /* recovery counter */
452986721dSRichard Henderson #define EXCP_EXT_INTERRUPT       4  /* external interrupt */
462986721dSRichard Henderson #define EXCP_LPMC                5  /* low priority machine check */
472986721dSRichard Henderson #define EXCP_ITLB_MISS           6  /* itlb miss / instruction page fault */
482986721dSRichard Henderson #define EXCP_IMP                 7  /* instruction memory protection trap */
492986721dSRichard Henderson #define EXCP_ILL                 8  /* illegal instruction trap */
502986721dSRichard Henderson #define EXCP_BREAK               9  /* break instruction */
512986721dSRichard Henderson #define EXCP_PRIV_OPR            10 /* privileged operation trap */
522986721dSRichard Henderson #define EXCP_PRIV_REG            11 /* privileged register trap */
532986721dSRichard Henderson #define EXCP_OVERFLOW            12 /* signed overflow trap */
542986721dSRichard Henderson #define EXCP_COND                13 /* trap-on-condition */
552986721dSRichard Henderson #define EXCP_ASSIST              14 /* assist exception trap */
562986721dSRichard Henderson #define EXCP_DTLB_MISS           15 /* dtlb miss / data page fault */
572986721dSRichard Henderson #define EXCP_NA_ITLB_MISS        16 /* non-access itlb miss */
582986721dSRichard Henderson #define EXCP_NA_DTLB_MISS        17 /* non-access dtlb miss */
592986721dSRichard Henderson #define EXCP_DMP                 18 /* data memory protection trap */
602986721dSRichard Henderson #define EXCP_DMB                 19 /* data memory break trap */
612986721dSRichard Henderson #define EXCP_TLB_DIRTY           20 /* tlb dirty bit trap */
622986721dSRichard Henderson #define EXCP_PAGE_REF            21 /* page reference trap */
632986721dSRichard Henderson #define EXCP_ASSIST_EMU          22 /* assist emulation trap */
642986721dSRichard Henderson #define EXCP_HPT                 23 /* high-privilege transfer trap */
652986721dSRichard Henderson #define EXCP_LPT                 24 /* low-privilege transfer trap */
662986721dSRichard Henderson #define EXCP_TB                  25 /* taken branch trap */
672986721dSRichard Henderson #define EXCP_DMAR                26 /* data memory access rights trap */
682986721dSRichard Henderson #define EXCP_DMPI                27 /* data memory protection id trap */
692986721dSRichard Henderson #define EXCP_UNALIGN             28 /* unaligned data reference trap */
702986721dSRichard Henderson #define EXCP_PER_INTERRUPT       29 /* performance monitor interrupt */
712986721dSRichard Henderson 
722986721dSRichard Henderson /* Exceptions for linux-user emulation.  */
732986721dSRichard Henderson #define EXCP_SYSCALL             30
742986721dSRichard Henderson #define EXCP_SYSCALL_LWS         31
7561766fe9SRichard Henderson 
764a4554c6SHelge Deller /* Emulated hardware TOC button */
774a4554c6SHelge Deller #define EXCP_TOC                 32 /* TOC = Transfer of control (NMI) */
784a4554c6SHelge Deller 
794a4554c6SHelge Deller #define CPU_INTERRUPT_NMI       CPU_INTERRUPT_TGT_EXT_3         /* TOC */
804a4554c6SHelge Deller 
81fa57e327SRichard Henderson /* Taken from Linux kernel: arch/parisc/include/asm/psw.h */
82fa57e327SRichard Henderson #define PSW_I            0x00000001
83fa57e327SRichard Henderson #define PSW_D            0x00000002
84fa57e327SRichard Henderson #define PSW_P            0x00000004
85fa57e327SRichard Henderson #define PSW_Q            0x00000008
86fa57e327SRichard Henderson #define PSW_R            0x00000010
87fa57e327SRichard Henderson #define PSW_F            0x00000020
88fa57e327SRichard Henderson #define PSW_G            0x00000040 /* PA1.x only */
89fa57e327SRichard Henderson #define PSW_O            0x00000080 /* PA2.0 only */
90fa57e327SRichard Henderson #define PSW_CB           0x0000ff00
91fa57e327SRichard Henderson #define PSW_M            0x00010000
92fa57e327SRichard Henderson #define PSW_V            0x00020000
93fa57e327SRichard Henderson #define PSW_C            0x00040000
94fa57e327SRichard Henderson #define PSW_B            0x00080000
95fa57e327SRichard Henderson #define PSW_X            0x00100000
96fa57e327SRichard Henderson #define PSW_N            0x00200000
97fa57e327SRichard Henderson #define PSW_L            0x00400000
98fa57e327SRichard Henderson #define PSW_H            0x00800000
99fa57e327SRichard Henderson #define PSW_T            0x01000000
100fa57e327SRichard Henderson #define PSW_S            0x02000000
101fa57e327SRichard Henderson #define PSW_E            0x04000000
102fa57e327SRichard Henderson #ifdef TARGET_HPPA64
103fa57e327SRichard Henderson #define PSW_W            0x08000000 /* PA2.0 only */
104fa57e327SRichard Henderson #else
105fa57e327SRichard Henderson #define PSW_W            0
106fa57e327SRichard Henderson #endif
107fa57e327SRichard Henderson #define PSW_Z            0x40000000 /* PA1.x only */
108fa57e327SRichard Henderson #define PSW_Y            0x80000000 /* PA1.x only */
109fa57e327SRichard Henderson 
110fa57e327SRichard Henderson #define PSW_SM (PSW_W | PSW_E | PSW_O | PSW_G | PSW_F \
111fa57e327SRichard Henderson                | PSW_R | PSW_Q | PSW_P | PSW_D | PSW_I)
112fa57e327SRichard Henderson 
113fa57e327SRichard Henderson /* ssm/rsm instructions number PSW_W and PSW_E differently */
114fa57e327SRichard Henderson #define PSW_SM_I         PSW_I      /* Enable External Interrupts */
115fa57e327SRichard Henderson #define PSW_SM_D         PSW_D
116fa57e327SRichard Henderson #define PSW_SM_P         PSW_P
117fa57e327SRichard Henderson #define PSW_SM_Q         PSW_Q      /* Enable Interrupt State Collection */
118fa57e327SRichard Henderson #define PSW_SM_R         PSW_R      /* Enable Recover Counter Trap */
119fa57e327SRichard Henderson #ifdef TARGET_HPPA64
120fa57e327SRichard Henderson #define PSW_SM_E         0x100
121fa57e327SRichard Henderson #define PSW_SM_W         0x200      /* PA2.0 only : Enable Wide Mode */
122fa57e327SRichard Henderson #else
123fa57e327SRichard Henderson #define PSW_SM_E         0
124fa57e327SRichard Henderson #define PSW_SM_W         0
125fa57e327SRichard Henderson #endif
126fa57e327SRichard Henderson 
12735136a77SRichard Henderson #define CR_RC            0
128d5de20bdSSven Schnelle #define CR_PID1          8
129d5de20bdSSven Schnelle #define CR_PID2          9
130d5de20bdSSven Schnelle #define CR_PID3          12
131d5de20bdSSven Schnelle #define CR_PID4          13
13235136a77SRichard Henderson #define CR_SCRCCR        10
13335136a77SRichard Henderson #define CR_SAR           11
13435136a77SRichard Henderson #define CR_IVA           14
13535136a77SRichard Henderson #define CR_EIEM          15
13635136a77SRichard Henderson #define CR_IT            16
13735136a77SRichard Henderson #define CR_IIASQ         17
13835136a77SRichard Henderson #define CR_IIAOQ         18
13935136a77SRichard Henderson #define CR_IIR           19
14035136a77SRichard Henderson #define CR_ISR           20
14135136a77SRichard Henderson #define CR_IOR           21
14235136a77SRichard Henderson #define CR_IPSW          22
14335136a77SRichard Henderson #define CR_EIRR          23
14435136a77SRichard Henderson 
145eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 32
146eaa3783bSRichard Henderson typedef uint32_t target_ureg;
147eaa3783bSRichard Henderson typedef int32_t  target_sreg;
148eaa3783bSRichard Henderson #define TREG_FMT_lx   "%08"PRIx32
149eaa3783bSRichard Henderson #define TREG_FMT_ld   "%"PRId32
150eaa3783bSRichard Henderson #else
151eaa3783bSRichard Henderson typedef uint64_t target_ureg;
152eaa3783bSRichard Henderson typedef int64_t  target_sreg;
153eaa3783bSRichard Henderson #define TREG_FMT_lx   "%016"PRIx64
154eaa3783bSRichard Henderson #define TREG_FMT_ld   "%"PRId64
155eaa3783bSRichard Henderson #endif
156eaa3783bSRichard Henderson 
157650cdb2aSRichard Henderson typedef struct {
158650cdb2aSRichard Henderson     uint64_t va_b;
159650cdb2aSRichard Henderson     uint64_t va_e;
160650cdb2aSRichard Henderson     target_ureg pa;
161650cdb2aSRichard Henderson     unsigned u : 1;
162650cdb2aSRichard Henderson     unsigned t : 1;
163650cdb2aSRichard Henderson     unsigned d : 1;
164650cdb2aSRichard Henderson     unsigned b : 1;
165650cdb2aSRichard Henderson     unsigned page_size : 4;
166650cdb2aSRichard Henderson     unsigned ar_type : 3;
167650cdb2aSRichard Henderson     unsigned ar_pl1 : 2;
168650cdb2aSRichard Henderson     unsigned ar_pl2 : 2;
169650cdb2aSRichard Henderson     unsigned entry_valid : 1;
170650cdb2aSRichard Henderson     unsigned access_id : 16;
171650cdb2aSRichard Henderson } hppa_tlb_entry;
172650cdb2aSRichard Henderson 
1731ea4a06aSPhilippe Mathieu-Daudé typedef struct CPUArchState {
174f8c0fd98SHelge Deller     target_ureg iaoq_f;      /* front */
175f8c0fd98SHelge Deller     target_ureg iaoq_b;      /* back, aka next instruction */
176f8c0fd98SHelge Deller 
177eaa3783bSRichard Henderson     target_ureg gr[32];
17861766fe9SRichard Henderson     uint64_t fr[32];
17933423472SRichard Henderson     uint64_t sr[8];          /* stored shifted into place for gva */
18061766fe9SRichard Henderson 
181eaa3783bSRichard Henderson     target_ureg psw;         /* All psw bits except the following:  */
182eaa3783bSRichard Henderson     target_ureg psw_n;       /* boolean */
183eaa3783bSRichard Henderson     target_sreg psw_v;       /* in most significant bit */
18461766fe9SRichard Henderson 
18561766fe9SRichard Henderson     /* Splitting the carry-borrow field into the MSB and "the rest", allows
18661766fe9SRichard Henderson      * for "the rest" to be deleted when it is unused, but the MSB is in use.
18761766fe9SRichard Henderson      * In addition, it's easier to compute carry-in for bit B+1 than it is to
18861766fe9SRichard Henderson      * compute carry-out for bit B (3 vs 4 insns for addition, assuming the
18961766fe9SRichard Henderson      * host has the appropriate add-with-carry insn to compute the msb).
19061766fe9SRichard Henderson      * Therefore the carry bits are stored as: cb_msb : cb & 0x11111110.
19161766fe9SRichard Henderson      */
192eaa3783bSRichard Henderson     target_ureg psw_cb;      /* in least significant bit of next nibble */
193eaa3783bSRichard Henderson     target_ureg psw_cb_msb;  /* boolean */
19461766fe9SRichard Henderson 
195c301f34eSRichard Henderson     uint64_t iasq_f;
196c301f34eSRichard Henderson     uint64_t iasq_b;
19761766fe9SRichard Henderson 
19861766fe9SRichard Henderson     uint32_t fr0_shadow;     /* flags, c, ca/cq, rm, d, enables */
19961766fe9SRichard Henderson     float_status fp_status;
20061766fe9SRichard Henderson 
20135136a77SRichard Henderson     target_ureg cr[32];      /* control registers */
20235136a77SRichard Henderson     target_ureg cr_back[2];  /* back of cr17/cr18 */
203f49b3537SRichard Henderson     target_ureg shadow[7];   /* shadow registers */
20435136a77SRichard Henderson 
205650cdb2aSRichard Henderson     /* ??? The number of entries isn't specified by the architecture.  */
206df5c6a50SHelge Deller #define HPPA_TLB_ENTRIES        256
207df5c6a50SHelge Deller #define HPPA_BTLB_ENTRIES       0
208df5c6a50SHelge Deller 
209650cdb2aSRichard Henderson     /* ??? Implement a unified itlb/dtlb for the moment.  */
210650cdb2aSRichard Henderson     /* ??? We should use a more intelligent data structure.  */
211df5c6a50SHelge Deller     hppa_tlb_entry tlb[HPPA_TLB_ENTRIES];
212650cdb2aSRichard Henderson     uint32_t tlb_last;
2131ea4a06aSPhilippe Mathieu-Daudé } CPUHPPAState;
21461766fe9SRichard Henderson 
21561766fe9SRichard Henderson /**
21661766fe9SRichard Henderson  * HPPACPU:
21761766fe9SRichard Henderson  * @env: #CPUHPPAState
21861766fe9SRichard Henderson  *
21961766fe9SRichard Henderson  * An HPPA CPU.
22061766fe9SRichard Henderson  */
221b36e239eSPhilippe Mathieu-Daudé struct ArchCPU {
22261766fe9SRichard Henderson     /*< private >*/
22361766fe9SRichard Henderson     CPUState parent_obj;
22461766fe9SRichard Henderson     /*< public >*/
22561766fe9SRichard Henderson 
2265b146dc7SRichard Henderson     CPUNegativeOffsetState neg;
22761766fe9SRichard Henderson     CPUHPPAState env;
22849c29d6cSRichard Henderson     QEMUTimer *alarm_timer;
22961766fe9SRichard Henderson };
23061766fe9SRichard Henderson 
23161766fe9SRichard Henderson #include "exec/cpu-all.h"
23261766fe9SRichard Henderson 
23361766fe9SRichard Henderson static inline int cpu_mmu_index(CPUHPPAState *env, bool ifetch)
23461766fe9SRichard Henderson {
2353d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
2363d68ee7bSRichard Henderson     return MMU_USER_IDX;
2373d68ee7bSRichard Henderson #else
2383d68ee7bSRichard Henderson     if (env->psw & (ifetch ? PSW_C : PSW_D)) {
2393d68ee7bSRichard Henderson         return env->iaoq_f & 3;
2403d68ee7bSRichard Henderson     }
2413d68ee7bSRichard Henderson     return MMU_PHYS_IDX;  /* mmu disabled */
2423d68ee7bSRichard Henderson #endif
24361766fe9SRichard Henderson }
24461766fe9SRichard Henderson 
24561766fe9SRichard Henderson void hppa_translate_init(void);
24661766fe9SRichard Henderson 
2470dacec87SIgor Mammedov #define CPU_RESOLVING_TYPE TYPE_HPPA_CPU
24861766fe9SRichard Henderson 
249c301f34eSRichard Henderson static inline target_ulong hppa_form_gva_psw(target_ureg psw, uint64_t spc,
250c301f34eSRichard Henderson                                              target_ureg off)
251c301f34eSRichard Henderson {
252c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
253c301f34eSRichard Henderson     return off;
254c301f34eSRichard Henderson #else
255c301f34eSRichard Henderson     off &= (psw & PSW_W ? 0x3fffffffffffffffull : 0xffffffffull);
256c301f34eSRichard Henderson     return spc | off;
257c301f34eSRichard Henderson #endif
258c301f34eSRichard Henderson }
259c301f34eSRichard Henderson 
260c301f34eSRichard Henderson static inline target_ulong hppa_form_gva(CPUHPPAState *env, uint64_t spc,
261c301f34eSRichard Henderson                                          target_ureg off)
262c301f34eSRichard Henderson {
263c301f34eSRichard Henderson     return hppa_form_gva_psw(env->psw, spc, off);
264c301f34eSRichard Henderson }
265c301f34eSRichard Henderson 
266217d1a5eSRichard Henderson /*
267217d1a5eSRichard Henderson  * Since PSW_{I,CB} will never need to be in tb->flags, reuse them.
268494737b7SRichard Henderson  * TB_FLAG_SR_SAME indicates that SR4 through SR7 all contain the
269494737b7SRichard Henderson  * same value.
270494737b7SRichard Henderson  */
271494737b7SRichard Henderson #define TB_FLAG_SR_SAME     PSW_I
272c301f34eSRichard Henderson #define TB_FLAG_PRIV_SHIFT  8
273217d1a5eSRichard Henderson #define TB_FLAG_UNALIGN     0x400
274c301f34eSRichard Henderson 
275bb5de525SAnton Johansson static inline void cpu_get_tb_cpu_state(CPUHPPAState *env, vaddr *pc,
276bb5de525SAnton Johansson                                         uint64_t *cs_base, uint32_t *pflags)
27761766fe9SRichard Henderson {
278c301f34eSRichard Henderson     uint32_t flags = env->psw_n * PSW_N;
279c301f34eSRichard Henderson 
280c301f34eSRichard Henderson     /* TB lookup assumes that PC contains the complete virtual address.
281c301f34eSRichard Henderson        If we leave space+offset separate, we'll get ITLB misses to an
282c301f34eSRichard Henderson        incomplete virtual address.  This also means that we must separate
2838b81968cSMichael Tokarev        out current cpu privilege from the low bits of IAOQ_F.  */
284c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
285ebd0e151SRichard Henderson     *pc = env->iaoq_f & -4;
286ebd0e151SRichard Henderson     *cs_base = env->iaoq_b & -4;
287217d1a5eSRichard Henderson     flags |= TB_FLAG_UNALIGN * !env_cpu(env)->prctl_unalign_sigbus;
288c301f34eSRichard Henderson #else
2893d68ee7bSRichard Henderson     /* ??? E, T, H, L, B, P bits need to be here, when implemented.  */
290c301f34eSRichard Henderson     flags |= env->psw & (PSW_W | PSW_C | PSW_D);
291c301f34eSRichard Henderson     flags |= (env->iaoq_f & 3) << TB_FLAG_PRIV_SHIFT;
292c301f34eSRichard Henderson 
293c301f34eSRichard Henderson     *pc = (env->psw & PSW_C
294c301f34eSRichard Henderson            ? hppa_form_gva_psw(env->psw, env->iasq_f, env->iaoq_f & -4)
295c301f34eSRichard Henderson            : env->iaoq_f & -4);
296c301f34eSRichard Henderson     *cs_base = env->iasq_f;
297c301f34eSRichard Henderson 
298c301f34eSRichard Henderson     /* Insert a difference between IAOQ_B and IAOQ_F within the otherwise zero
299c301f34eSRichard Henderson        low 32-bits of CS_BASE.  This will succeed for all direct branches,
300c301f34eSRichard Henderson        which is the primary case we care about -- using goto_tb within a page.
301c301f34eSRichard Henderson        Failure is indicated by a zero difference.  */
302c301f34eSRichard Henderson     if (env->iasq_f == env->iasq_b) {
303c301f34eSRichard Henderson         target_sreg diff = env->iaoq_b - env->iaoq_f;
304c301f34eSRichard Henderson         if (TARGET_REGISTER_BITS == 32 || diff == (int32_t)diff) {
305c301f34eSRichard Henderson             *cs_base |= (uint32_t)diff;
306c301f34eSRichard Henderson         }
307c301f34eSRichard Henderson     }
308494737b7SRichard Henderson     if ((env->sr[4] == env->sr[5])
309494737b7SRichard Henderson         & (env->sr[4] == env->sr[6])
310494737b7SRichard Henderson         & (env->sr[4] == env->sr[7])) {
311494737b7SRichard Henderson         flags |= TB_FLAG_SR_SAME;
312494737b7SRichard Henderson     }
313c301f34eSRichard Henderson #endif
314c301f34eSRichard Henderson 
315c301f34eSRichard Henderson     *pflags = flags;
31661766fe9SRichard Henderson }
31761766fe9SRichard Henderson 
318eaa3783bSRichard Henderson target_ureg cpu_hppa_get_psw(CPUHPPAState *env);
319eaa3783bSRichard Henderson void cpu_hppa_put_psw(CPUHPPAState *env, target_ureg);
32061766fe9SRichard Henderson void cpu_hppa_loaded_fr0(CPUHPPAState *env);
32161766fe9SRichard Henderson 
322d5de20bdSSven Schnelle #ifdef CONFIG_USER_ONLY
323d5de20bdSSven Schnelle static inline void cpu_hppa_change_prot_id(CPUHPPAState *env) { }
324d5de20bdSSven Schnelle #else
325d5de20bdSSven Schnelle void cpu_hppa_change_prot_id(CPUHPPAState *env);
326d5de20bdSSven Schnelle #endif
327d5de20bdSSven Schnelle 
328a010bdbeSAlex Bennée int hppa_cpu_gdb_read_register(CPUState *cpu, GByteArray *buf, int reg);
32961766fe9SRichard Henderson int hppa_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
33090c84c56SMarkus Armbruster void hppa_cpu_dump_state(CPUState *cs, FILE *f, int);
331860e0b96SRichard Henderson #ifndef CONFIG_USER_ONLY
3326d2d454aSPhilippe Mathieu-Daudé hwaddr hppa_cpu_get_phys_page_debug(CPUState *cs, vaddr addr);
3333c7bef03SRichard Henderson bool hppa_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
3343c7bef03SRichard Henderson                        MMUAccessType access_type, int mmu_idx,
3353c7bef03SRichard Henderson                        bool probe, uintptr_t retaddr);
33668fa1780SPhilippe Mathieu-Daudé void hppa_cpu_do_interrupt(CPUState *cpu);
33768fa1780SPhilippe Mathieu-Daudé bool hppa_cpu_exec_interrupt(CPUState *cpu, int int_req);
338650cdb2aSRichard Henderson int hppa_get_physical_address(CPUHPPAState *env, vaddr addr, int mmu_idx,
339650cdb2aSRichard Henderson                               int type, hwaddr *pphys, int *pprot);
3404f5f2548SRichard Henderson extern const MemoryRegionOps hppa_io_eir_ops;
3418a9358ccSMarkus Armbruster extern const VMStateDescription vmstate_hppa_cpu;
34249c29d6cSRichard Henderson void hppa_cpu_alarm_timer(void *);
34343e05652SRichard Henderson int hppa_artype_for_page(CPUHPPAState *env, target_ulong vaddr);
344650cdb2aSRichard Henderson #endif
3458905770bSMarc-André Lureau G_NORETURN void hppa_dynamic_excp(CPUHPPAState *env, int excp, uintptr_t ra);
34661766fe9SRichard Henderson 
34761766fe9SRichard Henderson #endif /* HPPA_CPU_H */
348