xref: /qemu/target/hppa/cpu.h (revision 43e056522f3e653d0d7e412b4e4d54eb7bcae8b1)
161766fe9SRichard Henderson /*
261766fe9SRichard Henderson  * PA-RISC emulation cpu definitions for qemu.
361766fe9SRichard Henderson  *
461766fe9SRichard Henderson  * Copyright (c) 2016 Richard Henderson <rth@twiddle.net>
561766fe9SRichard Henderson  *
661766fe9SRichard Henderson  * This library is free software; you can redistribute it and/or
761766fe9SRichard Henderson  * modify it under the terms of the GNU Lesser General Public
861766fe9SRichard Henderson  * License as published by the Free Software Foundation; either
961766fe9SRichard Henderson  * version 2 of the License, or (at your option) any later version.
1061766fe9SRichard Henderson  *
1161766fe9SRichard Henderson  * This library is distributed in the hope that it will be useful,
1261766fe9SRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1361766fe9SRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1461766fe9SRichard Henderson  * Lesser General Public License for more details.
1561766fe9SRichard Henderson  *
1661766fe9SRichard Henderson  * You should have received a copy of the GNU Lesser General Public
1761766fe9SRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1861766fe9SRichard Henderson  */
1961766fe9SRichard Henderson 
2061766fe9SRichard Henderson #ifndef HPPA_CPU_H
2161766fe9SRichard Henderson #define HPPA_CPU_H
2261766fe9SRichard Henderson 
2361766fe9SRichard Henderson #include "qemu-common.h"
2461766fe9SRichard Henderson #include "cpu-qom.h"
2561766fe9SRichard Henderson 
2686f8d05fSRichard Henderson #ifdef TARGET_HPPA64
2786f8d05fSRichard Henderson #define TARGET_LONG_BITS            64
2886f8d05fSRichard Henderson #define TARGET_VIRT_ADDR_SPACE_BITS 64
2986f8d05fSRichard Henderson #define TARGET_REGISTER_BITS        64
3086f8d05fSRichard Henderson #define TARGET_PHYS_ADDR_SPACE_BITS 64
3186f8d05fSRichard Henderson #elif defined(CONFIG_USER_ONLY)
3261766fe9SRichard Henderson #define TARGET_LONG_BITS            32
3361766fe9SRichard Henderson #define TARGET_VIRT_ADDR_SPACE_BITS 32
34eaa3783bSRichard Henderson #define TARGET_REGISTER_BITS        32
35eaa3783bSRichard Henderson #define TARGET_PHYS_ADDR_SPACE_BITS 32
3686f8d05fSRichard Henderson #else
3786f8d05fSRichard Henderson /* In order to form the GVA from space:offset,
3886f8d05fSRichard Henderson    we need a 64-bit virtual address space.  */
3986f8d05fSRichard Henderson #define TARGET_LONG_BITS            64
4086f8d05fSRichard Henderson #define TARGET_VIRT_ADDR_SPACE_BITS 64
4186f8d05fSRichard Henderson #define TARGET_REGISTER_BITS        32
4286f8d05fSRichard Henderson #define TARGET_PHYS_ADDR_SPACE_BITS 32
4386f8d05fSRichard Henderson #endif
4461766fe9SRichard Henderson 
4561766fe9SRichard Henderson #define CPUArchState struct CPUHPPAState
4661766fe9SRichard Henderson 
4761766fe9SRichard Henderson #include "exec/cpu-defs.h"
4861766fe9SRichard Henderson #include "fpu/softfloat.h"
4961766fe9SRichard Henderson 
5061766fe9SRichard Henderson #define TARGET_PAGE_BITS 12
5161766fe9SRichard Henderson 
5261766fe9SRichard Henderson #define ALIGNED_ONLY
533d68ee7bSRichard Henderson #define NB_MMU_MODES     5
543d68ee7bSRichard Henderson #define MMU_KERNEL_IDX   0
553d68ee7bSRichard Henderson #define MMU_USER_IDX     3
563d68ee7bSRichard Henderson #define MMU_PHYS_IDX     4
5761766fe9SRichard Henderson #define TARGET_INSN_START_EXTRA_WORDS 1
5861766fe9SRichard Henderson 
592986721dSRichard Henderson /* Hardware exceptions, interupts, faults, and traps.  */
602986721dSRichard Henderson #define EXCP_HPMC                1  /* high priority machine check */
612986721dSRichard Henderson #define EXCP_POWER_FAIL          2
622986721dSRichard Henderson #define EXCP_RC                  3  /* recovery counter */
632986721dSRichard Henderson #define EXCP_EXT_INTERRUPT       4  /* external interrupt */
642986721dSRichard Henderson #define EXCP_LPMC                5  /* low priority machine check */
652986721dSRichard Henderson #define EXCP_ITLB_MISS           6  /* itlb miss / instruction page fault */
662986721dSRichard Henderson #define EXCP_IMP                 7  /* instruction memory protection trap */
672986721dSRichard Henderson #define EXCP_ILL                 8  /* illegal instruction trap */
682986721dSRichard Henderson #define EXCP_BREAK               9  /* break instruction */
692986721dSRichard Henderson #define EXCP_PRIV_OPR            10 /* privileged operation trap */
702986721dSRichard Henderson #define EXCP_PRIV_REG            11 /* privileged register trap */
712986721dSRichard Henderson #define EXCP_OVERFLOW            12 /* signed overflow trap */
722986721dSRichard Henderson #define EXCP_COND                13 /* trap-on-condition */
732986721dSRichard Henderson #define EXCP_ASSIST              14 /* assist exception trap */
742986721dSRichard Henderson #define EXCP_DTLB_MISS           15 /* dtlb miss / data page fault */
752986721dSRichard Henderson #define EXCP_NA_ITLB_MISS        16 /* non-access itlb miss */
762986721dSRichard Henderson #define EXCP_NA_DTLB_MISS        17 /* non-access dtlb miss */
772986721dSRichard Henderson #define EXCP_DMP                 18 /* data memory protection trap */
782986721dSRichard Henderson #define EXCP_DMB                 19 /* data memory break trap */
792986721dSRichard Henderson #define EXCP_TLB_DIRTY           20 /* tlb dirty bit trap */
802986721dSRichard Henderson #define EXCP_PAGE_REF            21 /* page reference trap */
812986721dSRichard Henderson #define EXCP_ASSIST_EMU          22 /* assist emulation trap */
822986721dSRichard Henderson #define EXCP_HPT                 23 /* high-privilege transfer trap */
832986721dSRichard Henderson #define EXCP_LPT                 24 /* low-privilege transfer trap */
842986721dSRichard Henderson #define EXCP_TB                  25 /* taken branch trap */
852986721dSRichard Henderson #define EXCP_DMAR                26 /* data memory access rights trap */
862986721dSRichard Henderson #define EXCP_DMPI                27 /* data memory protection id trap */
872986721dSRichard Henderson #define EXCP_UNALIGN             28 /* unaligned data reference trap */
882986721dSRichard Henderson #define EXCP_PER_INTERRUPT       29 /* performance monitor interrupt */
892986721dSRichard Henderson 
902986721dSRichard Henderson /* Exceptions for linux-user emulation.  */
912986721dSRichard Henderson #define EXCP_SYSCALL             30
922986721dSRichard Henderson #define EXCP_SYSCALL_LWS         31
9361766fe9SRichard Henderson 
94fa57e327SRichard Henderson /* Taken from Linux kernel: arch/parisc/include/asm/psw.h */
95fa57e327SRichard Henderson #define PSW_I            0x00000001
96fa57e327SRichard Henderson #define PSW_D            0x00000002
97fa57e327SRichard Henderson #define PSW_P            0x00000004
98fa57e327SRichard Henderson #define PSW_Q            0x00000008
99fa57e327SRichard Henderson #define PSW_R            0x00000010
100fa57e327SRichard Henderson #define PSW_F            0x00000020
101fa57e327SRichard Henderson #define PSW_G            0x00000040 /* PA1.x only */
102fa57e327SRichard Henderson #define PSW_O            0x00000080 /* PA2.0 only */
103fa57e327SRichard Henderson #define PSW_CB           0x0000ff00
104fa57e327SRichard Henderson #define PSW_M            0x00010000
105fa57e327SRichard Henderson #define PSW_V            0x00020000
106fa57e327SRichard Henderson #define PSW_C            0x00040000
107fa57e327SRichard Henderson #define PSW_B            0x00080000
108fa57e327SRichard Henderson #define PSW_X            0x00100000
109fa57e327SRichard Henderson #define PSW_N            0x00200000
110fa57e327SRichard Henderson #define PSW_L            0x00400000
111fa57e327SRichard Henderson #define PSW_H            0x00800000
112fa57e327SRichard Henderson #define PSW_T            0x01000000
113fa57e327SRichard Henderson #define PSW_S            0x02000000
114fa57e327SRichard Henderson #define PSW_E            0x04000000
115fa57e327SRichard Henderson #ifdef TARGET_HPPA64
116fa57e327SRichard Henderson #define PSW_W            0x08000000 /* PA2.0 only */
117fa57e327SRichard Henderson #else
118fa57e327SRichard Henderson #define PSW_W            0
119fa57e327SRichard Henderson #endif
120fa57e327SRichard Henderson #define PSW_Z            0x40000000 /* PA1.x only */
121fa57e327SRichard Henderson #define PSW_Y            0x80000000 /* PA1.x only */
122fa57e327SRichard Henderson 
123fa57e327SRichard Henderson #define PSW_SM (PSW_W | PSW_E | PSW_O | PSW_G | PSW_F \
124fa57e327SRichard Henderson                | PSW_R | PSW_Q | PSW_P | PSW_D | PSW_I)
125fa57e327SRichard Henderson 
126fa57e327SRichard Henderson /* ssm/rsm instructions number PSW_W and PSW_E differently */
127fa57e327SRichard Henderson #define PSW_SM_I         PSW_I      /* Enable External Interrupts */
128fa57e327SRichard Henderson #define PSW_SM_D         PSW_D
129fa57e327SRichard Henderson #define PSW_SM_P         PSW_P
130fa57e327SRichard Henderson #define PSW_SM_Q         PSW_Q      /* Enable Interrupt State Collection */
131fa57e327SRichard Henderson #define PSW_SM_R         PSW_R      /* Enable Recover Counter Trap */
132fa57e327SRichard Henderson #ifdef TARGET_HPPA64
133fa57e327SRichard Henderson #define PSW_SM_E         0x100
134fa57e327SRichard Henderson #define PSW_SM_W         0x200      /* PA2.0 only : Enable Wide Mode */
135fa57e327SRichard Henderson #else
136fa57e327SRichard Henderson #define PSW_SM_E         0
137fa57e327SRichard Henderson #define PSW_SM_W         0
138fa57e327SRichard Henderson #endif
139fa57e327SRichard Henderson 
14035136a77SRichard Henderson #define CR_RC            0
14135136a77SRichard Henderson #define CR_SCRCCR        10
14235136a77SRichard Henderson #define CR_SAR           11
14335136a77SRichard Henderson #define CR_IVA           14
14435136a77SRichard Henderson #define CR_EIEM          15
14535136a77SRichard Henderson #define CR_IT            16
14635136a77SRichard Henderson #define CR_IIASQ         17
14735136a77SRichard Henderson #define CR_IIAOQ         18
14835136a77SRichard Henderson #define CR_IIR           19
14935136a77SRichard Henderson #define CR_ISR           20
15035136a77SRichard Henderson #define CR_IOR           21
15135136a77SRichard Henderson #define CR_IPSW          22
15235136a77SRichard Henderson #define CR_EIRR          23
15335136a77SRichard Henderson 
15461766fe9SRichard Henderson typedef struct CPUHPPAState CPUHPPAState;
15561766fe9SRichard Henderson 
156eaa3783bSRichard Henderson #if TARGET_REGISTER_BITS == 32
157eaa3783bSRichard Henderson typedef uint32_t target_ureg;
158eaa3783bSRichard Henderson typedef int32_t  target_sreg;
159eaa3783bSRichard Henderson #define TREG_FMT_lx   "%08"PRIx32
160eaa3783bSRichard Henderson #define TREG_FMT_ld   "%"PRId32
161eaa3783bSRichard Henderson #else
162eaa3783bSRichard Henderson typedef uint64_t target_ureg;
163eaa3783bSRichard Henderson typedef int64_t  target_sreg;
164eaa3783bSRichard Henderson #define TREG_FMT_lx   "%016"PRIx64
165eaa3783bSRichard Henderson #define TREG_FMT_ld   "%"PRId64
166eaa3783bSRichard Henderson #endif
167eaa3783bSRichard Henderson 
168650cdb2aSRichard Henderson typedef struct {
169650cdb2aSRichard Henderson     uint64_t va_b;
170650cdb2aSRichard Henderson     uint64_t va_e;
171650cdb2aSRichard Henderson     target_ureg pa;
172650cdb2aSRichard Henderson     unsigned u : 1;
173650cdb2aSRichard Henderson     unsigned t : 1;
174650cdb2aSRichard Henderson     unsigned d : 1;
175650cdb2aSRichard Henderson     unsigned b : 1;
176650cdb2aSRichard Henderson     unsigned page_size : 4;
177650cdb2aSRichard Henderson     unsigned ar_type : 3;
178650cdb2aSRichard Henderson     unsigned ar_pl1 : 2;
179650cdb2aSRichard Henderson     unsigned ar_pl2 : 2;
180650cdb2aSRichard Henderson     unsigned entry_valid : 1;
181650cdb2aSRichard Henderson     unsigned access_id : 16;
182650cdb2aSRichard Henderson } hppa_tlb_entry;
183650cdb2aSRichard Henderson 
18461766fe9SRichard Henderson struct CPUHPPAState {
185eaa3783bSRichard Henderson     target_ureg gr[32];
18661766fe9SRichard Henderson     uint64_t fr[32];
18733423472SRichard Henderson     uint64_t sr[8];          /* stored shifted into place for gva */
18861766fe9SRichard Henderson 
189eaa3783bSRichard Henderson     target_ureg psw;         /* All psw bits except the following:  */
190eaa3783bSRichard Henderson     target_ureg psw_n;       /* boolean */
191eaa3783bSRichard Henderson     target_sreg psw_v;       /* in most significant bit */
19261766fe9SRichard Henderson 
19361766fe9SRichard Henderson     /* Splitting the carry-borrow field into the MSB and "the rest", allows
19461766fe9SRichard Henderson      * for "the rest" to be deleted when it is unused, but the MSB is in use.
19561766fe9SRichard Henderson      * In addition, it's easier to compute carry-in for bit B+1 than it is to
19661766fe9SRichard Henderson      * compute carry-out for bit B (3 vs 4 insns for addition, assuming the
19761766fe9SRichard Henderson      * host has the appropriate add-with-carry insn to compute the msb).
19861766fe9SRichard Henderson      * Therefore the carry bits are stored as: cb_msb : cb & 0x11111110.
19961766fe9SRichard Henderson      */
200eaa3783bSRichard Henderson     target_ureg psw_cb;      /* in least significant bit of next nibble */
201eaa3783bSRichard Henderson     target_ureg psw_cb_msb;  /* boolean */
20261766fe9SRichard Henderson 
203eaa3783bSRichard Henderson     target_ureg iaoq_f;      /* front */
204eaa3783bSRichard Henderson     target_ureg iaoq_b;      /* back, aka next instruction */
205c301f34eSRichard Henderson     uint64_t iasq_f;
206c301f34eSRichard Henderson     uint64_t iasq_b;
20761766fe9SRichard Henderson 
20861766fe9SRichard Henderson     uint32_t fr0_shadow;     /* flags, c, ca/cq, rm, d, enables */
20961766fe9SRichard Henderson     float_status fp_status;
21061766fe9SRichard Henderson 
21135136a77SRichard Henderson     target_ureg cr[32];      /* control registers */
21235136a77SRichard Henderson     target_ureg cr_back[2];  /* back of cr17/cr18 */
213f49b3537SRichard Henderson     target_ureg shadow[7];   /* shadow registers */
21435136a77SRichard Henderson 
21561766fe9SRichard Henderson     /* Those resources are used only in QEMU core */
21661766fe9SRichard Henderson     CPU_COMMON
217650cdb2aSRichard Henderson 
218650cdb2aSRichard Henderson     /* ??? The number of entries isn't specified by the architecture.  */
219650cdb2aSRichard Henderson     /* ??? Implement a unified itlb/dtlb for the moment.  */
220650cdb2aSRichard Henderson     /* ??? We should use a more intelligent data structure.  */
221650cdb2aSRichard Henderson     hppa_tlb_entry tlb[256];
222650cdb2aSRichard Henderson     uint32_t tlb_last;
22361766fe9SRichard Henderson };
22461766fe9SRichard Henderson 
22561766fe9SRichard Henderson /**
22661766fe9SRichard Henderson  * HPPACPU:
22761766fe9SRichard Henderson  * @env: #CPUHPPAState
22861766fe9SRichard Henderson  *
22961766fe9SRichard Henderson  * An HPPA CPU.
23061766fe9SRichard Henderson  */
23161766fe9SRichard Henderson struct HPPACPU {
23261766fe9SRichard Henderson     /*< private >*/
23361766fe9SRichard Henderson     CPUState parent_obj;
23461766fe9SRichard Henderson     /*< public >*/
23561766fe9SRichard Henderson 
23661766fe9SRichard Henderson     CPUHPPAState env;
23749c29d6cSRichard Henderson     QEMUTimer *alarm_timer;
23861766fe9SRichard Henderson };
23961766fe9SRichard Henderson 
24061766fe9SRichard Henderson static inline HPPACPU *hppa_env_get_cpu(CPUHPPAState *env)
24161766fe9SRichard Henderson {
24261766fe9SRichard Henderson     return container_of(env, HPPACPU, env);
24361766fe9SRichard Henderson }
24461766fe9SRichard Henderson 
24561766fe9SRichard Henderson #define ENV_GET_CPU(e)  CPU(hppa_env_get_cpu(e))
24661766fe9SRichard Henderson #define ENV_OFFSET      offsetof(HPPACPU, env)
24761766fe9SRichard Henderson 
24861766fe9SRichard Henderson #include "exec/cpu-all.h"
24961766fe9SRichard Henderson 
25061766fe9SRichard Henderson static inline int cpu_mmu_index(CPUHPPAState *env, bool ifetch)
25161766fe9SRichard Henderson {
2523d68ee7bSRichard Henderson #ifdef CONFIG_USER_ONLY
2533d68ee7bSRichard Henderson     return MMU_USER_IDX;
2543d68ee7bSRichard Henderson #else
2553d68ee7bSRichard Henderson     if (env->psw & (ifetch ? PSW_C : PSW_D)) {
2563d68ee7bSRichard Henderson         return env->iaoq_f & 3;
2573d68ee7bSRichard Henderson     }
2583d68ee7bSRichard Henderson     return MMU_PHYS_IDX;  /* mmu disabled */
2593d68ee7bSRichard Henderson #endif
26061766fe9SRichard Henderson }
26161766fe9SRichard Henderson 
26261766fe9SRichard Henderson void hppa_translate_init(void);
26361766fe9SRichard Henderson 
2648fc24ad5SIgor Mammedov #define cpu_init(cpu_model) cpu_generic_init(TYPE_HPPA_CPU, cpu_model)
26561766fe9SRichard Henderson 
26661766fe9SRichard Henderson void hppa_cpu_list(FILE *f, fprintf_function cpu_fprintf);
26761766fe9SRichard Henderson 
268c301f34eSRichard Henderson static inline target_ulong hppa_form_gva_psw(target_ureg psw, uint64_t spc,
269c301f34eSRichard Henderson                                              target_ureg off)
270c301f34eSRichard Henderson {
271c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
272c301f34eSRichard Henderson     return off;
273c301f34eSRichard Henderson #else
274c301f34eSRichard Henderson     off &= (psw & PSW_W ? 0x3fffffffffffffffull : 0xffffffffull);
275c301f34eSRichard Henderson     return spc | off;
276c301f34eSRichard Henderson #endif
277c301f34eSRichard Henderson }
278c301f34eSRichard Henderson 
279c301f34eSRichard Henderson static inline target_ulong hppa_form_gva(CPUHPPAState *env, uint64_t spc,
280c301f34eSRichard Henderson                                          target_ureg off)
281c301f34eSRichard Henderson {
282c301f34eSRichard Henderson     return hppa_form_gva_psw(env->psw, spc, off);
283c301f34eSRichard Henderson }
284c301f34eSRichard Henderson 
285494737b7SRichard Henderson /* Since PSW_{I,CB} will never need to be in tb->flags, reuse them.
286494737b7SRichard Henderson  * TB_FLAG_SR_SAME indicates that SR4 through SR7 all contain the
287494737b7SRichard Henderson  * same value.
288494737b7SRichard Henderson  */
289494737b7SRichard Henderson #define TB_FLAG_SR_SAME     PSW_I
290c301f34eSRichard Henderson #define TB_FLAG_PRIV_SHIFT  8
291c301f34eSRichard Henderson 
29261766fe9SRichard Henderson static inline void cpu_get_tb_cpu_state(CPUHPPAState *env, target_ulong *pc,
29361766fe9SRichard Henderson                                         target_ulong *cs_base,
29461766fe9SRichard Henderson                                         uint32_t *pflags)
29561766fe9SRichard Henderson {
296c301f34eSRichard Henderson     uint32_t flags = env->psw_n * PSW_N;
297c301f34eSRichard Henderson 
298c301f34eSRichard Henderson     /* TB lookup assumes that PC contains the complete virtual address.
299c301f34eSRichard Henderson        If we leave space+offset separate, we'll get ITLB misses to an
300c301f34eSRichard Henderson        incomplete virtual address.  This also means that we must separate
301c301f34eSRichard Henderson        out current cpu priviledge from the low bits of IAOQ_F.  */
302c301f34eSRichard Henderson #ifdef CONFIG_USER_ONLY
30361766fe9SRichard Henderson     *pc = env->iaoq_f;
30461766fe9SRichard Henderson     *cs_base = env->iaoq_b;
305c301f34eSRichard Henderson #else
3063d68ee7bSRichard Henderson     /* ??? E, T, H, L, B, P bits need to be here, when implemented.  */
307c301f34eSRichard Henderson     flags |= env->psw & (PSW_W | PSW_C | PSW_D);
308c301f34eSRichard Henderson     flags |= (env->iaoq_f & 3) << TB_FLAG_PRIV_SHIFT;
309c301f34eSRichard Henderson 
310c301f34eSRichard Henderson     *pc = (env->psw & PSW_C
311c301f34eSRichard Henderson            ? hppa_form_gva_psw(env->psw, env->iasq_f, env->iaoq_f & -4)
312c301f34eSRichard Henderson            : env->iaoq_f & -4);
313c301f34eSRichard Henderson     *cs_base = env->iasq_f;
314c301f34eSRichard Henderson 
315c301f34eSRichard Henderson     /* Insert a difference between IAOQ_B and IAOQ_F within the otherwise zero
316c301f34eSRichard Henderson        low 32-bits of CS_BASE.  This will succeed for all direct branches,
317c301f34eSRichard Henderson        which is the primary case we care about -- using goto_tb within a page.
318c301f34eSRichard Henderson        Failure is indicated by a zero difference.  */
319c301f34eSRichard Henderson     if (env->iasq_f == env->iasq_b) {
320c301f34eSRichard Henderson         target_sreg diff = env->iaoq_b - env->iaoq_f;
321c301f34eSRichard Henderson         if (TARGET_REGISTER_BITS == 32 || diff == (int32_t)diff) {
322c301f34eSRichard Henderson             *cs_base |= (uint32_t)diff;
323c301f34eSRichard Henderson         }
324c301f34eSRichard Henderson     }
325494737b7SRichard Henderson     if ((env->sr[4] == env->sr[5])
326494737b7SRichard Henderson         & (env->sr[4] == env->sr[6])
327494737b7SRichard Henderson         & (env->sr[4] == env->sr[7])) {
328494737b7SRichard Henderson         flags |= TB_FLAG_SR_SAME;
329494737b7SRichard Henderson     }
330c301f34eSRichard Henderson #endif
331c301f34eSRichard Henderson 
332c301f34eSRichard Henderson     *pflags = flags;
33361766fe9SRichard Henderson }
33461766fe9SRichard Henderson 
335eaa3783bSRichard Henderson target_ureg cpu_hppa_get_psw(CPUHPPAState *env);
336eaa3783bSRichard Henderson void cpu_hppa_put_psw(CPUHPPAState *env, target_ureg);
33761766fe9SRichard Henderson void cpu_hppa_loaded_fr0(CPUHPPAState *env);
33861766fe9SRichard Henderson 
33961766fe9SRichard Henderson #define cpu_signal_handler cpu_hppa_signal_handler
34061766fe9SRichard Henderson 
34161766fe9SRichard Henderson int cpu_hppa_signal_handler(int host_signum, void *pinfo, void *puc);
342813dff13SHelge Deller hwaddr hppa_cpu_get_phys_page_debug(CPUState *cs, vaddr addr);
34361766fe9SRichard Henderson int hppa_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
34461766fe9SRichard Henderson int hppa_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
34561766fe9SRichard Henderson void hppa_cpu_do_interrupt(CPUState *cpu);
34661766fe9SRichard Henderson bool hppa_cpu_exec_interrupt(CPUState *cpu, int int_req);
34761766fe9SRichard Henderson void hppa_cpu_dump_state(CPUState *cs, FILE *f, fprintf_function, int);
348650cdb2aSRichard Henderson #ifdef CONFIG_USER_ONLY
349650cdb2aSRichard Henderson int hppa_cpu_handle_mmu_fault(CPUState *cpu, vaddr address, int size,
350650cdb2aSRichard Henderson                               int rw, int midx);
351650cdb2aSRichard Henderson #else
352650cdb2aSRichard Henderson int hppa_get_physical_address(CPUHPPAState *env, vaddr addr, int mmu_idx,
353650cdb2aSRichard Henderson                               int type, hwaddr *pphys, int *pprot);
3544f5f2548SRichard Henderson extern const MemoryRegionOps hppa_io_eir_ops;
355c643603aSRichard Henderson extern const struct VMStateDescription vmstate_hppa_cpu;
35649c29d6cSRichard Henderson void hppa_cpu_alarm_timer(void *);
357*43e05652SRichard Henderson int hppa_artype_for_page(CPUHPPAState *env, target_ulong vaddr);
358650cdb2aSRichard Henderson #endif
3592dfcca9fSRichard Henderson void QEMU_NORETURN hppa_dynamic_excp(CPUHPPAState *env, int excp, uintptr_t ra);
36061766fe9SRichard Henderson 
36161766fe9SRichard Henderson #endif /* HPPA_CPU_H */
362