xref: /qemu/target/hexagon/cpu.h (revision 513823e7521a09ed7ad1e32e6454bac3b2cbf52d)
1 /*
2  *  Copyright(c) 2019-2023 Qualcomm Innovation Center, Inc. All Rights Reserved.
3  *
4  *  This program is free software; you can redistribute it and/or modify
5  *  it under the terms of the GNU General Public License as published by
6  *  the Free Software Foundation; either version 2 of the License, or
7  *  (at your option) any later version.
8  *
9  *  This program is distributed in the hope that it will be useful,
10  *  but WITHOUT ANY WARRANTY; without even the implied warranty of
11  *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  *  GNU General Public License for more details.
13  *
14  *  You should have received a copy of the GNU General Public License
15  *  along with this program; if not, see <http://www.gnu.org/licenses/>.
16  */
17 
18 #ifndef HEXAGON_CPU_H
19 #define HEXAGON_CPU_H
20 
21 #include "fpu/softfloat-types.h"
22 
23 #include "cpu-qom.h"
24 #include "exec/cpu-defs.h"
25 #include "hex_regs.h"
26 #include "mmvec/mmvec.h"
27 #include "hw/registerfields.h"
28 
29 #define NUM_PREGS 4
30 #define TOTAL_PER_THREAD_REGS 64
31 
32 #define SLOTS_MAX 4
33 #define STORES_MAX 2
34 #define REG_WRITES_MAX 32
35 #define PRED_WRITES_MAX 5                   /* 4 insns + endloop */
36 #define VSTORES_MAX 2
37 
38 #define CPU_RESOLVING_TYPE TYPE_HEXAGON_CPU
39 
40 #define MMU_USER_IDX 0
41 
42 typedef struct {
43     target_ulong va;
44     uint8_t width;
45     uint32_t data32;
46     uint64_t data64;
47 } MemLog;
48 
49 typedef struct {
50     target_ulong va;
51     int size;
52     DECLARE_BITMAP(mask, MAX_VEC_SIZE_BYTES) QEMU_ALIGNED(16);
53     MMVector data QEMU_ALIGNED(16);
54 } VStoreLog;
55 
56 #define EXEC_STATUS_OK          0x0000
57 #define EXEC_STATUS_STOP        0x0002
58 #define EXEC_STATUS_REPLAY      0x0010
59 #define EXEC_STATUS_LOCKED      0x0020
60 #define EXEC_STATUS_EXCEPTION   0x0100
61 
62 
63 #define EXCEPTION_DETECTED      (env->status & EXEC_STATUS_EXCEPTION)
64 #define REPLAY_DETECTED         (env->status & EXEC_STATUS_REPLAY)
65 #define CLEAR_EXCEPTION         (env->status &= (~EXEC_STATUS_EXCEPTION))
66 #define SET_EXCEPTION           (env->status |= EXEC_STATUS_EXCEPTION)
67 
68 /* Maximum number of vector temps in a packet */
69 #define VECTOR_TEMPS_MAX            4
70 
71 typedef struct CPUArchState {
72     target_ulong gpr[TOTAL_PER_THREAD_REGS];
73     target_ulong pred[NUM_PREGS];
74 
75     /* For comparing with LLDB on target - see adjust_stack_ptrs function */
76     target_ulong last_pc_dumped;
77     target_ulong stack_start;
78 
79     uint8_t slot_cancelled;
80     target_ulong new_value_usr;
81 
82     MemLog mem_log_stores[STORES_MAX];
83 
84     float_status fp_status;
85 
86     target_ulong llsc_addr;
87     target_ulong llsc_val;
88     uint64_t     llsc_val_i64;
89 
90     MMVector VRegs[NUM_VREGS] QEMU_ALIGNED(16);
91     MMVector future_VRegs[VECTOR_TEMPS_MAX] QEMU_ALIGNED(16);
92     MMVector tmp_VRegs[VECTOR_TEMPS_MAX] QEMU_ALIGNED(16);
93 
94     MMQReg QRegs[NUM_QREGS] QEMU_ALIGNED(16);
95     MMQReg future_QRegs[NUM_QREGS] QEMU_ALIGNED(16);
96 
97     /* Temporaries used within instructions */
98     MMVectorPair VuuV QEMU_ALIGNED(16);
99     MMVectorPair VvvV QEMU_ALIGNED(16);
100     MMVectorPair VxxV QEMU_ALIGNED(16);
101     MMVector     vtmp QEMU_ALIGNED(16);
102     MMQReg       qtmp QEMU_ALIGNED(16);
103 
104     VStoreLog vstore[VSTORES_MAX];
105     target_ulong vstore_pending[VSTORES_MAX];
106     bool vtcm_pending;
107     VTCMStoreLog vtcm_log;
108 } CPUHexagonState;
109 
110 typedef struct HexagonCPUClass {
111     CPUClass parent_class;
112 
113     DeviceRealize parent_realize;
114     ResettablePhases parent_phases;
115 } HexagonCPUClass;
116 
117 struct ArchCPU {
118     CPUState parent_obj;
119 
120     CPUHexagonState env;
121 
122     bool lldb_compat;
123     target_ulong lldb_stack_adjust;
124     bool short_circuit;
125 };
126 
127 #include "cpu_bits.h"
128 
129 FIELD(TB_FLAGS, IS_TIGHT_LOOP, 0, 1)
130 
131 G_NORETURN void hexagon_raise_exception_err(CPUHexagonState *env,
132                                             uint32_t exception,
133                                             uintptr_t pc);
134 
135 static inline void cpu_get_tb_cpu_state(CPUHexagonState *env, vaddr *pc,
136                                         uint64_t *cs_base, uint32_t *flags)
137 {
138     uint32_t hex_flags = 0;
139     *pc = env->gpr[HEX_REG_PC];
140     *cs_base = 0;
141     if (*pc == env->gpr[HEX_REG_SA0]) {
142         hex_flags = FIELD_DP32(hex_flags, TB_FLAGS, IS_TIGHT_LOOP, 1);
143     }
144     *flags = hex_flags;
145     if (*pc & PCALIGN_MASK) {
146         hexagon_raise_exception_err(env, HEX_CAUSE_PC_NOT_ALIGNED, 0);
147     }
148 }
149 
150 typedef HexagonCPU ArchCPU;
151 
152 void hexagon_translate_init(void);
153 void hexagon_translate_code(CPUState *cs, TranslationBlock *tb,
154                             int *max_insns, vaddr pc, void *host_pc);
155 
156 #include "exec/cpu-all.h"
157 
158 #endif /* HEXAGON_CPU_H */
159