xref: /qemu/target/arm/tcg/mte_helper.c (revision aa03378bccb1138cb6a3d5a8c91b11feda036188)
1da54941fSRichard Henderson /*
2da54941fSRichard Henderson  * ARM v8.5-MemTag Operations
3da54941fSRichard Henderson  *
4da54941fSRichard Henderson  * Copyright (c) 2020 Linaro, Ltd.
5da54941fSRichard Henderson  *
6da54941fSRichard Henderson  * This library is free software; you can redistribute it and/or
7da54941fSRichard Henderson  * modify it under the terms of the GNU Lesser General Public
8da54941fSRichard Henderson  * License as published by the Free Software Foundation; either
9da54941fSRichard Henderson  * version 2.1 of the License, or (at your option) any later version.
10da54941fSRichard Henderson  *
11da54941fSRichard Henderson  * This library is distributed in the hope that it will be useful,
12da54941fSRichard Henderson  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13da54941fSRichard Henderson  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
14da54941fSRichard Henderson  * Lesser General Public License for more details.
15da54941fSRichard Henderson  *
16da54941fSRichard Henderson  * You should have received a copy of the GNU Lesser General Public
17da54941fSRichard Henderson  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18da54941fSRichard Henderson  */
19da54941fSRichard Henderson 
20da54941fSRichard Henderson #include "qemu/osdep.h"
21cd617484SPhilippe Mathieu-Daudé #include "qemu/log.h"
22da54941fSRichard Henderson #include "cpu.h"
23da54941fSRichard Henderson #include "internals.h"
24da54941fSRichard Henderson #include "exec/exec-all.h"
25e4d5bf4fSRichard Henderson #include "exec/ram_addr.h"
26da54941fSRichard Henderson #include "exec/cpu_ldst.h"
27da54941fSRichard Henderson #include "exec/helper-proto.h"
286eece7f5SPhilippe Mathieu-Daudé #include "hw/core/tcg-cpu-ops.h"
29d4f6dda1SRichard Henderson #include "qapi/error.h"
30d4f6dda1SRichard Henderson #include "qemu/guest-random.h"
31da54941fSRichard Henderson 
32da54941fSRichard Henderson 
33da54941fSRichard Henderson static int choose_nonexcluded_tag(int tag, int offset, uint16_t exclude)
34da54941fSRichard Henderson {
35da54941fSRichard Henderson     if (exclude == 0xffff) {
36da54941fSRichard Henderson         return 0;
37da54941fSRichard Henderson     }
38da54941fSRichard Henderson     if (offset == 0) {
39da54941fSRichard Henderson         while (exclude & (1 << tag)) {
40da54941fSRichard Henderson             tag = (tag + 1) & 15;
41da54941fSRichard Henderson         }
42da54941fSRichard Henderson     } else {
43da54941fSRichard Henderson         do {
44da54941fSRichard Henderson             do {
45da54941fSRichard Henderson                 tag = (tag + 1) & 15;
46da54941fSRichard Henderson             } while (exclude & (1 << tag));
47da54941fSRichard Henderson         } while (--offset > 0);
48da54941fSRichard Henderson     }
49da54941fSRichard Henderson     return tag;
50da54941fSRichard Henderson }
51da54941fSRichard Henderson 
52c15294c1SRichard Henderson /**
53*aa03378bSPeter Maydell  * allocation_tag_mem_probe:
54c15294c1SRichard Henderson  * @env: the cpu environment
55c15294c1SRichard Henderson  * @ptr_mmu_idx: the addressing regime to use for the virtual address
56c15294c1SRichard Henderson  * @ptr: the virtual address for which to look up tag memory
57c15294c1SRichard Henderson  * @ptr_access: the access to use for the virtual address
58c15294c1SRichard Henderson  * @ptr_size: the number of bytes in the normal memory access
59c15294c1SRichard Henderson  * @tag_access: the access to use for the tag memory
60*aa03378bSPeter Maydell  * @probe: true to merely probe, never taking an exception
61c15294c1SRichard Henderson  * @ra: the return address for exception handling
62c15294c1SRichard Henderson  *
63c15294c1SRichard Henderson  * Our tag memory is formatted as a sequence of little-endian nibbles.
64c15294c1SRichard Henderson  * That is, the byte at (addr >> (LOG2_TAG_GRANULE + 1)) contains two
65c15294c1SRichard Henderson  * tags, with the tag at [3:0] for the lower addr and the tag at [7:4]
66c15294c1SRichard Henderson  * for the higher addr.
67c15294c1SRichard Henderson  *
68c15294c1SRichard Henderson  * Here, resolve the physical address from the virtual address, and return
69*aa03378bSPeter Maydell  * a pointer to the corresponding tag byte.
70c15294c1SRichard Henderson  *
71c15294c1SRichard Henderson  * If there is no tag storage corresponding to @ptr, return NULL.
72*aa03378bSPeter Maydell  *
73*aa03378bSPeter Maydell  * If the page is inaccessible for @ptr_access, or has a watchpoint, there are
74*aa03378bSPeter Maydell  * three options:
75*aa03378bSPeter Maydell  * (1) probe = true, ra = 0 : pure probe -- we return NULL if the page is not
76*aa03378bSPeter Maydell  *     accessible, and do not take watchpoint traps. The calling code must
77*aa03378bSPeter Maydell  *     handle those cases in the right priority compared to MTE traps.
78*aa03378bSPeter Maydell  * (2) probe = false, ra = 0 : probe, no fault expected -- the caller guarantees
79*aa03378bSPeter Maydell  *     that the page is going to be accessible. We will take watchpoint traps.
80*aa03378bSPeter Maydell  * (3) probe = false, ra != 0 : non-probe -- we will take both memory access
81*aa03378bSPeter Maydell  *     traps and watchpoint traps.
82*aa03378bSPeter Maydell  * (probe = true, ra != 0 is invalid and will assert.)
83c15294c1SRichard Henderson  */
84*aa03378bSPeter Maydell static uint8_t *allocation_tag_mem_probe(CPUARMState *env, int ptr_mmu_idx,
85c15294c1SRichard Henderson                                          uint64_t ptr, MMUAccessType ptr_access,
86c15294c1SRichard Henderson                                          int ptr_size, MMUAccessType tag_access,
87*aa03378bSPeter Maydell                                          bool probe, uintptr_t ra)
88c15294c1SRichard Henderson {
89e4d5bf4fSRichard Henderson #ifdef CONFIG_USER_ONLY
90a11d3830SRichard Henderson     uint64_t clean_ptr = useronly_clean_ptr(ptr);
91a11d3830SRichard Henderson     int flags = page_get_flags(clean_ptr);
92a11d3830SRichard Henderson     uint8_t *tags;
93a11d3830SRichard Henderson     uintptr_t index;
94a11d3830SRichard Henderson 
95*aa03378bSPeter Maydell     assert(!(probe && ra));
96*aa03378bSPeter Maydell 
97ff38bca7SRichard Henderson     if (!(flags & (ptr_access == MMU_DATA_STORE ? PAGE_WRITE_ORG : PAGE_READ))) {
985e98763cSRichard Henderson         cpu_loop_exit_sigsegv(env_cpu(env), ptr, ptr_access,
995e98763cSRichard Henderson                               !(flags & PAGE_VALID), ra);
100a11d3830SRichard Henderson     }
101a11d3830SRichard Henderson 
102a11d3830SRichard Henderson     /* Require both MAP_ANON and PROT_MTE for the page. */
103a11d3830SRichard Henderson     if (!(flags & PAGE_ANON) || !(flags & PAGE_MTE)) {
104c15294c1SRichard Henderson         return NULL;
105a11d3830SRichard Henderson     }
106a11d3830SRichard Henderson 
107a11d3830SRichard Henderson     tags = page_get_target_data(clean_ptr);
108a11d3830SRichard Henderson 
109a11d3830SRichard Henderson     index = extract32(ptr, LOG2_TAG_GRANULE + 1,
110a11d3830SRichard Henderson                       TARGET_PAGE_BITS - LOG2_TAG_GRANULE - 1);
111a11d3830SRichard Henderson     return tags + index;
112e4d5bf4fSRichard Henderson #else
11325d3ec58SRichard Henderson     CPUTLBEntryFull *full;
114b8967ddfSRichard Henderson     MemTxAttrs attrs;
115e4d5bf4fSRichard Henderson     int in_page, flags;
116e4d5bf4fSRichard Henderson     hwaddr ptr_paddr, tag_paddr, xlat;
117e4d5bf4fSRichard Henderson     MemoryRegion *mr;
118e4d5bf4fSRichard Henderson     ARMASIdx tag_asi;
119e4d5bf4fSRichard Henderson     AddressSpace *tag_as;
120e4d5bf4fSRichard Henderson     void *host;
121e4d5bf4fSRichard Henderson 
122e4d5bf4fSRichard Henderson     /*
123e4d5bf4fSRichard Henderson      * Probe the first byte of the virtual address.  This raises an
124e4d5bf4fSRichard Henderson      * exception for inaccessible pages, and resolves the virtual address
125e4d5bf4fSRichard Henderson      * into the softmmu tlb.
126e4d5bf4fSRichard Henderson      *
127*aa03378bSPeter Maydell      * When RA == 0, this is either a pure probe or a no-fault-expected probe.
128*aa03378bSPeter Maydell      * Indicate to probe_access_flags no-fault, then either return NULL
129*aa03378bSPeter Maydell      * for the pure probe, or assert that we received a valid page for the
130*aa03378bSPeter Maydell      * no-fault-expected probe.
131e4d5bf4fSRichard Henderson      */
132d507e6c5SRichard Henderson     flags = probe_access_full(env, ptr, 0, ptr_access, ptr_mmu_idx,
133b8967ddfSRichard Henderson                               ra == 0, &host, &full, ra);
134*aa03378bSPeter Maydell     if (probe && (flags & TLB_INVALID_MASK)) {
135*aa03378bSPeter Maydell         return NULL;
136*aa03378bSPeter Maydell     }
137e4d5bf4fSRichard Henderson     assert(!(flags & TLB_INVALID_MASK));
138e4d5bf4fSRichard Henderson 
139e4d5bf4fSRichard Henderson     /* If the virtual page MemAttr != Tagged, access unchecked. */
140b8967ddfSRichard Henderson     if (full->pte_attrs != 0xf0) {
141e4d5bf4fSRichard Henderson         return NULL;
142e4d5bf4fSRichard Henderson     }
143e4d5bf4fSRichard Henderson 
144e4d5bf4fSRichard Henderson     /*
145e4d5bf4fSRichard Henderson      * If not backed by host ram, there is no tag storage: access unchecked.
146e4d5bf4fSRichard Henderson      * This is probably a guest os bug though, so log it.
147e4d5bf4fSRichard Henderson      */
148e4d5bf4fSRichard Henderson     if (unlikely(flags & TLB_MMIO)) {
149e4d5bf4fSRichard Henderson         qemu_log_mask(LOG_GUEST_ERROR,
150e4d5bf4fSRichard Henderson                       "Page @ 0x%" PRIx64 " indicates Tagged Normal memory "
151e4d5bf4fSRichard Henderson                       "but is not backed by host ram\n", ptr);
152e4d5bf4fSRichard Henderson         return NULL;
153e4d5bf4fSRichard Henderson     }
154e4d5bf4fSRichard Henderson 
155e4d5bf4fSRichard Henderson     /*
156b8967ddfSRichard Henderson      * Remember these values across the second lookup below,
157b8967ddfSRichard Henderson      * which may invalidate this pointer via tlb resize.
158b8967ddfSRichard Henderson      */
15928fb921fSRichard Henderson     ptr_paddr = full->phys_addr | (ptr & ~TARGET_PAGE_MASK);
160b8967ddfSRichard Henderson     attrs = full->attrs;
161b8967ddfSRichard Henderson     full = NULL;
162b8967ddfSRichard Henderson 
163b8967ddfSRichard Henderson     /*
164e4d5bf4fSRichard Henderson      * The Normal memory access can extend to the next page.  E.g. a single
165e4d5bf4fSRichard Henderson      * 8-byte access to the last byte of a page will check only the last
166e4d5bf4fSRichard Henderson      * tag on the first page.
167e4d5bf4fSRichard Henderson      * Any page access exception has priority over tag check exception.
168e4d5bf4fSRichard Henderson      */
169e4d5bf4fSRichard Henderson     in_page = -(ptr | TARGET_PAGE_MASK);
170e4d5bf4fSRichard Henderson     if (unlikely(ptr_size > in_page)) {
171d507e6c5SRichard Henderson         flags |= probe_access_full(env, ptr + in_page, 0, ptr_access,
172b8967ddfSRichard Henderson                                    ptr_mmu_idx, ra == 0, &host, &full, ra);
173e4d5bf4fSRichard Henderson         assert(!(flags & TLB_INVALID_MASK));
174e4d5bf4fSRichard Henderson     }
175e4d5bf4fSRichard Henderson 
176e4d5bf4fSRichard Henderson     /* Any debug exception has priority over a tag check exception. */
177*aa03378bSPeter Maydell     if (!probe && unlikely(flags & TLB_WATCHPOINT)) {
178e4d5bf4fSRichard Henderson         int wp = ptr_access == MMU_DATA_LOAD ? BP_MEM_READ : BP_MEM_WRITE;
179e4d5bf4fSRichard Henderson         assert(ra != 0);
180b8967ddfSRichard Henderson         cpu_check_watchpoint(env_cpu(env), ptr, ptr_size, attrs, wp, ra);
181e4d5bf4fSRichard Henderson     }
182e4d5bf4fSRichard Henderson 
183e4d5bf4fSRichard Henderson     /* Convert to the physical address in tag space.  */
184e4d5bf4fSRichard Henderson     tag_paddr = ptr_paddr >> (LOG2_TAG_GRANULE + 1);
185e4d5bf4fSRichard Henderson 
186e4d5bf4fSRichard Henderson     /* Look up the address in tag space. */
187b8967ddfSRichard Henderson     tag_asi = attrs.secure ? ARMASIdx_TagS : ARMASIdx_TagNS;
188e4d5bf4fSRichard Henderson     tag_as = cpu_get_address_space(env_cpu(env), tag_asi);
189e4d5bf4fSRichard Henderson     mr = address_space_translate(tag_as, tag_paddr, &xlat, NULL,
190b8967ddfSRichard Henderson                                  tag_access == MMU_DATA_STORE, attrs);
191e4d5bf4fSRichard Henderson 
192e4d5bf4fSRichard Henderson     /*
193e4d5bf4fSRichard Henderson      * Note that @mr will never be NULL.  If there is nothing in the address
194e4d5bf4fSRichard Henderson      * space at @tag_paddr, the translation will return the unallocated memory
195e4d5bf4fSRichard Henderson      * region.  For our purposes, the result must be ram.
196e4d5bf4fSRichard Henderson      */
197e4d5bf4fSRichard Henderson     if (unlikely(!memory_region_is_ram(mr))) {
198e4d5bf4fSRichard Henderson         /* ??? Failure is a board configuration error. */
199e4d5bf4fSRichard Henderson         qemu_log_mask(LOG_UNIMP,
200e4d5bf4fSRichard Henderson                       "Tag Memory @ 0x%" HWADDR_PRIx " not found for "
201e4d5bf4fSRichard Henderson                       "Normal Memory @ 0x%" HWADDR_PRIx "\n",
202e4d5bf4fSRichard Henderson                       tag_paddr, ptr_paddr);
203e4d5bf4fSRichard Henderson         return NULL;
204e4d5bf4fSRichard Henderson     }
205e4d5bf4fSRichard Henderson 
206e4d5bf4fSRichard Henderson     /*
207e4d5bf4fSRichard Henderson      * Ensure the tag memory is dirty on write, for migration.
208e4d5bf4fSRichard Henderson      * Tag memory can never contain code or display memory (vga).
209e4d5bf4fSRichard Henderson      */
210e4d5bf4fSRichard Henderson     if (tag_access == MMU_DATA_STORE) {
211e4d5bf4fSRichard Henderson         ram_addr_t tag_ra = memory_region_get_ram_addr(mr) + xlat;
212e4d5bf4fSRichard Henderson         cpu_physical_memory_set_dirty_flag(tag_ra, DIRTY_MEMORY_MIGRATION);
213e4d5bf4fSRichard Henderson     }
214e4d5bf4fSRichard Henderson 
215e4d5bf4fSRichard Henderson     return memory_region_get_ram_ptr(mr) + xlat;
216e4d5bf4fSRichard Henderson #endif
217c15294c1SRichard Henderson }
218c15294c1SRichard Henderson 
219*aa03378bSPeter Maydell static uint8_t *allocation_tag_mem(CPUARMState *env, int ptr_mmu_idx,
220*aa03378bSPeter Maydell                                    uint64_t ptr, MMUAccessType ptr_access,
221*aa03378bSPeter Maydell                                    int ptr_size, MMUAccessType tag_access,
222*aa03378bSPeter Maydell                                    uintptr_t ra)
223*aa03378bSPeter Maydell {
224*aa03378bSPeter Maydell     return allocation_tag_mem_probe(env, ptr_mmu_idx, ptr, ptr_access,
225*aa03378bSPeter Maydell                                     ptr_size, tag_access, false, ra);
226*aa03378bSPeter Maydell }
227*aa03378bSPeter Maydell 
228da54941fSRichard Henderson uint64_t HELPER(irg)(CPUARMState *env, uint64_t rn, uint64_t rm)
229da54941fSRichard Henderson {
230da54941fSRichard Henderson     uint16_t exclude = extract32(rm | env->cp15.gcr_el1, 0, 16);
231d4f6dda1SRichard Henderson     int rrnd = extract32(env->cp15.gcr_el1, 16, 1);
232da54941fSRichard Henderson     int start = extract32(env->cp15.rgsr_el1, 0, 4);
233da54941fSRichard Henderson     int seed = extract32(env->cp15.rgsr_el1, 8, 16);
234d4f6dda1SRichard Henderson     int offset, i, rtag;
235d4f6dda1SRichard Henderson 
236d4f6dda1SRichard Henderson     /*
237d4f6dda1SRichard Henderson      * Our IMPDEF choice for GCR_EL1.RRND==1 is to continue to use the
238d4f6dda1SRichard Henderson      * deterministic algorithm.  Except that with RRND==1 the kernel is
239d4f6dda1SRichard Henderson      * not required to have set RGSR_EL1.SEED != 0, which is required for
240d4f6dda1SRichard Henderson      * the deterministic algorithm to function.  So we force a non-zero
241d4f6dda1SRichard Henderson      * SEED for that case.
242d4f6dda1SRichard Henderson      */
243d4f6dda1SRichard Henderson     if (unlikely(seed == 0) && rrnd) {
244d4f6dda1SRichard Henderson         do {
245d4f6dda1SRichard Henderson             Error *err = NULL;
246d4f6dda1SRichard Henderson             uint16_t two;
247d4f6dda1SRichard Henderson 
248d4f6dda1SRichard Henderson             if (qemu_guest_getrandom(&two, sizeof(two), &err) < 0) {
249d4f6dda1SRichard Henderson                 /*
250d4f6dda1SRichard Henderson                  * Failed, for unknown reasons in the crypto subsystem.
251d4f6dda1SRichard Henderson                  * Best we can do is log the reason and use a constant seed.
252d4f6dda1SRichard Henderson                  */
253d4f6dda1SRichard Henderson                 qemu_log_mask(LOG_UNIMP, "IRG: Crypto failure: %s\n",
254d4f6dda1SRichard Henderson                               error_get_pretty(err));
255d4f6dda1SRichard Henderson                 error_free(err);
256d4f6dda1SRichard Henderson                 two = 1;
257d4f6dda1SRichard Henderson             }
258d4f6dda1SRichard Henderson             seed = two;
259d4f6dda1SRichard Henderson         } while (seed == 0);
260d4f6dda1SRichard Henderson     }
261da54941fSRichard Henderson 
262da54941fSRichard Henderson     /* RandomTag */
263da54941fSRichard Henderson     for (i = offset = 0; i < 4; ++i) {
264da54941fSRichard Henderson         /* NextRandomTagBit */
265da54941fSRichard Henderson         int top = (extract32(seed, 5, 1) ^ extract32(seed, 3, 1) ^
266da54941fSRichard Henderson                    extract32(seed, 2, 1) ^ extract32(seed, 0, 1));
267da54941fSRichard Henderson         seed = (top << 15) | (seed >> 1);
268da54941fSRichard Henderson         offset |= top << i;
269da54941fSRichard Henderson     }
270da54941fSRichard Henderson     rtag = choose_nonexcluded_tag(start, offset, exclude);
271da54941fSRichard Henderson     env->cp15.rgsr_el1 = rtag | (seed << 8);
272da54941fSRichard Henderson 
273da54941fSRichard Henderson     return address_with_allocation_tag(rn, rtag);
274da54941fSRichard Henderson }
275efbc78adSRichard Henderson 
276efbc78adSRichard Henderson uint64_t HELPER(addsubg)(CPUARMState *env, uint64_t ptr,
277efbc78adSRichard Henderson                          int32_t offset, uint32_t tag_offset)
278efbc78adSRichard Henderson {
279efbc78adSRichard Henderson     int start_tag = allocation_tag_from_addr(ptr);
280efbc78adSRichard Henderson     uint16_t exclude = extract32(env->cp15.gcr_el1, 0, 16);
281efbc78adSRichard Henderson     int rtag = choose_nonexcluded_tag(start_tag, tag_offset, exclude);
282efbc78adSRichard Henderson 
283efbc78adSRichard Henderson     return address_with_allocation_tag(ptr + offset, rtag);
284efbc78adSRichard Henderson }
285c15294c1SRichard Henderson 
286c15294c1SRichard Henderson static int load_tag1(uint64_t ptr, uint8_t *mem)
287c15294c1SRichard Henderson {
288c15294c1SRichard Henderson     int ofs = extract32(ptr, LOG2_TAG_GRANULE, 1) * 4;
289c15294c1SRichard Henderson     return extract32(*mem, ofs, 4);
290c15294c1SRichard Henderson }
291c15294c1SRichard Henderson 
292c15294c1SRichard Henderson uint64_t HELPER(ldg)(CPUARMState *env, uint64_t ptr, uint64_t xt)
293c15294c1SRichard Henderson {
294c15294c1SRichard Henderson     int mmu_idx = cpu_mmu_index(env, false);
295c15294c1SRichard Henderson     uint8_t *mem;
296c15294c1SRichard Henderson     int rtag = 0;
297c15294c1SRichard Henderson 
298c15294c1SRichard Henderson     /* Trap if accessing an invalid page.  */
299c15294c1SRichard Henderson     mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD, 1,
3000b5ad31dSPeter Maydell                              MMU_DATA_LOAD, GETPC());
301c15294c1SRichard Henderson 
302c15294c1SRichard Henderson     /* Load if page supports tags. */
303c15294c1SRichard Henderson     if (mem) {
304c15294c1SRichard Henderson         rtag = load_tag1(ptr, mem);
305c15294c1SRichard Henderson     }
306c15294c1SRichard Henderson 
307c15294c1SRichard Henderson     return address_with_allocation_tag(xt, rtag);
308c15294c1SRichard Henderson }
309c15294c1SRichard Henderson 
310c15294c1SRichard Henderson static void check_tag_aligned(CPUARMState *env, uint64_t ptr, uintptr_t ra)
311c15294c1SRichard Henderson {
312c15294c1SRichard Henderson     if (unlikely(!QEMU_IS_ALIGNED(ptr, TAG_GRANULE))) {
313c15294c1SRichard Henderson         arm_cpu_do_unaligned_access(env_cpu(env), ptr, MMU_DATA_STORE,
314c15294c1SRichard Henderson                                     cpu_mmu_index(env, false), ra);
315c15294c1SRichard Henderson         g_assert_not_reached();
316c15294c1SRichard Henderson     }
317c15294c1SRichard Henderson }
318c15294c1SRichard Henderson 
319c15294c1SRichard Henderson /* For use in a non-parallel context, store to the given nibble.  */
320c15294c1SRichard Henderson static void store_tag1(uint64_t ptr, uint8_t *mem, int tag)
321c15294c1SRichard Henderson {
322c15294c1SRichard Henderson     int ofs = extract32(ptr, LOG2_TAG_GRANULE, 1) * 4;
323c15294c1SRichard Henderson     *mem = deposit32(*mem, ofs, 4, tag);
324c15294c1SRichard Henderson }
325c15294c1SRichard Henderson 
326c15294c1SRichard Henderson /* For use in a parallel context, atomically store to the given nibble.  */
327c15294c1SRichard Henderson static void store_tag1_parallel(uint64_t ptr, uint8_t *mem, int tag)
328c15294c1SRichard Henderson {
329c15294c1SRichard Henderson     int ofs = extract32(ptr, LOG2_TAG_GRANULE, 1) * 4;
330d73415a3SStefan Hajnoczi     uint8_t old = qatomic_read(mem);
331c15294c1SRichard Henderson 
332c15294c1SRichard Henderson     while (1) {
333c15294c1SRichard Henderson         uint8_t new = deposit32(old, ofs, 4, tag);
334d73415a3SStefan Hajnoczi         uint8_t cmp = qatomic_cmpxchg(mem, old, new);
335c15294c1SRichard Henderson         if (likely(cmp == old)) {
336c15294c1SRichard Henderson             return;
337c15294c1SRichard Henderson         }
338c15294c1SRichard Henderson         old = cmp;
339c15294c1SRichard Henderson     }
340c15294c1SRichard Henderson }
341c15294c1SRichard Henderson 
342c15294c1SRichard Henderson typedef void stg_store1(uint64_t, uint8_t *, int);
343c15294c1SRichard Henderson 
344c15294c1SRichard Henderson static inline void do_stg(CPUARMState *env, uint64_t ptr, uint64_t xt,
345c15294c1SRichard Henderson                           uintptr_t ra, stg_store1 store1)
346c15294c1SRichard Henderson {
347c15294c1SRichard Henderson     int mmu_idx = cpu_mmu_index(env, false);
348c15294c1SRichard Henderson     uint8_t *mem;
349c15294c1SRichard Henderson 
350c15294c1SRichard Henderson     check_tag_aligned(env, ptr, ra);
351c15294c1SRichard Henderson 
352c15294c1SRichard Henderson     /* Trap if accessing an invalid page.  */
353c15294c1SRichard Henderson     mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, TAG_GRANULE,
3540b5ad31dSPeter Maydell                              MMU_DATA_STORE, ra);
355c15294c1SRichard Henderson 
356c15294c1SRichard Henderson     /* Store if page supports tags. */
357c15294c1SRichard Henderson     if (mem) {
358c15294c1SRichard Henderson         store1(ptr, mem, allocation_tag_from_addr(xt));
359c15294c1SRichard Henderson     }
360c15294c1SRichard Henderson }
361c15294c1SRichard Henderson 
362c15294c1SRichard Henderson void HELPER(stg)(CPUARMState *env, uint64_t ptr, uint64_t xt)
363c15294c1SRichard Henderson {
364c15294c1SRichard Henderson     do_stg(env, ptr, xt, GETPC(), store_tag1);
365c15294c1SRichard Henderson }
366c15294c1SRichard Henderson 
367c15294c1SRichard Henderson void HELPER(stg_parallel)(CPUARMState *env, uint64_t ptr, uint64_t xt)
368c15294c1SRichard Henderson {
369c15294c1SRichard Henderson     do_stg(env, ptr, xt, GETPC(), store_tag1_parallel);
370c15294c1SRichard Henderson }
371c15294c1SRichard Henderson 
372c15294c1SRichard Henderson void HELPER(stg_stub)(CPUARMState *env, uint64_t ptr)
373c15294c1SRichard Henderson {
374c15294c1SRichard Henderson     int mmu_idx = cpu_mmu_index(env, false);
375c15294c1SRichard Henderson     uintptr_t ra = GETPC();
376c15294c1SRichard Henderson 
377c15294c1SRichard Henderson     check_tag_aligned(env, ptr, ra);
378c15294c1SRichard Henderson     probe_write(env, ptr, TAG_GRANULE, mmu_idx, ra);
379c15294c1SRichard Henderson }
380c15294c1SRichard Henderson 
381c15294c1SRichard Henderson static inline void do_st2g(CPUARMState *env, uint64_t ptr, uint64_t xt,
382c15294c1SRichard Henderson                            uintptr_t ra, stg_store1 store1)
383c15294c1SRichard Henderson {
384c15294c1SRichard Henderson     int mmu_idx = cpu_mmu_index(env, false);
385c15294c1SRichard Henderson     int tag = allocation_tag_from_addr(xt);
386c15294c1SRichard Henderson     uint8_t *mem1, *mem2;
387c15294c1SRichard Henderson 
388c15294c1SRichard Henderson     check_tag_aligned(env, ptr, ra);
389c15294c1SRichard Henderson 
390c15294c1SRichard Henderson     /*
391c15294c1SRichard Henderson      * Trap if accessing an invalid page(s).
392c15294c1SRichard Henderson      * This takes priority over !allocation_tag_access_enabled.
393c15294c1SRichard Henderson      */
394c15294c1SRichard Henderson     if (ptr & TAG_GRANULE) {
395c15294c1SRichard Henderson         /* Two stores unaligned mod TAG_GRANULE*2 -- modify two bytes. */
396c15294c1SRichard Henderson         mem1 = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE,
3970b5ad31dSPeter Maydell                                   TAG_GRANULE, MMU_DATA_STORE, ra);
398c15294c1SRichard Henderson         mem2 = allocation_tag_mem(env, mmu_idx, ptr + TAG_GRANULE,
399c15294c1SRichard Henderson                                   MMU_DATA_STORE, TAG_GRANULE,
4000b5ad31dSPeter Maydell                                   MMU_DATA_STORE, ra);
401c15294c1SRichard Henderson 
402c15294c1SRichard Henderson         /* Store if page(s) support tags. */
403c15294c1SRichard Henderson         if (mem1) {
404c15294c1SRichard Henderson             store1(TAG_GRANULE, mem1, tag);
405c15294c1SRichard Henderson         }
406c15294c1SRichard Henderson         if (mem2) {
407c15294c1SRichard Henderson             store1(0, mem2, tag);
408c15294c1SRichard Henderson         }
409c15294c1SRichard Henderson     } else {
410c15294c1SRichard Henderson         /* Two stores aligned mod TAG_GRANULE*2 -- modify one byte. */
411c15294c1SRichard Henderson         mem1 = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE,
4120b5ad31dSPeter Maydell                                   2 * TAG_GRANULE, MMU_DATA_STORE, ra);
413c15294c1SRichard Henderson         if (mem1) {
414c15294c1SRichard Henderson             tag |= tag << 4;
415d73415a3SStefan Hajnoczi             qatomic_set(mem1, tag);
416c15294c1SRichard Henderson         }
417c15294c1SRichard Henderson     }
418c15294c1SRichard Henderson }
419c15294c1SRichard Henderson 
420c15294c1SRichard Henderson void HELPER(st2g)(CPUARMState *env, uint64_t ptr, uint64_t xt)
421c15294c1SRichard Henderson {
422c15294c1SRichard Henderson     do_st2g(env, ptr, xt, GETPC(), store_tag1);
423c15294c1SRichard Henderson }
424c15294c1SRichard Henderson 
425c15294c1SRichard Henderson void HELPER(st2g_parallel)(CPUARMState *env, uint64_t ptr, uint64_t xt)
426c15294c1SRichard Henderson {
427c15294c1SRichard Henderson     do_st2g(env, ptr, xt, GETPC(), store_tag1_parallel);
428c15294c1SRichard Henderson }
429c15294c1SRichard Henderson 
430c15294c1SRichard Henderson void HELPER(st2g_stub)(CPUARMState *env, uint64_t ptr)
431c15294c1SRichard Henderson {
432c15294c1SRichard Henderson     int mmu_idx = cpu_mmu_index(env, false);
433c15294c1SRichard Henderson     uintptr_t ra = GETPC();
434c15294c1SRichard Henderson     int in_page = -(ptr | TARGET_PAGE_MASK);
435c15294c1SRichard Henderson 
436c15294c1SRichard Henderson     check_tag_aligned(env, ptr, ra);
437c15294c1SRichard Henderson 
438c15294c1SRichard Henderson     if (likely(in_page >= 2 * TAG_GRANULE)) {
439c15294c1SRichard Henderson         probe_write(env, ptr, 2 * TAG_GRANULE, mmu_idx, ra);
440c15294c1SRichard Henderson     } else {
441c15294c1SRichard Henderson         probe_write(env, ptr, TAG_GRANULE, mmu_idx, ra);
442c15294c1SRichard Henderson         probe_write(env, ptr + TAG_GRANULE, TAG_GRANULE, mmu_idx, ra);
443c15294c1SRichard Henderson     }
444c15294c1SRichard Henderson }
4455f716a82SRichard Henderson 
4465f716a82SRichard Henderson uint64_t HELPER(ldgm)(CPUARMState *env, uint64_t ptr)
4475f716a82SRichard Henderson {
4485f716a82SRichard Henderson     int mmu_idx = cpu_mmu_index(env, false);
4495f716a82SRichard Henderson     uintptr_t ra = GETPC();
450851ec6ebSRichard Henderson     int gm_bs = env_archcpu(env)->gm_blocksize;
451851ec6ebSRichard Henderson     int gm_bs_bytes = 4 << gm_bs;
4525f716a82SRichard Henderson     void *tag_mem;
4537134cb07SRichard Henderson     uint64_t ret;
4547134cb07SRichard Henderson     int shift;
4555f716a82SRichard Henderson 
456851ec6ebSRichard Henderson     ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes);
4575f716a82SRichard Henderson 
4585f716a82SRichard Henderson     /* Trap if accessing an invalid page.  */
4595f716a82SRichard Henderson     tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_LOAD,
4600b5ad31dSPeter Maydell                                  gm_bs_bytes, MMU_DATA_LOAD, ra);
4615f716a82SRichard Henderson 
4625f716a82SRichard Henderson     /* The tag is squashed to zero if the page does not support tags.  */
4635f716a82SRichard Henderson     if (!tag_mem) {
4645f716a82SRichard Henderson         return 0;
4655f716a82SRichard Henderson     }
4665f716a82SRichard Henderson 
4675f716a82SRichard Henderson     /*
468851ec6ebSRichard Henderson      * The ordering of elements within the word corresponds to
4697134cb07SRichard Henderson      * a little-endian operation.  Computation of shift comes from
4707134cb07SRichard Henderson      *
4717134cb07SRichard Henderson      *     index = address<LOG2_TAG_GRANULE+3:LOG2_TAG_GRANULE>
4727134cb07SRichard Henderson      *     data<index*4+3:index*4> = tag
4737134cb07SRichard Henderson      *
4747134cb07SRichard Henderson      * Because of the alignment of ptr above, BS=6 has shift=0.
4757134cb07SRichard Henderson      * All memory operations are aligned.  Defer support for BS=2,
4767134cb07SRichard Henderson      * requiring insertion or extraction of a nibble, until we
4777134cb07SRichard Henderson      * support a cpu that requires it.
4785f716a82SRichard Henderson      */
479851ec6ebSRichard Henderson     switch (gm_bs) {
4807134cb07SRichard Henderson     case 3:
4817134cb07SRichard Henderson         /* 32 bytes -> 2 tags -> 8 result bits */
4827134cb07SRichard Henderson         ret = *(uint8_t *)tag_mem;
4837134cb07SRichard Henderson         break;
4847134cb07SRichard Henderson     case 4:
4857134cb07SRichard Henderson         /* 64 bytes -> 4 tags -> 16 result bits */
4867134cb07SRichard Henderson         ret = cpu_to_le16(*(uint16_t *)tag_mem);
4877134cb07SRichard Henderson         break;
4887134cb07SRichard Henderson     case 5:
4897134cb07SRichard Henderson         /* 128 bytes -> 8 tags -> 32 result bits */
4907134cb07SRichard Henderson         ret = cpu_to_le32(*(uint32_t *)tag_mem);
4917134cb07SRichard Henderson         break;
492851ec6ebSRichard Henderson     case 6:
493851ec6ebSRichard Henderson         /* 256 bytes -> 16 tags -> 64 result bits */
4947134cb07SRichard Henderson         return cpu_to_le64(*(uint64_t *)tag_mem);
495851ec6ebSRichard Henderson     default:
4967134cb07SRichard Henderson         /*
4977134cb07SRichard Henderson          * CPU configured with unsupported/invalid gm blocksize.
4987134cb07SRichard Henderson          * This is detected early in arm_cpu_realizefn.
4997134cb07SRichard Henderson          */
500851ec6ebSRichard Henderson         g_assert_not_reached();
501851ec6ebSRichard Henderson     }
5027134cb07SRichard Henderson     shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4;
5037134cb07SRichard Henderson     return ret << shift;
5045f716a82SRichard Henderson }
5055f716a82SRichard Henderson 
5065f716a82SRichard Henderson void HELPER(stgm)(CPUARMState *env, uint64_t ptr, uint64_t val)
5075f716a82SRichard Henderson {
5085f716a82SRichard Henderson     int mmu_idx = cpu_mmu_index(env, false);
5095f716a82SRichard Henderson     uintptr_t ra = GETPC();
510851ec6ebSRichard Henderson     int gm_bs = env_archcpu(env)->gm_blocksize;
511851ec6ebSRichard Henderson     int gm_bs_bytes = 4 << gm_bs;
5125f716a82SRichard Henderson     void *tag_mem;
5137134cb07SRichard Henderson     int shift;
5145f716a82SRichard Henderson 
515851ec6ebSRichard Henderson     ptr = QEMU_ALIGN_DOWN(ptr, gm_bs_bytes);
5165f716a82SRichard Henderson 
5175f716a82SRichard Henderson     /* Trap if accessing an invalid page.  */
5185f716a82SRichard Henderson     tag_mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE,
5190b5ad31dSPeter Maydell                                  gm_bs_bytes, MMU_DATA_LOAD, ra);
5205f716a82SRichard Henderson 
5215f716a82SRichard Henderson     /*
5225f716a82SRichard Henderson      * Tag store only happens if the page support tags,
5235f716a82SRichard Henderson      * and if the OS has enabled access to the tags.
5245f716a82SRichard Henderson      */
5255f716a82SRichard Henderson     if (!tag_mem) {
5265f716a82SRichard Henderson         return;
5275f716a82SRichard Henderson     }
5285f716a82SRichard Henderson 
5297134cb07SRichard Henderson     /* See LDGM for comments on BS and on shift.  */
5307134cb07SRichard Henderson     shift = extract64(ptr, LOG2_TAG_GRANULE, 4) * 4;
5317134cb07SRichard Henderson     val >>= shift;
532851ec6ebSRichard Henderson     switch (gm_bs) {
5337134cb07SRichard Henderson     case 3:
5347134cb07SRichard Henderson         /* 32 bytes -> 2 tags -> 8 result bits */
5357134cb07SRichard Henderson         *(uint8_t *)tag_mem = val;
5367134cb07SRichard Henderson         break;
5377134cb07SRichard Henderson     case 4:
5387134cb07SRichard Henderson         /* 64 bytes -> 4 tags -> 16 result bits */
5397134cb07SRichard Henderson         *(uint16_t *)tag_mem = cpu_to_le16(val);
5407134cb07SRichard Henderson         break;
5417134cb07SRichard Henderson     case 5:
5427134cb07SRichard Henderson         /* 128 bytes -> 8 tags -> 32 result bits */
5437134cb07SRichard Henderson         *(uint32_t *)tag_mem = cpu_to_le32(val);
5447134cb07SRichard Henderson         break;
545851ec6ebSRichard Henderson     case 6:
5467134cb07SRichard Henderson         /* 256 bytes -> 16 tags -> 64 result bits */
5477134cb07SRichard Henderson         *(uint64_t *)tag_mem = cpu_to_le64(val);
548851ec6ebSRichard Henderson         break;
549851ec6ebSRichard Henderson     default:
550851ec6ebSRichard Henderson         /* cpu configured with unsupported gm blocksize. */
551851ec6ebSRichard Henderson         g_assert_not_reached();
552851ec6ebSRichard Henderson     }
5535f716a82SRichard Henderson }
5545f716a82SRichard Henderson 
5555f716a82SRichard Henderson void HELPER(stzgm_tags)(CPUARMState *env, uint64_t ptr, uint64_t val)
5565f716a82SRichard Henderson {
5575f716a82SRichard Henderson     uintptr_t ra = GETPC();
5585f716a82SRichard Henderson     int mmu_idx = cpu_mmu_index(env, false);
5595f716a82SRichard Henderson     int log2_dcz_bytes, log2_tag_bytes;
5605f716a82SRichard Henderson     intptr_t dcz_bytes, tag_bytes;
5615f716a82SRichard Henderson     uint8_t *mem;
5625f716a82SRichard Henderson 
5635f716a82SRichard Henderson     /*
5645f716a82SRichard Henderson      * In arm_cpu_realizefn, we assert that dcz > LOG2_TAG_GRANULE+1,
5655f716a82SRichard Henderson      * i.e. 32 bytes, which is an unreasonably small dcz anyway,
5665f716a82SRichard Henderson      * to make sure that we can access one complete tag byte here.
5675f716a82SRichard Henderson      */
5685f716a82SRichard Henderson     log2_dcz_bytes = env_archcpu(env)->dcz_blocksize + 2;
5695f716a82SRichard Henderson     log2_tag_bytes = log2_dcz_bytes - (LOG2_TAG_GRANULE + 1);
5705f716a82SRichard Henderson     dcz_bytes = (intptr_t)1 << log2_dcz_bytes;
5715f716a82SRichard Henderson     tag_bytes = (intptr_t)1 << log2_tag_bytes;
5725f716a82SRichard Henderson     ptr &= -dcz_bytes;
5735f716a82SRichard Henderson 
5745f716a82SRichard Henderson     mem = allocation_tag_mem(env, mmu_idx, ptr, MMU_DATA_STORE, dcz_bytes,
5750b5ad31dSPeter Maydell                              MMU_DATA_STORE, ra);
5765f716a82SRichard Henderson     if (mem) {
5775f716a82SRichard Henderson         int tag_pair = (val & 0xf) * 0x11;
5785f716a82SRichard Henderson         memset(mem, tag_pair, tag_bytes);
5795f716a82SRichard Henderson     }
5805f716a82SRichard Henderson }
5810a405be2SRichard Henderson 
58286f0d4c7SPeter Collingbourne static void mte_sync_check_fail(CPUARMState *env, uint32_t desc,
58386f0d4c7SPeter Collingbourne                                 uint64_t dirty_ptr, uintptr_t ra)
58486f0d4c7SPeter Collingbourne {
58586f0d4c7SPeter Collingbourne     int is_write, syn;
58686f0d4c7SPeter Collingbourne 
58786f0d4c7SPeter Collingbourne     env->exception.vaddress = dirty_ptr;
58886f0d4c7SPeter Collingbourne 
58986f0d4c7SPeter Collingbourne     is_write = FIELD_EX32(desc, MTEDESC, WRITE);
59086f0d4c7SPeter Collingbourne     syn = syn_data_abort_no_iss(arm_current_el(env) != 0, 0, 0, 0, 0, is_write,
59186f0d4c7SPeter Collingbourne                                 0x11);
59286f0d4c7SPeter Collingbourne     raise_exception_ra(env, EXCP_DATA_ABORT, syn, exception_target_el(env), ra);
59386f0d4c7SPeter Collingbourne     g_assert_not_reached();
59486f0d4c7SPeter Collingbourne }
59586f0d4c7SPeter Collingbourne 
59686f0d4c7SPeter Collingbourne static void mte_async_check_fail(CPUARMState *env, uint64_t dirty_ptr,
59786f0d4c7SPeter Collingbourne                                  uintptr_t ra, ARMMMUIdx arm_mmu_idx, int el)
59886f0d4c7SPeter Collingbourne {
59986f0d4c7SPeter Collingbourne     int select;
60086f0d4c7SPeter Collingbourne 
60186f0d4c7SPeter Collingbourne     if (regime_has_2_ranges(arm_mmu_idx)) {
60286f0d4c7SPeter Collingbourne         select = extract64(dirty_ptr, 55, 1);
60386f0d4c7SPeter Collingbourne     } else {
60486f0d4c7SPeter Collingbourne         select = 0;
60586f0d4c7SPeter Collingbourne     }
60686f0d4c7SPeter Collingbourne     env->cp15.tfsr_el[el] |= 1 << select;
60786f0d4c7SPeter Collingbourne #ifdef CONFIG_USER_ONLY
60886f0d4c7SPeter Collingbourne     /*
60986f0d4c7SPeter Collingbourne      * Stand in for a timer irq, setting _TIF_MTE_ASYNC_FAULT,
61086f0d4c7SPeter Collingbourne      * which then sends a SIGSEGV when the thread is next scheduled.
61186f0d4c7SPeter Collingbourne      * This cpu will return to the main loop at the end of the TB,
61286f0d4c7SPeter Collingbourne      * which is rather sooner than "normal".  But the alternative
61386f0d4c7SPeter Collingbourne      * is waiting until the next syscall.
61486f0d4c7SPeter Collingbourne      */
61586f0d4c7SPeter Collingbourne     qemu_cpu_kick(env_cpu(env));
61686f0d4c7SPeter Collingbourne #endif
61786f0d4c7SPeter Collingbourne }
61886f0d4c7SPeter Collingbourne 
6192e34ff45SRichard Henderson /* Record a tag check failure.  */
620dbf8c321SRichard Henderson static void mte_check_fail(CPUARMState *env, uint32_t desc,
6212e34ff45SRichard Henderson                            uint64_t dirty_ptr, uintptr_t ra)
6222e34ff45SRichard Henderson {
623dbf8c321SRichard Henderson     int mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX);
6242e34ff45SRichard Henderson     ARMMMUIdx arm_mmu_idx = core_to_aa64_mmu_idx(mmu_idx);
62586f0d4c7SPeter Collingbourne     int el, reg_el, tcf;
6262e34ff45SRichard Henderson     uint64_t sctlr;
6272e34ff45SRichard Henderson 
6282e34ff45SRichard Henderson     reg_el = regime_el(env, arm_mmu_idx);
6292e34ff45SRichard Henderson     sctlr = env->cp15.sctlr_el[reg_el];
6302e34ff45SRichard Henderson 
6312d928adfSPeter Collingbourne     switch (arm_mmu_idx) {
6322d928adfSPeter Collingbourne     case ARMMMUIdx_E10_0:
6332d928adfSPeter Collingbourne     case ARMMMUIdx_E20_0:
6342d928adfSPeter Collingbourne         el = 0;
6352e34ff45SRichard Henderson         tcf = extract64(sctlr, 38, 2);
6362d928adfSPeter Collingbourne         break;
6372d928adfSPeter Collingbourne     default:
6382d928adfSPeter Collingbourne         el = reg_el;
6392e34ff45SRichard Henderson         tcf = extract64(sctlr, 40, 2);
6402e34ff45SRichard Henderson     }
6412e34ff45SRichard Henderson 
6422e34ff45SRichard Henderson     switch (tcf) {
6432e34ff45SRichard Henderson     case 1:
6445bf100c3SJamie Iles         /* Tag check fail causes a synchronous exception. */
64586f0d4c7SPeter Collingbourne         mte_sync_check_fail(env, desc, dirty_ptr, ra);
64686f0d4c7SPeter Collingbourne         break;
6472e34ff45SRichard Henderson 
6482e34ff45SRichard Henderson     case 0:
6492e34ff45SRichard Henderson         /*
6502e34ff45SRichard Henderson          * Tag check fail does not affect the PE.
6512e34ff45SRichard Henderson          * We eliminate this case by not setting MTE_ACTIVE
6522e34ff45SRichard Henderson          * in tb_flags, so that we never make this runtime call.
6532e34ff45SRichard Henderson          */
6542e34ff45SRichard Henderson         g_assert_not_reached();
6552e34ff45SRichard Henderson 
6562e34ff45SRichard Henderson     case 2:
6572e34ff45SRichard Henderson         /* Tag check fail causes asynchronous flag set.  */
65886f0d4c7SPeter Collingbourne         mte_async_check_fail(env, dirty_ptr, ra, arm_mmu_idx, el);
6592e34ff45SRichard Henderson         break;
6602e34ff45SRichard Henderson 
66186f0d4c7SPeter Collingbourne     case 3:
66286f0d4c7SPeter Collingbourne         /*
66386f0d4c7SPeter Collingbourne          * Tag check fail causes asynchronous flag set for stores, or
66486f0d4c7SPeter Collingbourne          * a synchronous exception for loads.
66586f0d4c7SPeter Collingbourne          */
66686f0d4c7SPeter Collingbourne         if (FIELD_EX32(desc, MTEDESC, WRITE)) {
66786f0d4c7SPeter Collingbourne             mte_async_check_fail(env, dirty_ptr, ra, arm_mmu_idx, el);
66886f0d4c7SPeter Collingbourne         } else {
66986f0d4c7SPeter Collingbourne             mte_sync_check_fail(env, desc, dirty_ptr, ra);
67086f0d4c7SPeter Collingbourne         }
6712e34ff45SRichard Henderson         break;
6722e34ff45SRichard Henderson     }
6732e34ff45SRichard Henderson }
6742e34ff45SRichard Henderson 
6755add8248SRichard Henderson /**
6765add8248SRichard Henderson  * checkN:
6775add8248SRichard Henderson  * @tag: tag memory to test
6785add8248SRichard Henderson  * @odd: true to begin testing at tags at odd nibble
6795add8248SRichard Henderson  * @cmp: the tag to compare against
6805add8248SRichard Henderson  * @count: number of tags to test
6815add8248SRichard Henderson  *
6825add8248SRichard Henderson  * Return the number of successful tests.
6835add8248SRichard Henderson  * Thus a return value < @count indicates a failure.
6845add8248SRichard Henderson  *
6855add8248SRichard Henderson  * A note about sizes: count is expected to be small.
6865add8248SRichard Henderson  *
6875add8248SRichard Henderson  * The most common use will be LDP/STP of two integer registers,
6885add8248SRichard Henderson  * which means 16 bytes of memory touching at most 2 tags, but
6895add8248SRichard Henderson  * often the access is aligned and thus just 1 tag.
6905add8248SRichard Henderson  *
6915add8248SRichard Henderson  * Using AdvSIMD LD/ST (multiple), one can access 64 bytes of memory,
6925add8248SRichard Henderson  * touching at most 5 tags.  SVE LDR/STR (vector) with the default
6935add8248SRichard Henderson  * vector length is also 64 bytes; the maximum architectural length
6945add8248SRichard Henderson  * is 256 bytes touching at most 9 tags.
6955add8248SRichard Henderson  *
6965add8248SRichard Henderson  * The loop below uses 7 logical operations and 1 memory operation
6975add8248SRichard Henderson  * per tag pair.  An implementation that loads an aligned word and
6985add8248SRichard Henderson  * uses masking to ignore adjacent tags requires 18 logical operations
6995add8248SRichard Henderson  * and thus does not begin to pay off until 6 tags.
7005add8248SRichard Henderson  * Which, according to the survey above, is unlikely to be common.
7015add8248SRichard Henderson  */
7025add8248SRichard Henderson static int checkN(uint8_t *mem, int odd, int cmp, int count)
7035add8248SRichard Henderson {
7045add8248SRichard Henderson     int n = 0, diff;
7055add8248SRichard Henderson 
7065add8248SRichard Henderson     /* Replicate the test tag and compare.  */
7075add8248SRichard Henderson     cmp *= 0x11;
7085add8248SRichard Henderson     diff = *mem++ ^ cmp;
7095add8248SRichard Henderson 
7105add8248SRichard Henderson     if (odd) {
7115add8248SRichard Henderson         goto start_odd;
7125add8248SRichard Henderson     }
7135add8248SRichard Henderson 
7145add8248SRichard Henderson     while (1) {
7155add8248SRichard Henderson         /* Test even tag. */
7165add8248SRichard Henderson         if (unlikely((diff) & 0x0f)) {
7175add8248SRichard Henderson             break;
7185add8248SRichard Henderson         }
7195add8248SRichard Henderson         if (++n == count) {
7205add8248SRichard Henderson             break;
7215add8248SRichard Henderson         }
7225add8248SRichard Henderson 
7235add8248SRichard Henderson     start_odd:
7245add8248SRichard Henderson         /* Test odd tag. */
7255add8248SRichard Henderson         if (unlikely((diff) & 0xf0)) {
7265add8248SRichard Henderson             break;
7275add8248SRichard Henderson         }
7285add8248SRichard Henderson         if (++n == count) {
7295add8248SRichard Henderson             break;
7305add8248SRichard Henderson         }
7315add8248SRichard Henderson 
7325add8248SRichard Henderson         diff = *mem++ ^ cmp;
7335add8248SRichard Henderson     }
7345add8248SRichard Henderson     return n;
7355add8248SRichard Henderson }
7365add8248SRichard Henderson 
737f8c8a860SRichard Henderson /**
738f8c8a860SRichard Henderson  * mte_probe_int() - helper for mte_probe and mte_check
739f8c8a860SRichard Henderson  * @env: CPU environment
740f8c8a860SRichard Henderson  * @desc: MTEDESC descriptor
741f8c8a860SRichard Henderson  * @ptr: virtual address of the base of the access
742f8c8a860SRichard Henderson  * @fault: return virtual address of the first check failure
743f8c8a860SRichard Henderson  *
744f8c8a860SRichard Henderson  * Internal routine for both mte_probe and mte_check.
745f8c8a860SRichard Henderson  * Return zero on failure, filling in *fault.
746f8c8a860SRichard Henderson  * Return negative on trivial success for tbi disabled.
747f8c8a860SRichard Henderson  * Return positive on success with tbi enabled.
748f8c8a860SRichard Henderson  */
749f8c8a860SRichard Henderson static int mte_probe_int(CPUARMState *env, uint32_t desc, uint64_t ptr,
75028f32503SRichard Henderson                          uintptr_t ra, uint64_t *fault)
7515add8248SRichard Henderson {
7525add8248SRichard Henderson     int mmu_idx, ptr_tag, bit55;
75398f96050SRichard Henderson     uint64_t ptr_last, prev_page, next_page;
75498f96050SRichard Henderson     uint64_t tag_first, tag_last;
7550b5ad31dSPeter Maydell     uint32_t sizem1, tag_count, n, c;
7565add8248SRichard Henderson     uint8_t *mem1, *mem2;
7575add8248SRichard Henderson     MMUAccessType type;
7585add8248SRichard Henderson 
7595add8248SRichard Henderson     bit55 = extract64(ptr, 55, 1);
760f8c8a860SRichard Henderson     *fault = ptr;
7615add8248SRichard Henderson 
7625add8248SRichard Henderson     /* If TBI is disabled, the access is unchecked, and ptr is not dirty. */
7635add8248SRichard Henderson     if (unlikely(!tbi_check(desc, bit55))) {
764f8c8a860SRichard Henderson         return -1;
7655add8248SRichard Henderson     }
7665add8248SRichard Henderson 
7675add8248SRichard Henderson     ptr_tag = allocation_tag_from_addr(ptr);
7685add8248SRichard Henderson 
7695add8248SRichard Henderson     if (tcma_check(desc, bit55, ptr_tag)) {
770f8c8a860SRichard Henderson         return 1;
7715add8248SRichard Henderson     }
7725add8248SRichard Henderson 
7735add8248SRichard Henderson     mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX);
7745add8248SRichard Henderson     type = FIELD_EX32(desc, MTEDESC, WRITE) ? MMU_DATA_STORE : MMU_DATA_LOAD;
77528f32503SRichard Henderson     sizem1 = FIELD_EX32(desc, MTEDESC, SIZEM1);
7765add8248SRichard Henderson 
77798f96050SRichard Henderson     /* Find the addr of the end of the access */
77828f32503SRichard Henderson     ptr_last = ptr + sizem1;
7795add8248SRichard Henderson 
7805add8248SRichard Henderson     /* Round the bounds to the tag granule, and compute the number of tags. */
7815add8248SRichard Henderson     tag_first = QEMU_ALIGN_DOWN(ptr, TAG_GRANULE);
78298f96050SRichard Henderson     tag_last = QEMU_ALIGN_DOWN(ptr_last, TAG_GRANULE);
78398f96050SRichard Henderson     tag_count = ((tag_last - tag_first) / TAG_GRANULE) + 1;
7845add8248SRichard Henderson 
7855add8248SRichard Henderson     /* Locate the page boundaries. */
7865add8248SRichard Henderson     prev_page = ptr & TARGET_PAGE_MASK;
7875add8248SRichard Henderson     next_page = prev_page + TARGET_PAGE_SIZE;
7885add8248SRichard Henderson 
789d3327a38SRichard Henderson     if (likely(tag_last - prev_page < TARGET_PAGE_SIZE)) {
7905add8248SRichard Henderson         /* Memory access stays on one page. */
79128f32503SRichard Henderson         mem1 = allocation_tag_mem(env, mmu_idx, ptr, type, sizem1 + 1,
7920b5ad31dSPeter Maydell                                   MMU_DATA_LOAD, ra);
7935add8248SRichard Henderson         if (!mem1) {
794f8c8a860SRichard Henderson             return 1;
7955add8248SRichard Henderson         }
7965add8248SRichard Henderson         /* Perform all of the comparisons. */
7975add8248SRichard Henderson         n = checkN(mem1, ptr & TAG_GRANULE, ptr_tag, tag_count);
7985add8248SRichard Henderson     } else {
7995add8248SRichard Henderson         /* Memory access crosses to next page. */
8005add8248SRichard Henderson         mem1 = allocation_tag_mem(env, mmu_idx, ptr, type, next_page - ptr,
8010b5ad31dSPeter Maydell                                   MMU_DATA_LOAD, ra);
8025add8248SRichard Henderson 
8035add8248SRichard Henderson         mem2 = allocation_tag_mem(env, mmu_idx, next_page, type,
80498f96050SRichard Henderson                                   ptr_last - next_page + 1,
8050b5ad31dSPeter Maydell                                   MMU_DATA_LOAD, ra);
8065add8248SRichard Henderson 
8075add8248SRichard Henderson         /*
8085add8248SRichard Henderson          * Perform all of the comparisons.
8095add8248SRichard Henderson          * Note the possible but unlikely case of the operation spanning
8105add8248SRichard Henderson          * two pages that do not both have tagging enabled.
8115add8248SRichard Henderson          */
8125add8248SRichard Henderson         n = c = (next_page - tag_first) / TAG_GRANULE;
8135add8248SRichard Henderson         if (mem1) {
8145add8248SRichard Henderson             n = checkN(mem1, ptr & TAG_GRANULE, ptr_tag, c);
8155add8248SRichard Henderson         }
8165add8248SRichard Henderson         if (n == c) {
8175add8248SRichard Henderson             if (!mem2) {
818f8c8a860SRichard Henderson                 return 1;
8195add8248SRichard Henderson             }
8205add8248SRichard Henderson             n += checkN(mem2, 0, ptr_tag, tag_count - c);
8215add8248SRichard Henderson         }
8225add8248SRichard Henderson     }
8235add8248SRichard Henderson 
824f8c8a860SRichard Henderson     if (likely(n == tag_count)) {
825f8c8a860SRichard Henderson         return 1;
826f8c8a860SRichard Henderson     }
827f8c8a860SRichard Henderson 
8285add8248SRichard Henderson     /*
82998f96050SRichard Henderson      * If we failed, we know which granule.  For the first granule, the
83098f96050SRichard Henderson      * failure address is @ptr, the first byte accessed.  Otherwise the
83198f96050SRichard Henderson      * failure address is the first byte of the nth granule.
8325add8248SRichard Henderson      */
833f8c8a860SRichard Henderson     if (n > 0) {
834f8c8a860SRichard Henderson         *fault = tag_first + n * TAG_GRANULE;
835f8c8a860SRichard Henderson     }
836f8c8a860SRichard Henderson     return 0;
8375add8248SRichard Henderson }
8385add8248SRichard Henderson 
839bd47b61cSRichard Henderson uint64_t mte_check(CPUARMState *env, uint32_t desc, uint64_t ptr, uintptr_t ra)
840f8c8a860SRichard Henderson {
841f8c8a860SRichard Henderson     uint64_t fault;
84228f32503SRichard Henderson     int ret = mte_probe_int(env, desc, ptr, ra, &fault);
843f8c8a860SRichard Henderson 
844f8c8a860SRichard Henderson     if (unlikely(ret == 0)) {
845f8c8a860SRichard Henderson         mte_check_fail(env, desc, fault, ra);
846f8c8a860SRichard Henderson     } else if (ret < 0) {
847f8c8a860SRichard Henderson         return ptr;
848f8c8a860SRichard Henderson     }
8495add8248SRichard Henderson     return useronly_clean_ptr(ptr);
8505add8248SRichard Henderson }
8515add8248SRichard Henderson 
852bd47b61cSRichard Henderson uint64_t HELPER(mte_check)(CPUARMState *env, uint32_t desc, uint64_t ptr)
85373ceeb00SRichard Henderson {
854523da6b9SRichard Henderson     /*
855523da6b9SRichard Henderson      * R_XCHFJ: Alignment check not caused by memory type is priority 1,
856523da6b9SRichard Henderson      * higher than any translation fault.  When MTE is disabled, tcg
857523da6b9SRichard Henderson      * performs the alignment check during the code generated for the
858523da6b9SRichard Henderson      * memory access.  With MTE enabled, we must check this here before
859523da6b9SRichard Henderson      * raising any translation fault in allocation_tag_mem.
860523da6b9SRichard Henderson      */
861523da6b9SRichard Henderson     unsigned align = FIELD_EX32(desc, MTEDESC, ALIGN);
862523da6b9SRichard Henderson     if (unlikely(align)) {
863523da6b9SRichard Henderson         align = (1u << align) - 1;
864523da6b9SRichard Henderson         if (unlikely(ptr & align)) {
865523da6b9SRichard Henderson             int idx = FIELD_EX32(desc, MTEDESC, MIDX);
866523da6b9SRichard Henderson             bool w = FIELD_EX32(desc, MTEDESC, WRITE);
867523da6b9SRichard Henderson             MMUAccessType type = w ? MMU_DATA_STORE : MMU_DATA_LOAD;
868523da6b9SRichard Henderson             arm_cpu_do_unaligned_access(env_cpu(env), ptr, type, idx, GETPC());
869523da6b9SRichard Henderson         }
870523da6b9SRichard Henderson     }
871523da6b9SRichard Henderson 
872bd47b61cSRichard Henderson     return mte_check(env, desc, ptr, GETPC());
8734a09a213SRichard Henderson }
8744a09a213SRichard Henderson 
8754a09a213SRichard Henderson /*
876d304d280SRichard Henderson  * No-fault version of mte_check, to be used by SVE for MemSingleNF.
8774a09a213SRichard Henderson  * Returns false if the access is Checked and the check failed.  This
8784a09a213SRichard Henderson  * is only intended to probe the tag -- the validity of the page must
8794a09a213SRichard Henderson  * be checked beforehand.
8804a09a213SRichard Henderson  */
881d304d280SRichard Henderson bool mte_probe(CPUARMState *env, uint32_t desc, uint64_t ptr)
8824a09a213SRichard Henderson {
8834a09a213SRichard Henderson     uint64_t fault;
88428f32503SRichard Henderson     int ret = mte_probe_int(env, desc, ptr, 0, &fault);
8854a09a213SRichard Henderson 
8864a09a213SRichard Henderson     return ret != 0;
8874a09a213SRichard Henderson }
8884a09a213SRichard Henderson 
88946dc1bc0SRichard Henderson /*
89046dc1bc0SRichard Henderson  * Perform an MTE checked access for DC_ZVA.
89146dc1bc0SRichard Henderson  */
89246dc1bc0SRichard Henderson uint64_t HELPER(mte_check_zva)(CPUARMState *env, uint32_t desc, uint64_t ptr)
89346dc1bc0SRichard Henderson {
89446dc1bc0SRichard Henderson     uintptr_t ra = GETPC();
89546dc1bc0SRichard Henderson     int log2_dcz_bytes, log2_tag_bytes;
89646dc1bc0SRichard Henderson     int mmu_idx, bit55;
89746dc1bc0SRichard Henderson     intptr_t dcz_bytes, tag_bytes, i;
89846dc1bc0SRichard Henderson     void *mem;
89946dc1bc0SRichard Henderson     uint64_t ptr_tag, mem_tag, align_ptr;
90046dc1bc0SRichard Henderson 
90146dc1bc0SRichard Henderson     bit55 = extract64(ptr, 55, 1);
90246dc1bc0SRichard Henderson 
90346dc1bc0SRichard Henderson     /* If TBI is disabled, the access is unchecked, and ptr is not dirty. */
90446dc1bc0SRichard Henderson     if (unlikely(!tbi_check(desc, bit55))) {
90546dc1bc0SRichard Henderson         return ptr;
90646dc1bc0SRichard Henderson     }
90746dc1bc0SRichard Henderson 
90846dc1bc0SRichard Henderson     ptr_tag = allocation_tag_from_addr(ptr);
90946dc1bc0SRichard Henderson 
91046dc1bc0SRichard Henderson     if (tcma_check(desc, bit55, ptr_tag)) {
91146dc1bc0SRichard Henderson         goto done;
91246dc1bc0SRichard Henderson     }
91346dc1bc0SRichard Henderson 
91446dc1bc0SRichard Henderson     /*
91546dc1bc0SRichard Henderson      * In arm_cpu_realizefn, we asserted that dcz > LOG2_TAG_GRANULE+1,
91646dc1bc0SRichard Henderson      * i.e. 32 bytes, which is an unreasonably small dcz anyway, to make
91746dc1bc0SRichard Henderson      * sure that we can access one complete tag byte here.
91846dc1bc0SRichard Henderson      */
91946dc1bc0SRichard Henderson     log2_dcz_bytes = env_archcpu(env)->dcz_blocksize + 2;
92046dc1bc0SRichard Henderson     log2_tag_bytes = log2_dcz_bytes - (LOG2_TAG_GRANULE + 1);
92146dc1bc0SRichard Henderson     dcz_bytes = (intptr_t)1 << log2_dcz_bytes;
92246dc1bc0SRichard Henderson     tag_bytes = (intptr_t)1 << log2_tag_bytes;
92346dc1bc0SRichard Henderson     align_ptr = ptr & -dcz_bytes;
92446dc1bc0SRichard Henderson 
92546dc1bc0SRichard Henderson     /*
92646dc1bc0SRichard Henderson      * Trap if accessing an invalid page.  DC_ZVA requires that we supply
92746dc1bc0SRichard Henderson      * the original pointer for an invalid page.  But watchpoints require
92846dc1bc0SRichard Henderson      * that we probe the actual space.  So do both.
92946dc1bc0SRichard Henderson      */
93046dc1bc0SRichard Henderson     mmu_idx = FIELD_EX32(desc, MTEDESC, MIDX);
93146dc1bc0SRichard Henderson     (void) probe_write(env, ptr, 1, mmu_idx, ra);
93246dc1bc0SRichard Henderson     mem = allocation_tag_mem(env, mmu_idx, align_ptr, MMU_DATA_STORE,
9330b5ad31dSPeter Maydell                              dcz_bytes, MMU_DATA_LOAD, ra);
93446dc1bc0SRichard Henderson     if (!mem) {
93546dc1bc0SRichard Henderson         goto done;
93646dc1bc0SRichard Henderson     }
93746dc1bc0SRichard Henderson 
93846dc1bc0SRichard Henderson     /*
93946dc1bc0SRichard Henderson      * Unlike the reasoning for checkN, DC_ZVA is always aligned, and thus
94046dc1bc0SRichard Henderson      * it is quite easy to perform all of the comparisons at once without
94146dc1bc0SRichard Henderson      * any extra masking.
94246dc1bc0SRichard Henderson      *
94346dc1bc0SRichard Henderson      * The most common zva block size is 64; some of the thunderx cpus use
94446dc1bc0SRichard Henderson      * a block size of 128.  For user-only, aarch64_max_initfn will set the
94546dc1bc0SRichard Henderson      * block size to 512.  Fill out the other cases for future-proofing.
94646dc1bc0SRichard Henderson      *
94746dc1bc0SRichard Henderson      * In order to be able to find the first miscompare later, we want the
94846dc1bc0SRichard Henderson      * tag bytes to be in little-endian order.
94946dc1bc0SRichard Henderson      */
95046dc1bc0SRichard Henderson     switch (log2_tag_bytes) {
95146dc1bc0SRichard Henderson     case 0: /* zva_blocksize 32 */
95246dc1bc0SRichard Henderson         mem_tag = *(uint8_t *)mem;
95346dc1bc0SRichard Henderson         ptr_tag *= 0x11u;
95446dc1bc0SRichard Henderson         break;
95546dc1bc0SRichard Henderson     case 1: /* zva_blocksize 64 */
95646dc1bc0SRichard Henderson         mem_tag = cpu_to_le16(*(uint16_t *)mem);
95746dc1bc0SRichard Henderson         ptr_tag *= 0x1111u;
95846dc1bc0SRichard Henderson         break;
95946dc1bc0SRichard Henderson     case 2: /* zva_blocksize 128 */
96046dc1bc0SRichard Henderson         mem_tag = cpu_to_le32(*(uint32_t *)mem);
96146dc1bc0SRichard Henderson         ptr_tag *= 0x11111111u;
96246dc1bc0SRichard Henderson         break;
96346dc1bc0SRichard Henderson     case 3: /* zva_blocksize 256 */
96446dc1bc0SRichard Henderson         mem_tag = cpu_to_le64(*(uint64_t *)mem);
96546dc1bc0SRichard Henderson         ptr_tag *= 0x1111111111111111ull;
96646dc1bc0SRichard Henderson         break;
96746dc1bc0SRichard Henderson 
96846dc1bc0SRichard Henderson     default: /* zva_blocksize 512, 1024, 2048 */
96946dc1bc0SRichard Henderson         ptr_tag *= 0x1111111111111111ull;
97046dc1bc0SRichard Henderson         i = 0;
97146dc1bc0SRichard Henderson         do {
97246dc1bc0SRichard Henderson             mem_tag = cpu_to_le64(*(uint64_t *)(mem + i));
97346dc1bc0SRichard Henderson             if (unlikely(mem_tag != ptr_tag)) {
97446dc1bc0SRichard Henderson                 goto fail;
97546dc1bc0SRichard Henderson             }
97646dc1bc0SRichard Henderson             i += 8;
97746dc1bc0SRichard Henderson             align_ptr += 16 * TAG_GRANULE;
97846dc1bc0SRichard Henderson         } while (i < tag_bytes);
97946dc1bc0SRichard Henderson         goto done;
98046dc1bc0SRichard Henderson     }
98146dc1bc0SRichard Henderson 
98246dc1bc0SRichard Henderson     if (likely(mem_tag == ptr_tag)) {
98346dc1bc0SRichard Henderson         goto done;
98446dc1bc0SRichard Henderson     }
98546dc1bc0SRichard Henderson 
98646dc1bc0SRichard Henderson  fail:
98746dc1bc0SRichard Henderson     /* Locate the first nibble that differs. */
98846dc1bc0SRichard Henderson     i = ctz64(mem_tag ^ ptr_tag) >> 4;
989dbf8c321SRichard Henderson     mte_check_fail(env, desc, align_ptr + i * TAG_GRANULE, ra);
99046dc1bc0SRichard Henderson 
99146dc1bc0SRichard Henderson  done:
99246dc1bc0SRichard Henderson     return useronly_clean_ptr(ptr);
99346dc1bc0SRichard Henderson }
994