xref: /qemu/target/arm/tcg/hflags.c (revision 83f624d9bae9f75b7004484e5c8adcb64ac2c6b3)
1671efad1SFabiano Rosas /*
2671efad1SFabiano Rosas  * ARM hflags
3671efad1SFabiano Rosas  *
4671efad1SFabiano Rosas  * This code is licensed under the GNU GPL v2 or later.
5671efad1SFabiano Rosas  *
6671efad1SFabiano Rosas  * SPDX-License-Identifier: GPL-2.0-or-later
7671efad1SFabiano Rosas  */
8671efad1SFabiano Rosas #include "qemu/osdep.h"
9671efad1SFabiano Rosas #include "cpu.h"
10671efad1SFabiano Rosas #include "internals.h"
11671efad1SFabiano Rosas #include "exec/helper-proto.h"
12671efad1SFabiano Rosas #include "cpregs.h"
13671efad1SFabiano Rosas 
14671efad1SFabiano Rosas static inline bool fgt_svc(CPUARMState *env, int el)
15671efad1SFabiano Rosas {
16671efad1SFabiano Rosas     /*
17671efad1SFabiano Rosas      * Assuming fine-grained-traps are active, return true if we
18671efad1SFabiano Rosas      * should be trapping on SVC instructions. Only AArch64 can
19671efad1SFabiano Rosas      * trap on an SVC at EL1, but we don't need to special-case this
20671efad1SFabiano Rosas      * because if this is AArch32 EL1 then arm_fgt_active() is false.
21671efad1SFabiano Rosas      * We also know el is 0 or 1.
22671efad1SFabiano Rosas      */
23671efad1SFabiano Rosas     return el == 0 ?
24671efad1SFabiano Rosas         FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL0) :
25671efad1SFabiano Rosas         FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, SVC_EL1);
26671efad1SFabiano Rosas }
27671efad1SFabiano Rosas 
28671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_common(CPUARMState *env, int fp_el,
29671efad1SFabiano Rosas                                            ARMMMUIdx mmu_idx,
30671efad1SFabiano Rosas                                            CPUARMTBFlags flags)
31671efad1SFabiano Rosas {
32671efad1SFabiano Rosas     DP_TBFLAG_ANY(flags, FPEXC_EL, fp_el);
33671efad1SFabiano Rosas     DP_TBFLAG_ANY(flags, MMUIDX, arm_to_core_mmu_idx(mmu_idx));
34671efad1SFabiano Rosas 
35671efad1SFabiano Rosas     if (arm_singlestep_active(env)) {
36671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, SS_ACTIVE, 1);
37671efad1SFabiano Rosas     }
38671efad1SFabiano Rosas 
39671efad1SFabiano Rosas     return flags;
40671efad1SFabiano Rosas }
41671efad1SFabiano Rosas 
42671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_common_32(CPUARMState *env, int fp_el,
43671efad1SFabiano Rosas                                               ARMMMUIdx mmu_idx,
44671efad1SFabiano Rosas                                               CPUARMTBFlags flags)
45671efad1SFabiano Rosas {
46671efad1SFabiano Rosas     bool sctlr_b = arm_sctlr_b(env);
47671efad1SFabiano Rosas 
48671efad1SFabiano Rosas     if (sctlr_b) {
49671efad1SFabiano Rosas         DP_TBFLAG_A32(flags, SCTLR__B, 1);
50671efad1SFabiano Rosas     }
51671efad1SFabiano Rosas     if (arm_cpu_data_is_big_endian_a32(env, sctlr_b)) {
52671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, BE_DATA, 1);
53671efad1SFabiano Rosas     }
54671efad1SFabiano Rosas     DP_TBFLAG_A32(flags, NS, !access_secure_reg(env));
55671efad1SFabiano Rosas 
56671efad1SFabiano Rosas     return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
57671efad1SFabiano Rosas }
58671efad1SFabiano Rosas 
59671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_m32(CPUARMState *env, int fp_el,
60671efad1SFabiano Rosas                                         ARMMMUIdx mmu_idx)
61671efad1SFabiano Rosas {
62671efad1SFabiano Rosas     CPUARMTBFlags flags = {};
63671efad1SFabiano Rosas     uint32_t ccr = env->v7m.ccr[env->v7m.secure];
64671efad1SFabiano Rosas 
65671efad1SFabiano Rosas     /* Without HaveMainExt, CCR.UNALIGN_TRP is RES1. */
66671efad1SFabiano Rosas     if (ccr & R_V7M_CCR_UNALIGN_TRP_MASK) {
67671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, ALIGN_MEM, 1);
68671efad1SFabiano Rosas     }
69671efad1SFabiano Rosas 
70671efad1SFabiano Rosas     if (arm_v7m_is_handler_mode(env)) {
71671efad1SFabiano Rosas         DP_TBFLAG_M32(flags, HANDLER, 1);
72671efad1SFabiano Rosas     }
73671efad1SFabiano Rosas 
74671efad1SFabiano Rosas     /*
75671efad1SFabiano Rosas      * v8M always applies stack limit checks unless CCR.STKOFHFNMIGN
76671efad1SFabiano Rosas      * is suppressing them because the requested execution priority
77671efad1SFabiano Rosas      * is less than 0.
78671efad1SFabiano Rosas      */
79671efad1SFabiano Rosas     if (arm_feature(env, ARM_FEATURE_V8) &&
80671efad1SFabiano Rosas         !((mmu_idx & ARM_MMU_IDX_M_NEGPRI) &&
81671efad1SFabiano Rosas           (ccr & R_V7M_CCR_STKOFHFNMIGN_MASK))) {
82671efad1SFabiano Rosas         DP_TBFLAG_M32(flags, STACKCHECK, 1);
83671efad1SFabiano Rosas     }
84671efad1SFabiano Rosas 
85671efad1SFabiano Rosas     if (arm_feature(env, ARM_FEATURE_M_SECURITY) && env->v7m.secure) {
86671efad1SFabiano Rosas         DP_TBFLAG_M32(flags, SECURE, 1);
87671efad1SFabiano Rosas     }
88671efad1SFabiano Rosas 
89671efad1SFabiano Rosas     return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
90671efad1SFabiano Rosas }
91671efad1SFabiano Rosas 
92671efad1SFabiano Rosas /* This corresponds to the ARM pseudocode function IsFullA64Enabled(). */
93671efad1SFabiano Rosas static bool sme_fa64(CPUARMState *env, int el)
94671efad1SFabiano Rosas {
95671efad1SFabiano Rosas     if (!cpu_isar_feature(aa64_sme_fa64, env_archcpu(env))) {
96671efad1SFabiano Rosas         return false;
97671efad1SFabiano Rosas     }
98671efad1SFabiano Rosas 
99671efad1SFabiano Rosas     if (el <= 1 && !el_is_in_host(env, el)) {
100671efad1SFabiano Rosas         if (!FIELD_EX64(env->vfp.smcr_el[1], SMCR, FA64)) {
101671efad1SFabiano Rosas             return false;
102671efad1SFabiano Rosas         }
103671efad1SFabiano Rosas     }
104671efad1SFabiano Rosas     if (el <= 2 && arm_is_el2_enabled(env)) {
105671efad1SFabiano Rosas         if (!FIELD_EX64(env->vfp.smcr_el[2], SMCR, FA64)) {
106671efad1SFabiano Rosas             return false;
107671efad1SFabiano Rosas         }
108671efad1SFabiano Rosas     }
109671efad1SFabiano Rosas     if (arm_feature(env, ARM_FEATURE_EL3)) {
110671efad1SFabiano Rosas         if (!FIELD_EX64(env->vfp.smcr_el[3], SMCR, FA64)) {
111671efad1SFabiano Rosas             return false;
112671efad1SFabiano Rosas         }
113671efad1SFabiano Rosas     }
114671efad1SFabiano Rosas 
115671efad1SFabiano Rosas     return true;
116671efad1SFabiano Rosas }
117671efad1SFabiano Rosas 
118671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_a32(CPUARMState *env, int fp_el,
119671efad1SFabiano Rosas                                         ARMMMUIdx mmu_idx)
120671efad1SFabiano Rosas {
121671efad1SFabiano Rosas     CPUARMTBFlags flags = {};
122671efad1SFabiano Rosas     int el = arm_current_el(env);
123671efad1SFabiano Rosas 
124671efad1SFabiano Rosas     if (arm_sctlr(env, el) & SCTLR_A) {
125671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, ALIGN_MEM, 1);
126671efad1SFabiano Rosas     }
127671efad1SFabiano Rosas 
128671efad1SFabiano Rosas     if (arm_el_is_aa64(env, 1)) {
129671efad1SFabiano Rosas         DP_TBFLAG_A32(flags, VFPEN, 1);
130671efad1SFabiano Rosas     }
131671efad1SFabiano Rosas 
132671efad1SFabiano Rosas     if (el < 2 && env->cp15.hstr_el2 && arm_is_el2_enabled(env) &&
133671efad1SFabiano Rosas         (arm_hcr_el2_eff(env) & (HCR_E2H | HCR_TGE)) != (HCR_E2H | HCR_TGE)) {
134671efad1SFabiano Rosas         DP_TBFLAG_A32(flags, HSTR_ACTIVE, 1);
135671efad1SFabiano Rosas     }
136671efad1SFabiano Rosas 
137671efad1SFabiano Rosas     if (arm_fgt_active(env, el)) {
138671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1);
139671efad1SFabiano Rosas         if (fgt_svc(env, el)) {
140671efad1SFabiano Rosas             DP_TBFLAG_ANY(flags, FGT_SVC, 1);
141671efad1SFabiano Rosas         }
142671efad1SFabiano Rosas     }
143671efad1SFabiano Rosas 
144671efad1SFabiano Rosas     if (env->uncached_cpsr & CPSR_IL) {
145671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, PSTATE__IL, 1);
146671efad1SFabiano Rosas     }
147671efad1SFabiano Rosas 
148671efad1SFabiano Rosas     /*
149671efad1SFabiano Rosas      * The SME exception we are testing for is raised via
150671efad1SFabiano Rosas      * AArch64.CheckFPAdvSIMDEnabled(), as called from
151671efad1SFabiano Rosas      * AArch32.CheckAdvSIMDOrFPEnabled().
152671efad1SFabiano Rosas      */
153671efad1SFabiano Rosas     if (el == 0
154671efad1SFabiano Rosas         && FIELD_EX64(env->svcr, SVCR, SM)
155671efad1SFabiano Rosas         && (!arm_is_el2_enabled(env)
156671efad1SFabiano Rosas             || (arm_el_is_aa64(env, 2) && !(env->cp15.hcr_el2 & HCR_TGE)))
157671efad1SFabiano Rosas         && arm_el_is_aa64(env, 1)
158671efad1SFabiano Rosas         && !sme_fa64(env, el)) {
159671efad1SFabiano Rosas         DP_TBFLAG_A32(flags, SME_TRAP_NONSTREAMING, 1);
160671efad1SFabiano Rosas     }
161671efad1SFabiano Rosas 
162671efad1SFabiano Rosas     return rebuild_hflags_common_32(env, fp_el, mmu_idx, flags);
163671efad1SFabiano Rosas }
164671efad1SFabiano Rosas 
165671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_a64(CPUARMState *env, int el, int fp_el,
166671efad1SFabiano Rosas                                         ARMMMUIdx mmu_idx)
167671efad1SFabiano Rosas {
168671efad1SFabiano Rosas     CPUARMTBFlags flags = {};
169671efad1SFabiano Rosas     ARMMMUIdx stage1 = stage_1_mmu_idx(mmu_idx);
170671efad1SFabiano Rosas     uint64_t tcr = regime_tcr(env, mmu_idx);
171671efad1SFabiano Rosas     uint64_t sctlr;
172671efad1SFabiano Rosas     int tbii, tbid;
173671efad1SFabiano Rosas 
174671efad1SFabiano Rosas     DP_TBFLAG_ANY(flags, AARCH64_STATE, 1);
175671efad1SFabiano Rosas 
176671efad1SFabiano Rosas     /* Get control bits for tagged addresses.  */
177671efad1SFabiano Rosas     tbid = aa64_va_parameter_tbi(tcr, mmu_idx);
178671efad1SFabiano Rosas     tbii = tbid & ~aa64_va_parameter_tbid(tcr, mmu_idx);
179671efad1SFabiano Rosas 
180671efad1SFabiano Rosas     DP_TBFLAG_A64(flags, TBII, tbii);
181671efad1SFabiano Rosas     DP_TBFLAG_A64(flags, TBID, tbid);
182671efad1SFabiano Rosas 
183671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_sve, env_archcpu(env))) {
184671efad1SFabiano Rosas         int sve_el = sve_exception_el(env, el);
185671efad1SFabiano Rosas 
186671efad1SFabiano Rosas         /*
187671efad1SFabiano Rosas          * If either FP or SVE are disabled, translator does not need len.
188671efad1SFabiano Rosas          * If SVE EL > FP EL, FP exception has precedence, and translator
189671efad1SFabiano Rosas          * does not need SVE EL.  Save potential re-translations by forcing
190671efad1SFabiano Rosas          * the unneeded data to zero.
191671efad1SFabiano Rosas          */
192671efad1SFabiano Rosas         if (fp_el != 0) {
193671efad1SFabiano Rosas             if (sve_el > fp_el) {
194671efad1SFabiano Rosas                 sve_el = 0;
195671efad1SFabiano Rosas             }
196671efad1SFabiano Rosas         } else if (sve_el == 0) {
197671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, VL, sve_vqm1_for_el(env, el));
198671efad1SFabiano Rosas         }
199671efad1SFabiano Rosas         DP_TBFLAG_A64(flags, SVEEXC_EL, sve_el);
200671efad1SFabiano Rosas     }
201671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_sme, env_archcpu(env))) {
202671efad1SFabiano Rosas         int sme_el = sme_exception_el(env, el);
203671efad1SFabiano Rosas         bool sm = FIELD_EX64(env->svcr, SVCR, SM);
204671efad1SFabiano Rosas 
205671efad1SFabiano Rosas         DP_TBFLAG_A64(flags, SMEEXC_EL, sme_el);
206671efad1SFabiano Rosas         if (sme_el == 0) {
207671efad1SFabiano Rosas             /* Similarly, do not compute SVL if SME is disabled. */
208671efad1SFabiano Rosas             int svl = sve_vqm1_for_el_sm(env, el, true);
209671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, SVL, svl);
210671efad1SFabiano Rosas             if (sm) {
211671efad1SFabiano Rosas                 /* If SVE is disabled, we will not have set VL above. */
212671efad1SFabiano Rosas                 DP_TBFLAG_A64(flags, VL, svl);
213671efad1SFabiano Rosas             }
214671efad1SFabiano Rosas         }
215671efad1SFabiano Rosas         if (sm) {
216671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, PSTATE_SM, 1);
217671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, SME_TRAP_NONSTREAMING, !sme_fa64(env, el));
218671efad1SFabiano Rosas         }
219671efad1SFabiano Rosas         DP_TBFLAG_A64(flags, PSTATE_ZA, FIELD_EX64(env->svcr, SVCR, ZA));
220671efad1SFabiano Rosas     }
221671efad1SFabiano Rosas 
222671efad1SFabiano Rosas     sctlr = regime_sctlr(env, stage1);
223671efad1SFabiano Rosas 
224671efad1SFabiano Rosas     if (sctlr & SCTLR_A) {
225671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, ALIGN_MEM, 1);
226671efad1SFabiano Rosas     }
227671efad1SFabiano Rosas 
228671efad1SFabiano Rosas     if (arm_cpu_data_is_big_endian_a64(el, sctlr)) {
229671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, BE_DATA, 1);
230671efad1SFabiano Rosas     }
231671efad1SFabiano Rosas 
232671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_pauth, env_archcpu(env))) {
233671efad1SFabiano Rosas         /*
234671efad1SFabiano Rosas          * In order to save space in flags, we record only whether
235671efad1SFabiano Rosas          * pauth is "inactive", meaning all insns are implemented as
236671efad1SFabiano Rosas          * a nop, or "active" when some action must be performed.
237671efad1SFabiano Rosas          * The decision of which action to take is left to a helper.
238671efad1SFabiano Rosas          */
239671efad1SFabiano Rosas         if (sctlr & (SCTLR_EnIA | SCTLR_EnIB | SCTLR_EnDA | SCTLR_EnDB)) {
240671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, PAUTH_ACTIVE, 1);
241671efad1SFabiano Rosas         }
242671efad1SFabiano Rosas     }
243671efad1SFabiano Rosas 
244671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_bti, env_archcpu(env))) {
245671efad1SFabiano Rosas         /* Note that SCTLR_EL[23].BT == SCTLR_BT1.  */
246671efad1SFabiano Rosas         if (sctlr & (el == 0 ? SCTLR_BT0 : SCTLR_BT1)) {
247671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, BT, 1);
248671efad1SFabiano Rosas         }
249671efad1SFabiano Rosas     }
250671efad1SFabiano Rosas 
251*83f624d9SRichard Henderson     if (cpu_isar_feature(aa64_lse2, env_archcpu(env))) {
252*83f624d9SRichard Henderson         if (sctlr & SCTLR_nAA) {
253*83f624d9SRichard Henderson             DP_TBFLAG_A64(flags, NAA, 1);
254*83f624d9SRichard Henderson         }
255*83f624d9SRichard Henderson     }
256*83f624d9SRichard Henderson 
257671efad1SFabiano Rosas     /* Compute the condition for using AccType_UNPRIV for LDTR et al. */
258671efad1SFabiano Rosas     if (!(env->pstate & PSTATE_UAO)) {
259671efad1SFabiano Rosas         switch (mmu_idx) {
260671efad1SFabiano Rosas         case ARMMMUIdx_E10_1:
261671efad1SFabiano Rosas         case ARMMMUIdx_E10_1_PAN:
262671efad1SFabiano Rosas             /* TODO: ARMv8.3-NV */
263671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, UNPRIV, 1);
264671efad1SFabiano Rosas             break;
265671efad1SFabiano Rosas         case ARMMMUIdx_E20_2:
266671efad1SFabiano Rosas         case ARMMMUIdx_E20_2_PAN:
267671efad1SFabiano Rosas             /*
268671efad1SFabiano Rosas              * Note that EL20_2 is gated by HCR_EL2.E2H == 1, but EL20_0 is
269671efad1SFabiano Rosas              * gated by HCR_EL2.<E2H,TGE> == '11', and so is LDTR.
270671efad1SFabiano Rosas              */
271671efad1SFabiano Rosas             if (env->cp15.hcr_el2 & HCR_TGE) {
272671efad1SFabiano Rosas                 DP_TBFLAG_A64(flags, UNPRIV, 1);
273671efad1SFabiano Rosas             }
274671efad1SFabiano Rosas             break;
275671efad1SFabiano Rosas         default:
276671efad1SFabiano Rosas             break;
277671efad1SFabiano Rosas         }
278671efad1SFabiano Rosas     }
279671efad1SFabiano Rosas 
280671efad1SFabiano Rosas     if (env->pstate & PSTATE_IL) {
281671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, PSTATE__IL, 1);
282671efad1SFabiano Rosas     }
283671efad1SFabiano Rosas 
284671efad1SFabiano Rosas     if (arm_fgt_active(env, el)) {
285671efad1SFabiano Rosas         DP_TBFLAG_ANY(flags, FGT_ACTIVE, 1);
286671efad1SFabiano Rosas         if (FIELD_EX64(env->cp15.fgt_exec[FGTREG_HFGITR], HFGITR_EL2, ERET)) {
287671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, FGT_ERET, 1);
288671efad1SFabiano Rosas         }
289671efad1SFabiano Rosas         if (fgt_svc(env, el)) {
290671efad1SFabiano Rosas             DP_TBFLAG_ANY(flags, FGT_SVC, 1);
291671efad1SFabiano Rosas         }
292671efad1SFabiano Rosas     }
293671efad1SFabiano Rosas 
294671efad1SFabiano Rosas     if (cpu_isar_feature(aa64_mte, env_archcpu(env))) {
295671efad1SFabiano Rosas         /*
296671efad1SFabiano Rosas          * Set MTE_ACTIVE if any access may be Checked, and leave clear
297671efad1SFabiano Rosas          * if all accesses must be Unchecked:
298671efad1SFabiano Rosas          * 1) If no TBI, then there are no tags in the address to check,
299671efad1SFabiano Rosas          * 2) If Tag Check Override, then all accesses are Unchecked,
300671efad1SFabiano Rosas          * 3) If Tag Check Fail == 0, then Checked access have no effect,
301671efad1SFabiano Rosas          * 4) If no Allocation Tag Access, then all accesses are Unchecked.
302671efad1SFabiano Rosas          */
303671efad1SFabiano Rosas         if (allocation_tag_access_enabled(env, el, sctlr)) {
304671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, ATA, 1);
305671efad1SFabiano Rosas             if (tbid
306671efad1SFabiano Rosas                 && !(env->pstate & PSTATE_TCO)
307671efad1SFabiano Rosas                 && (sctlr & (el == 0 ? SCTLR_TCF0 : SCTLR_TCF))) {
308671efad1SFabiano Rosas                 DP_TBFLAG_A64(flags, MTE_ACTIVE, 1);
309671efad1SFabiano Rosas             }
310671efad1SFabiano Rosas         }
311671efad1SFabiano Rosas         /* And again for unprivileged accesses, if required.  */
312671efad1SFabiano Rosas         if (EX_TBFLAG_A64(flags, UNPRIV)
313671efad1SFabiano Rosas             && tbid
314671efad1SFabiano Rosas             && !(env->pstate & PSTATE_TCO)
315671efad1SFabiano Rosas             && (sctlr & SCTLR_TCF0)
316671efad1SFabiano Rosas             && allocation_tag_access_enabled(env, 0, sctlr)) {
317671efad1SFabiano Rosas             DP_TBFLAG_A64(flags, MTE0_ACTIVE, 1);
318671efad1SFabiano Rosas         }
319671efad1SFabiano Rosas         /* Cache TCMA as well as TBI. */
320671efad1SFabiano Rosas         DP_TBFLAG_A64(flags, TCMA, aa64_va_parameter_tcma(tcr, mmu_idx));
321671efad1SFabiano Rosas     }
322671efad1SFabiano Rosas 
323671efad1SFabiano Rosas     return rebuild_hflags_common(env, fp_el, mmu_idx, flags);
324671efad1SFabiano Rosas }
325671efad1SFabiano Rosas 
326671efad1SFabiano Rosas static CPUARMTBFlags rebuild_hflags_internal(CPUARMState *env)
327671efad1SFabiano Rosas {
328671efad1SFabiano Rosas     int el = arm_current_el(env);
329671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
330671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
331671efad1SFabiano Rosas 
332671efad1SFabiano Rosas     if (is_a64(env)) {
333671efad1SFabiano Rosas         return rebuild_hflags_a64(env, el, fp_el, mmu_idx);
334671efad1SFabiano Rosas     } else if (arm_feature(env, ARM_FEATURE_M)) {
335671efad1SFabiano Rosas         return rebuild_hflags_m32(env, fp_el, mmu_idx);
336671efad1SFabiano Rosas     } else {
337671efad1SFabiano Rosas         return rebuild_hflags_a32(env, fp_el, mmu_idx);
338671efad1SFabiano Rosas     }
339671efad1SFabiano Rosas }
340671efad1SFabiano Rosas 
341671efad1SFabiano Rosas void arm_rebuild_hflags(CPUARMState *env)
342671efad1SFabiano Rosas {
343671efad1SFabiano Rosas     env->hflags = rebuild_hflags_internal(env);
344671efad1SFabiano Rosas }
345671efad1SFabiano Rosas 
346671efad1SFabiano Rosas /*
347671efad1SFabiano Rosas  * If we have triggered a EL state change we can't rely on the
348671efad1SFabiano Rosas  * translator having passed it to us, we need to recompute.
349671efad1SFabiano Rosas  */
350671efad1SFabiano Rosas void HELPER(rebuild_hflags_m32_newel)(CPUARMState *env)
351671efad1SFabiano Rosas {
352671efad1SFabiano Rosas     int el = arm_current_el(env);
353671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
354671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
355671efad1SFabiano Rosas 
356671efad1SFabiano Rosas     env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx);
357671efad1SFabiano Rosas }
358671efad1SFabiano Rosas 
359671efad1SFabiano Rosas void HELPER(rebuild_hflags_m32)(CPUARMState *env, int el)
360671efad1SFabiano Rosas {
361671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
362671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
363671efad1SFabiano Rosas 
364671efad1SFabiano Rosas     env->hflags = rebuild_hflags_m32(env, fp_el, mmu_idx);
365671efad1SFabiano Rosas }
366671efad1SFabiano Rosas 
367671efad1SFabiano Rosas /*
368671efad1SFabiano Rosas  * If we have triggered a EL state change we can't rely on the
369671efad1SFabiano Rosas  * translator having passed it to us, we need to recompute.
370671efad1SFabiano Rosas  */
371671efad1SFabiano Rosas void HELPER(rebuild_hflags_a32_newel)(CPUARMState *env)
372671efad1SFabiano Rosas {
373671efad1SFabiano Rosas     int el = arm_current_el(env);
374671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
375671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
376671efad1SFabiano Rosas     env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx);
377671efad1SFabiano Rosas }
378671efad1SFabiano Rosas 
379671efad1SFabiano Rosas void HELPER(rebuild_hflags_a32)(CPUARMState *env, int el)
380671efad1SFabiano Rosas {
381671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
382671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
383671efad1SFabiano Rosas 
384671efad1SFabiano Rosas     env->hflags = rebuild_hflags_a32(env, fp_el, mmu_idx);
385671efad1SFabiano Rosas }
386671efad1SFabiano Rosas 
387671efad1SFabiano Rosas void HELPER(rebuild_hflags_a64)(CPUARMState *env, int el)
388671efad1SFabiano Rosas {
389671efad1SFabiano Rosas     int fp_el = fp_exception_el(env, el);
390671efad1SFabiano Rosas     ARMMMUIdx mmu_idx = arm_mmu_idx_el(env, el);
391671efad1SFabiano Rosas 
392671efad1SFabiano Rosas     env->hflags = rebuild_hflags_a64(env, el, fp_el, mmu_idx);
393671efad1SFabiano Rosas }
394671efad1SFabiano Rosas 
395671efad1SFabiano Rosas void assert_hflags_rebuild_correctly(CPUARMState *env)
396671efad1SFabiano Rosas {
397671efad1SFabiano Rosas #ifdef CONFIG_DEBUG_TCG
398671efad1SFabiano Rosas     CPUARMTBFlags c = env->hflags;
399671efad1SFabiano Rosas     CPUARMTBFlags r = rebuild_hflags_internal(env);
400671efad1SFabiano Rosas 
401671efad1SFabiano Rosas     if (unlikely(c.flags != r.flags || c.flags2 != r.flags2)) {
402671efad1SFabiano Rosas         fprintf(stderr, "TCG hflags mismatch "
403671efad1SFabiano Rosas                         "(current:(0x%08x,0x" TARGET_FMT_lx ")"
404671efad1SFabiano Rosas                         " rebuilt:(0x%08x,0x" TARGET_FMT_lx ")\n",
405671efad1SFabiano Rosas                 c.flags, c.flags2, r.flags, r.flags2);
406671efad1SFabiano Rosas         abort();
407671efad1SFabiano Rosas     }
408671efad1SFabiano Rosas #endif
409671efad1SFabiano Rosas }
410