xref: /qemu/target/arm/tcg/cpu64.c (revision 851ec6eba56d0153574c042bff05a3d0f235a00e)
139920a04SFabiano Rosas /*
239920a04SFabiano Rosas  * QEMU AArch64 TCG CPUs
339920a04SFabiano Rosas  *
439920a04SFabiano Rosas  * Copyright (c) 2013 Linaro Ltd
539920a04SFabiano Rosas  *
639920a04SFabiano Rosas  * This program is free software; you can redistribute it and/or
739920a04SFabiano Rosas  * modify it under the terms of the GNU General Public License
839920a04SFabiano Rosas  * as published by the Free Software Foundation; either version 2
939920a04SFabiano Rosas  * of the License, or (at your option) any later version.
1039920a04SFabiano Rosas  *
1139920a04SFabiano Rosas  * This program is distributed in the hope that it will be useful,
1239920a04SFabiano Rosas  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1339920a04SFabiano Rosas  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1439920a04SFabiano Rosas  * GNU General Public License for more details.
1539920a04SFabiano Rosas  *
1639920a04SFabiano Rosas  * You should have received a copy of the GNU General Public License
1739920a04SFabiano Rosas  * along with this program; if not, see
1839920a04SFabiano Rosas  * <http://www.gnu.org/licenses/gpl-2.0.html>
1939920a04SFabiano Rosas  */
2039920a04SFabiano Rosas 
2139920a04SFabiano Rosas #include "qemu/osdep.h"
2239920a04SFabiano Rosas #include "qapi/error.h"
2339920a04SFabiano Rosas #include "cpu.h"
2439920a04SFabiano Rosas #include "qemu/module.h"
2539920a04SFabiano Rosas #include "qapi/visitor.h"
2639920a04SFabiano Rosas #include "hw/qdev-properties.h"
2739920a04SFabiano Rosas #include "internals.h"
2839920a04SFabiano Rosas #include "cpregs.h"
2939920a04SFabiano Rosas 
3039920a04SFabiano Rosas static void aarch64_a35_initfn(Object *obj)
3139920a04SFabiano Rosas {
3239920a04SFabiano Rosas     ARMCPU *cpu = ARM_CPU(obj);
3339920a04SFabiano Rosas 
3439920a04SFabiano Rosas     cpu->dtb_compatible = "arm,cortex-a35";
3539920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_V8);
3639920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_NEON);
3739920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
3839920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
3939920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
4039920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL2);
4139920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL3);
4239920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_PMU);
4339920a04SFabiano Rosas 
4439920a04SFabiano Rosas     /* From B2.2 AArch64 identification registers. */
4539920a04SFabiano Rosas     cpu->midr = 0x411fd040;
4639920a04SFabiano Rosas     cpu->revidr = 0;
4739920a04SFabiano Rosas     cpu->ctr = 0x84448004;
4839920a04SFabiano Rosas     cpu->isar.id_pfr0 = 0x00000131;
4939920a04SFabiano Rosas     cpu->isar.id_pfr1 = 0x00011011;
5039920a04SFabiano Rosas     cpu->isar.id_dfr0 = 0x03010066;
5139920a04SFabiano Rosas     cpu->id_afr0 = 0;
5239920a04SFabiano Rosas     cpu->isar.id_mmfr0 = 0x10201105;
5339920a04SFabiano Rosas     cpu->isar.id_mmfr1 = 0x40000000;
5439920a04SFabiano Rosas     cpu->isar.id_mmfr2 = 0x01260000;
5539920a04SFabiano Rosas     cpu->isar.id_mmfr3 = 0x02102211;
5639920a04SFabiano Rosas     cpu->isar.id_isar0 = 0x02101110;
5739920a04SFabiano Rosas     cpu->isar.id_isar1 = 0x13112111;
5839920a04SFabiano Rosas     cpu->isar.id_isar2 = 0x21232042;
5939920a04SFabiano Rosas     cpu->isar.id_isar3 = 0x01112131;
6039920a04SFabiano Rosas     cpu->isar.id_isar4 = 0x00011142;
6139920a04SFabiano Rosas     cpu->isar.id_isar5 = 0x00011121;
6239920a04SFabiano Rosas     cpu->isar.id_aa64pfr0 = 0x00002222;
6339920a04SFabiano Rosas     cpu->isar.id_aa64pfr1 = 0;
6439920a04SFabiano Rosas     cpu->isar.id_aa64dfr0 = 0x10305106;
6539920a04SFabiano Rosas     cpu->isar.id_aa64dfr1 = 0;
6639920a04SFabiano Rosas     cpu->isar.id_aa64isar0 = 0x00011120;
6739920a04SFabiano Rosas     cpu->isar.id_aa64isar1 = 0;
6839920a04SFabiano Rosas     cpu->isar.id_aa64mmfr0 = 0x00101122;
6939920a04SFabiano Rosas     cpu->isar.id_aa64mmfr1 = 0;
7039920a04SFabiano Rosas     cpu->clidr = 0x0a200023;
7139920a04SFabiano Rosas     cpu->dcz_blocksize = 4;
7239920a04SFabiano Rosas 
7339920a04SFabiano Rosas     /* From B2.4 AArch64 Virtual Memory control registers */
7439920a04SFabiano Rosas     cpu->reset_sctlr = 0x00c50838;
7539920a04SFabiano Rosas 
7639920a04SFabiano Rosas     /* From B2.10 AArch64 performance monitor registers */
7739920a04SFabiano Rosas     cpu->isar.reset_pmcr_el0 = 0x410a3000;
7839920a04SFabiano Rosas 
7939920a04SFabiano Rosas     /* From B2.29 Cache ID registers */
8039920a04SFabiano Rosas     cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */
8139920a04SFabiano Rosas     cpu->ccsidr[1] = 0x201fe00a; /* 32KB L1 icache */
8239920a04SFabiano Rosas     cpu->ccsidr[2] = 0x703fe03a; /* 512KB L2 cache */
8339920a04SFabiano Rosas 
8439920a04SFabiano Rosas     /* From B3.5 VGIC Type register */
8539920a04SFabiano Rosas     cpu->gic_num_lrs = 4;
8639920a04SFabiano Rosas     cpu->gic_vpribits = 5;
8739920a04SFabiano Rosas     cpu->gic_vprebits = 5;
8839920a04SFabiano Rosas     cpu->gic_pribits = 5;
8939920a04SFabiano Rosas 
9039920a04SFabiano Rosas     /* From C6.4 Debug ID Register */
9139920a04SFabiano Rosas     cpu->isar.dbgdidr = 0x3516d000;
9239920a04SFabiano Rosas     /* From C6.5 Debug Device ID Register */
9339920a04SFabiano Rosas     cpu->isar.dbgdevid = 0x00110f13;
9439920a04SFabiano Rosas     /* From C6.6 Debug Device ID Register 1 */
9539920a04SFabiano Rosas     cpu->isar.dbgdevid1 = 0x2;
9639920a04SFabiano Rosas 
9739920a04SFabiano Rosas     /* From Cortex-A35 SIMD and Floating-point Support r1p0 */
9839920a04SFabiano Rosas     /* From 3.2 AArch32 register summary */
9939920a04SFabiano Rosas     cpu->reset_fpsid = 0x41034043;
10039920a04SFabiano Rosas 
10139920a04SFabiano Rosas     /* From 2.2 AArch64 register summary */
10239920a04SFabiano Rosas     cpu->isar.mvfr0 = 0x10110222;
10339920a04SFabiano Rosas     cpu->isar.mvfr1 = 0x12111111;
10439920a04SFabiano Rosas     cpu->isar.mvfr2 = 0x00000043;
10539920a04SFabiano Rosas 
10639920a04SFabiano Rosas     /* These values are the same with A53/A57/A72. */
10739920a04SFabiano Rosas     define_cortex_a72_a57_a53_cp_reginfo(cpu);
10839920a04SFabiano Rosas }
10939920a04SFabiano Rosas 
11039920a04SFabiano Rosas static void cpu_max_get_sve_max_vq(Object *obj, Visitor *v, const char *name,
11139920a04SFabiano Rosas                                    void *opaque, Error **errp)
11239920a04SFabiano Rosas {
11339920a04SFabiano Rosas     ARMCPU *cpu = ARM_CPU(obj);
11439920a04SFabiano Rosas     uint32_t value;
11539920a04SFabiano Rosas 
11639920a04SFabiano Rosas     /* All vector lengths are disabled when SVE is off. */
11739920a04SFabiano Rosas     if (!cpu_isar_feature(aa64_sve, cpu)) {
11839920a04SFabiano Rosas         value = 0;
11939920a04SFabiano Rosas     } else {
12039920a04SFabiano Rosas         value = cpu->sve_max_vq;
12139920a04SFabiano Rosas     }
12239920a04SFabiano Rosas     visit_type_uint32(v, name, &value, errp);
12339920a04SFabiano Rosas }
12439920a04SFabiano Rosas 
12539920a04SFabiano Rosas static void cpu_max_set_sve_max_vq(Object *obj, Visitor *v, const char *name,
12639920a04SFabiano Rosas                                    void *opaque, Error **errp)
12739920a04SFabiano Rosas {
12839920a04SFabiano Rosas     ARMCPU *cpu = ARM_CPU(obj);
12939920a04SFabiano Rosas     uint32_t max_vq;
13039920a04SFabiano Rosas 
13139920a04SFabiano Rosas     if (!visit_type_uint32(v, name, &max_vq, errp)) {
13239920a04SFabiano Rosas         return;
13339920a04SFabiano Rosas     }
13439920a04SFabiano Rosas 
13539920a04SFabiano Rosas     if (max_vq == 0 || max_vq > ARM_MAX_VQ) {
13639920a04SFabiano Rosas         error_setg(errp, "unsupported SVE vector length");
13739920a04SFabiano Rosas         error_append_hint(errp, "Valid sve-max-vq in range [1-%d]\n",
13839920a04SFabiano Rosas                           ARM_MAX_VQ);
13939920a04SFabiano Rosas         return;
14039920a04SFabiano Rosas     }
14139920a04SFabiano Rosas 
14239920a04SFabiano Rosas     cpu->sve_max_vq = max_vq;
14339920a04SFabiano Rosas }
14439920a04SFabiano Rosas 
145a834d547SRichard Henderson static bool cpu_arm_get_rme(Object *obj, Error **errp)
146a834d547SRichard Henderson {
147a834d547SRichard Henderson     ARMCPU *cpu = ARM_CPU(obj);
148a834d547SRichard Henderson     return cpu_isar_feature(aa64_rme, cpu);
149a834d547SRichard Henderson }
150a834d547SRichard Henderson 
151a834d547SRichard Henderson static void cpu_arm_set_rme(Object *obj, bool value, Error **errp)
152a834d547SRichard Henderson {
153a834d547SRichard Henderson     ARMCPU *cpu = ARM_CPU(obj);
154a834d547SRichard Henderson     uint64_t t;
155a834d547SRichard Henderson 
156a834d547SRichard Henderson     t = cpu->isar.id_aa64pfr0;
157a834d547SRichard Henderson     t = FIELD_DP64(t, ID_AA64PFR0, RME, value);
158a834d547SRichard Henderson     cpu->isar.id_aa64pfr0 = t;
159a834d547SRichard Henderson }
160a834d547SRichard Henderson 
161a834d547SRichard Henderson static void cpu_max_set_l0gptsz(Object *obj, Visitor *v, const char *name,
162a834d547SRichard Henderson                                 void *opaque, Error **errp)
163a834d547SRichard Henderson {
164a834d547SRichard Henderson     ARMCPU *cpu = ARM_CPU(obj);
165a834d547SRichard Henderson     uint32_t value;
166a834d547SRichard Henderson 
167a834d547SRichard Henderson     if (!visit_type_uint32(v, name, &value, errp)) {
168a834d547SRichard Henderson         return;
169a834d547SRichard Henderson     }
170a834d547SRichard Henderson 
171a834d547SRichard Henderson     /* Encode the value for the GPCCR_EL3 field. */
172a834d547SRichard Henderson     switch (value) {
173a834d547SRichard Henderson     case 30:
174a834d547SRichard Henderson     case 34:
175a834d547SRichard Henderson     case 36:
176a834d547SRichard Henderson     case 39:
177a834d547SRichard Henderson         cpu->reset_l0gptsz = value - 30;
178a834d547SRichard Henderson         break;
179a834d547SRichard Henderson     default:
180a834d547SRichard Henderson         error_setg(errp, "invalid value for l0gptsz");
181a834d547SRichard Henderson         error_append_hint(errp, "valid values are 30, 34, 36, 39\n");
182a834d547SRichard Henderson         break;
183a834d547SRichard Henderson     }
184a834d547SRichard Henderson }
185a834d547SRichard Henderson 
186a834d547SRichard Henderson static void cpu_max_get_l0gptsz(Object *obj, Visitor *v, const char *name,
187a834d547SRichard Henderson                                 void *opaque, Error **errp)
188a834d547SRichard Henderson {
189a834d547SRichard Henderson     ARMCPU *cpu = ARM_CPU(obj);
190a834d547SRichard Henderson     uint32_t value = cpu->reset_l0gptsz + 30;
191a834d547SRichard Henderson 
192a834d547SRichard Henderson     visit_type_uint32(v, name, &value, errp);
193a834d547SRichard Henderson }
194a834d547SRichard Henderson 
19539920a04SFabiano Rosas static Property arm_cpu_lpa2_property =
19639920a04SFabiano Rosas     DEFINE_PROP_BOOL("lpa2", ARMCPU, prop_lpa2, true);
19739920a04SFabiano Rosas 
19839920a04SFabiano Rosas static void aarch64_a55_initfn(Object *obj)
19939920a04SFabiano Rosas {
20039920a04SFabiano Rosas     ARMCPU *cpu = ARM_CPU(obj);
20139920a04SFabiano Rosas 
20239920a04SFabiano Rosas     cpu->dtb_compatible = "arm,cortex-a55";
20339920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_V8);
20439920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_NEON);
20539920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
20639920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
20739920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
20839920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL2);
20939920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL3);
21039920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_PMU);
21139920a04SFabiano Rosas 
21239920a04SFabiano Rosas     /* Ordered by B2.4 AArch64 registers by functional group */
21339920a04SFabiano Rosas     cpu->clidr = 0x82000023;
21439920a04SFabiano Rosas     cpu->ctr = 0x84448004; /* L1Ip = VIPT */
21539920a04SFabiano Rosas     cpu->dcz_blocksize = 4; /* 64 bytes */
21639920a04SFabiano Rosas     cpu->isar.id_aa64dfr0  = 0x0000000010305408ull;
21739920a04SFabiano Rosas     cpu->isar.id_aa64isar0 = 0x0000100010211120ull;
21839920a04SFabiano Rosas     cpu->isar.id_aa64isar1 = 0x0000000000100001ull;
21939920a04SFabiano Rosas     cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull;
22039920a04SFabiano Rosas     cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull;
22139920a04SFabiano Rosas     cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull;
22239920a04SFabiano Rosas     cpu->isar.id_aa64pfr0  = 0x0000000010112222ull;
22339920a04SFabiano Rosas     cpu->isar.id_aa64pfr1  = 0x0000000000000010ull;
22439920a04SFabiano Rosas     cpu->id_afr0       = 0x00000000;
22539920a04SFabiano Rosas     cpu->isar.id_dfr0  = 0x04010088;
22639920a04SFabiano Rosas     cpu->isar.id_isar0 = 0x02101110;
22739920a04SFabiano Rosas     cpu->isar.id_isar1 = 0x13112111;
22839920a04SFabiano Rosas     cpu->isar.id_isar2 = 0x21232042;
22939920a04SFabiano Rosas     cpu->isar.id_isar3 = 0x01112131;
23039920a04SFabiano Rosas     cpu->isar.id_isar4 = 0x00011142;
23139920a04SFabiano Rosas     cpu->isar.id_isar5 = 0x01011121;
23239920a04SFabiano Rosas     cpu->isar.id_isar6 = 0x00000010;
23339920a04SFabiano Rosas     cpu->isar.id_mmfr0 = 0x10201105;
23439920a04SFabiano Rosas     cpu->isar.id_mmfr1 = 0x40000000;
23539920a04SFabiano Rosas     cpu->isar.id_mmfr2 = 0x01260000;
23639920a04SFabiano Rosas     cpu->isar.id_mmfr3 = 0x02122211;
23739920a04SFabiano Rosas     cpu->isar.id_mmfr4 = 0x00021110;
23839920a04SFabiano Rosas     cpu->isar.id_pfr0  = 0x10010131;
23939920a04SFabiano Rosas     cpu->isar.id_pfr1  = 0x00011011;
24039920a04SFabiano Rosas     cpu->isar.id_pfr2  = 0x00000011;
24139920a04SFabiano Rosas     cpu->midr = 0x412FD050;          /* r2p0 */
24239920a04SFabiano Rosas     cpu->revidr = 0;
24339920a04SFabiano Rosas 
24439920a04SFabiano Rosas     /* From B2.23 CCSIDR_EL1 */
24539920a04SFabiano Rosas     cpu->ccsidr[0] = 0x700fe01a; /* 32KB L1 dcache */
24639920a04SFabiano Rosas     cpu->ccsidr[1] = 0x200fe01a; /* 32KB L1 icache */
24739920a04SFabiano Rosas     cpu->ccsidr[2] = 0x703fe07a; /* 512KB L2 cache */
24839920a04SFabiano Rosas 
24939920a04SFabiano Rosas     /* From B2.96 SCTLR_EL3 */
25039920a04SFabiano Rosas     cpu->reset_sctlr = 0x30c50838;
25139920a04SFabiano Rosas 
25239920a04SFabiano Rosas     /* From B4.45 ICH_VTR_EL2 */
25339920a04SFabiano Rosas     cpu->gic_num_lrs = 4;
25439920a04SFabiano Rosas     cpu->gic_vpribits = 5;
25539920a04SFabiano Rosas     cpu->gic_vprebits = 5;
25639920a04SFabiano Rosas     cpu->gic_pribits = 5;
25739920a04SFabiano Rosas 
25839920a04SFabiano Rosas     cpu->isar.mvfr0 = 0x10110222;
25939920a04SFabiano Rosas     cpu->isar.mvfr1 = 0x13211111;
26039920a04SFabiano Rosas     cpu->isar.mvfr2 = 0x00000043;
26139920a04SFabiano Rosas 
26239920a04SFabiano Rosas     /* From D5.4 AArch64 PMU register summary */
26339920a04SFabiano Rosas     cpu->isar.reset_pmcr_el0 = 0x410b3000;
26439920a04SFabiano Rosas }
26539920a04SFabiano Rosas 
26639920a04SFabiano Rosas static void aarch64_a72_initfn(Object *obj)
26739920a04SFabiano Rosas {
26839920a04SFabiano Rosas     ARMCPU *cpu = ARM_CPU(obj);
26939920a04SFabiano Rosas 
27039920a04SFabiano Rosas     cpu->dtb_compatible = "arm,cortex-a72";
27139920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_V8);
27239920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_NEON);
27339920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
27439920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
27539920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
27639920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL2);
27739920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL3);
27839920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_PMU);
27939920a04SFabiano Rosas     cpu->midr = 0x410fd083;
28039920a04SFabiano Rosas     cpu->revidr = 0x00000000;
28139920a04SFabiano Rosas     cpu->reset_fpsid = 0x41034080;
28239920a04SFabiano Rosas     cpu->isar.mvfr0 = 0x10110222;
28339920a04SFabiano Rosas     cpu->isar.mvfr1 = 0x12111111;
28439920a04SFabiano Rosas     cpu->isar.mvfr2 = 0x00000043;
28539920a04SFabiano Rosas     cpu->ctr = 0x8444c004;
28639920a04SFabiano Rosas     cpu->reset_sctlr = 0x00c50838;
28739920a04SFabiano Rosas     cpu->isar.id_pfr0 = 0x00000131;
28839920a04SFabiano Rosas     cpu->isar.id_pfr1 = 0x00011011;
28939920a04SFabiano Rosas     cpu->isar.id_dfr0 = 0x03010066;
29039920a04SFabiano Rosas     cpu->id_afr0 = 0x00000000;
29139920a04SFabiano Rosas     cpu->isar.id_mmfr0 = 0x10201105;
29239920a04SFabiano Rosas     cpu->isar.id_mmfr1 = 0x40000000;
29339920a04SFabiano Rosas     cpu->isar.id_mmfr2 = 0x01260000;
29439920a04SFabiano Rosas     cpu->isar.id_mmfr3 = 0x02102211;
29539920a04SFabiano Rosas     cpu->isar.id_isar0 = 0x02101110;
29639920a04SFabiano Rosas     cpu->isar.id_isar1 = 0x13112111;
29739920a04SFabiano Rosas     cpu->isar.id_isar2 = 0x21232042;
29839920a04SFabiano Rosas     cpu->isar.id_isar3 = 0x01112131;
29939920a04SFabiano Rosas     cpu->isar.id_isar4 = 0x00011142;
30039920a04SFabiano Rosas     cpu->isar.id_isar5 = 0x00011121;
30139920a04SFabiano Rosas     cpu->isar.id_aa64pfr0 = 0x00002222;
30239920a04SFabiano Rosas     cpu->isar.id_aa64dfr0 = 0x10305106;
30339920a04SFabiano Rosas     cpu->isar.id_aa64isar0 = 0x00011120;
30439920a04SFabiano Rosas     cpu->isar.id_aa64mmfr0 = 0x00001124;
30539920a04SFabiano Rosas     cpu->isar.dbgdidr = 0x3516d000;
30639920a04SFabiano Rosas     cpu->isar.dbgdevid = 0x01110f13;
30739920a04SFabiano Rosas     cpu->isar.dbgdevid1 = 0x2;
30839920a04SFabiano Rosas     cpu->isar.reset_pmcr_el0 = 0x41023000;
30939920a04SFabiano Rosas     cpu->clidr = 0x0a200023;
31039920a04SFabiano Rosas     cpu->ccsidr[0] = 0x701fe00a; /* 32KB L1 dcache */
31139920a04SFabiano Rosas     cpu->ccsidr[1] = 0x201fe012; /* 48KB L1 icache */
31239920a04SFabiano Rosas     cpu->ccsidr[2] = 0x707fe07a; /* 1MB L2 cache */
31339920a04SFabiano Rosas     cpu->dcz_blocksize = 4; /* 64 bytes */
31439920a04SFabiano Rosas     cpu->gic_num_lrs = 4;
31539920a04SFabiano Rosas     cpu->gic_vpribits = 5;
31639920a04SFabiano Rosas     cpu->gic_vprebits = 5;
31739920a04SFabiano Rosas     cpu->gic_pribits = 5;
31839920a04SFabiano Rosas     define_cortex_a72_a57_a53_cp_reginfo(cpu);
31939920a04SFabiano Rosas }
32039920a04SFabiano Rosas 
32139920a04SFabiano Rosas static void aarch64_a76_initfn(Object *obj)
32239920a04SFabiano Rosas {
32339920a04SFabiano Rosas     ARMCPU *cpu = ARM_CPU(obj);
32439920a04SFabiano Rosas 
32539920a04SFabiano Rosas     cpu->dtb_compatible = "arm,cortex-a76";
32639920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_V8);
32739920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_NEON);
32839920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
32939920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
33039920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
33139920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL2);
33239920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL3);
33339920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_PMU);
33439920a04SFabiano Rosas 
33539920a04SFabiano Rosas     /* Ordered by B2.4 AArch64 registers by functional group */
33639920a04SFabiano Rosas     cpu->clidr = 0x82000023;
33739920a04SFabiano Rosas     cpu->ctr = 0x8444C004;
33839920a04SFabiano Rosas     cpu->dcz_blocksize = 4;
33939920a04SFabiano Rosas     cpu->isar.id_aa64dfr0  = 0x0000000010305408ull;
34039920a04SFabiano Rosas     cpu->isar.id_aa64isar0 = 0x0000100010211120ull;
34139920a04SFabiano Rosas     cpu->isar.id_aa64isar1 = 0x0000000000100001ull;
34239920a04SFabiano Rosas     cpu->isar.id_aa64mmfr0 = 0x0000000000101122ull;
34339920a04SFabiano Rosas     cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull;
34439920a04SFabiano Rosas     cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull;
34539920a04SFabiano Rosas     cpu->isar.id_aa64pfr0  = 0x1100000010111112ull; /* GIC filled in later */
34639920a04SFabiano Rosas     cpu->isar.id_aa64pfr1  = 0x0000000000000010ull;
34739920a04SFabiano Rosas     cpu->id_afr0       = 0x00000000;
34839920a04SFabiano Rosas     cpu->isar.id_dfr0  = 0x04010088;
34939920a04SFabiano Rosas     cpu->isar.id_isar0 = 0x02101110;
35039920a04SFabiano Rosas     cpu->isar.id_isar1 = 0x13112111;
35139920a04SFabiano Rosas     cpu->isar.id_isar2 = 0x21232042;
35239920a04SFabiano Rosas     cpu->isar.id_isar3 = 0x01112131;
35339920a04SFabiano Rosas     cpu->isar.id_isar4 = 0x00010142;
35439920a04SFabiano Rosas     cpu->isar.id_isar5 = 0x01011121;
35539920a04SFabiano Rosas     cpu->isar.id_isar6 = 0x00000010;
35639920a04SFabiano Rosas     cpu->isar.id_mmfr0 = 0x10201105;
35739920a04SFabiano Rosas     cpu->isar.id_mmfr1 = 0x40000000;
35839920a04SFabiano Rosas     cpu->isar.id_mmfr2 = 0x01260000;
35939920a04SFabiano Rosas     cpu->isar.id_mmfr3 = 0x02122211;
36039920a04SFabiano Rosas     cpu->isar.id_mmfr4 = 0x00021110;
36139920a04SFabiano Rosas     cpu->isar.id_pfr0  = 0x10010131;
36239920a04SFabiano Rosas     cpu->isar.id_pfr1  = 0x00010000; /* GIC filled in later */
36339920a04SFabiano Rosas     cpu->isar.id_pfr2  = 0x00000011;
36439920a04SFabiano Rosas     cpu->midr = 0x414fd0b1;          /* r4p1 */
36539920a04SFabiano Rosas     cpu->revidr = 0;
36639920a04SFabiano Rosas 
36739920a04SFabiano Rosas     /* From B2.18 CCSIDR_EL1 */
36839920a04SFabiano Rosas     cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */
36939920a04SFabiano Rosas     cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */
37039920a04SFabiano Rosas     cpu->ccsidr[2] = 0x707fe03a; /* 512KB L2 cache */
37139920a04SFabiano Rosas 
37239920a04SFabiano Rosas     /* From B2.93 SCTLR_EL3 */
37339920a04SFabiano Rosas     cpu->reset_sctlr = 0x30c50838;
37439920a04SFabiano Rosas 
37539920a04SFabiano Rosas     /* From B4.23 ICH_VTR_EL2 */
37639920a04SFabiano Rosas     cpu->gic_num_lrs = 4;
37739920a04SFabiano Rosas     cpu->gic_vpribits = 5;
37839920a04SFabiano Rosas     cpu->gic_vprebits = 5;
37939920a04SFabiano Rosas     cpu->gic_pribits = 5;
38039920a04SFabiano Rosas 
38139920a04SFabiano Rosas     /* From B5.1 AdvSIMD AArch64 register summary */
38239920a04SFabiano Rosas     cpu->isar.mvfr0 = 0x10110222;
38339920a04SFabiano Rosas     cpu->isar.mvfr1 = 0x13211111;
38439920a04SFabiano Rosas     cpu->isar.mvfr2 = 0x00000043;
38539920a04SFabiano Rosas 
38639920a04SFabiano Rosas     /* From D5.1 AArch64 PMU register summary */
38739920a04SFabiano Rosas     cpu->isar.reset_pmcr_el0 = 0x410b3000;
38839920a04SFabiano Rosas }
38939920a04SFabiano Rosas 
39039920a04SFabiano Rosas static void aarch64_a64fx_initfn(Object *obj)
39139920a04SFabiano Rosas {
39239920a04SFabiano Rosas     ARMCPU *cpu = ARM_CPU(obj);
39339920a04SFabiano Rosas 
39439920a04SFabiano Rosas     cpu->dtb_compatible = "arm,a64fx";
39539920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_V8);
39639920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_NEON);
39739920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
39839920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
39939920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL2);
40039920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL3);
40139920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_PMU);
40239920a04SFabiano Rosas     cpu->midr = 0x461f0010;
40339920a04SFabiano Rosas     cpu->revidr = 0x00000000;
40439920a04SFabiano Rosas     cpu->ctr = 0x86668006;
40539920a04SFabiano Rosas     cpu->reset_sctlr = 0x30000180;
40639920a04SFabiano Rosas     cpu->isar.id_aa64pfr0 =   0x0000000101111111; /* No RAS Extensions */
40739920a04SFabiano Rosas     cpu->isar.id_aa64pfr1 = 0x0000000000000000;
40839920a04SFabiano Rosas     cpu->isar.id_aa64dfr0 = 0x0000000010305408;
40939920a04SFabiano Rosas     cpu->isar.id_aa64dfr1 = 0x0000000000000000;
41039920a04SFabiano Rosas     cpu->id_aa64afr0 = 0x0000000000000000;
41139920a04SFabiano Rosas     cpu->id_aa64afr1 = 0x0000000000000000;
41239920a04SFabiano Rosas     cpu->isar.id_aa64mmfr0 = 0x0000000000001122;
41339920a04SFabiano Rosas     cpu->isar.id_aa64mmfr1 = 0x0000000011212100;
41439920a04SFabiano Rosas     cpu->isar.id_aa64mmfr2 = 0x0000000000001011;
41539920a04SFabiano Rosas     cpu->isar.id_aa64isar0 = 0x0000000010211120;
41639920a04SFabiano Rosas     cpu->isar.id_aa64isar1 = 0x0000000000010001;
41739920a04SFabiano Rosas     cpu->isar.id_aa64zfr0 = 0x0000000000000000;
41839920a04SFabiano Rosas     cpu->clidr = 0x0000000080000023;
41939920a04SFabiano Rosas     cpu->ccsidr[0] = 0x7007e01c; /* 64KB L1 dcache */
42039920a04SFabiano Rosas     cpu->ccsidr[1] = 0x2007e01c; /* 64KB L1 icache */
42139920a04SFabiano Rosas     cpu->ccsidr[2] = 0x70ffe07c; /* 8MB L2 cache */
42239920a04SFabiano Rosas     cpu->dcz_blocksize = 6; /* 256 bytes */
42339920a04SFabiano Rosas     cpu->gic_num_lrs = 4;
42439920a04SFabiano Rosas     cpu->gic_vpribits = 5;
42539920a04SFabiano Rosas     cpu->gic_vprebits = 5;
42639920a04SFabiano Rosas     cpu->gic_pribits = 5;
42739920a04SFabiano Rosas 
42839920a04SFabiano Rosas     /* The A64FX supports only 128, 256 and 512 bit vector lengths */
42939920a04SFabiano Rosas     aarch64_add_sve_properties(obj);
43039920a04SFabiano Rosas     cpu->sve_vq.supported = (1 << 0)  /* 128bit */
43139920a04SFabiano Rosas                           | (1 << 1)  /* 256bit */
43239920a04SFabiano Rosas                           | (1 << 3); /* 512bit */
43339920a04SFabiano Rosas 
43439920a04SFabiano Rosas     cpu->isar.reset_pmcr_el0 = 0x46014040;
43539920a04SFabiano Rosas 
43639920a04SFabiano Rosas     /* TODO:  Add A64FX specific HPC extension registers */
43739920a04SFabiano Rosas }
43839920a04SFabiano Rosas 
43939920a04SFabiano Rosas static const ARMCPRegInfo neoverse_n1_cp_reginfo[] = {
44039920a04SFabiano Rosas     { .name = "ATCR_EL1", .state = ARM_CP_STATE_AA64,
44139920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 7, .opc2 = 0,
44239920a04SFabiano Rosas       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
44339920a04SFabiano Rosas     { .name = "ATCR_EL2", .state = ARM_CP_STATE_AA64,
44439920a04SFabiano Rosas       .opc0 = 3, .opc1 = 4, .crn = 15, .crm = 7, .opc2 = 0,
44539920a04SFabiano Rosas       .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
44639920a04SFabiano Rosas     { .name = "ATCR_EL3", .state = ARM_CP_STATE_AA64,
44739920a04SFabiano Rosas       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 7, .opc2 = 0,
44839920a04SFabiano Rosas       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
44939920a04SFabiano Rosas     { .name = "ATCR_EL12", .state = ARM_CP_STATE_AA64,
45039920a04SFabiano Rosas       .opc0 = 3, .opc1 = 5, .crn = 15, .crm = 7, .opc2 = 0,
45139920a04SFabiano Rosas       .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
45239920a04SFabiano Rosas     { .name = "AVTCR_EL2", .state = ARM_CP_STATE_AA64,
45339920a04SFabiano Rosas       .opc0 = 3, .opc1 = 4, .crn = 15, .crm = 7, .opc2 = 1,
45439920a04SFabiano Rosas       .access = PL2_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
45539920a04SFabiano Rosas     { .name = "CPUACTLR_EL1", .state = ARM_CP_STATE_AA64,
45639920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 0,
45739920a04SFabiano Rosas       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
45839920a04SFabiano Rosas     { .name = "CPUACTLR2_EL1", .state = ARM_CP_STATE_AA64,
45939920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 1,
46039920a04SFabiano Rosas       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
46139920a04SFabiano Rosas     { .name = "CPUACTLR3_EL1", .state = ARM_CP_STATE_AA64,
46239920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 2,
46339920a04SFabiano Rosas       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
46439920a04SFabiano Rosas     /*
46539920a04SFabiano Rosas      * Report CPUCFR_EL1.SCU as 1, as we do not implement the DSU
46639920a04SFabiano Rosas      * (and in particular its system registers).
46739920a04SFabiano Rosas      */
46839920a04SFabiano Rosas     { .name = "CPUCFR_EL1", .state = ARM_CP_STATE_AA64,
46939920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 0, .opc2 = 0,
47039920a04SFabiano Rosas       .access = PL1_R, .type = ARM_CP_CONST, .resetvalue = 4 },
47139920a04SFabiano Rosas     { .name = "CPUECTLR_EL1", .state = ARM_CP_STATE_AA64,
47239920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 4,
47339920a04SFabiano Rosas       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0x961563010 },
47439920a04SFabiano Rosas     { .name = "CPUPCR_EL3", .state = ARM_CP_STATE_AA64,
47539920a04SFabiano Rosas       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 1,
47639920a04SFabiano Rosas       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
47739920a04SFabiano Rosas     { .name = "CPUPMR_EL3", .state = ARM_CP_STATE_AA64,
47839920a04SFabiano Rosas       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 3,
47939920a04SFabiano Rosas       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
48039920a04SFabiano Rosas     { .name = "CPUPOR_EL3", .state = ARM_CP_STATE_AA64,
48139920a04SFabiano Rosas       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 2,
48239920a04SFabiano Rosas       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
48339920a04SFabiano Rosas     { .name = "CPUPSELR_EL3", .state = ARM_CP_STATE_AA64,
48439920a04SFabiano Rosas       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 8, .opc2 = 0,
48539920a04SFabiano Rosas       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
48639920a04SFabiano Rosas     { .name = "CPUPWRCTLR_EL1", .state = ARM_CP_STATE_AA64,
48739920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 7,
48839920a04SFabiano Rosas       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
48939920a04SFabiano Rosas     { .name = "ERXPFGCDN_EL1", .state = ARM_CP_STATE_AA64,
49039920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 2,
49139920a04SFabiano Rosas       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
49239920a04SFabiano Rosas     { .name = "ERXPFGCTL_EL1", .state = ARM_CP_STATE_AA64,
49339920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 1,
49439920a04SFabiano Rosas       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
49539920a04SFabiano Rosas     { .name = "ERXPFGF_EL1", .state = ARM_CP_STATE_AA64,
49639920a04SFabiano Rosas       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 2, .opc2 = 0,
49739920a04SFabiano Rosas       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
49839920a04SFabiano Rosas };
49939920a04SFabiano Rosas 
50039920a04SFabiano Rosas static void define_neoverse_n1_cp_reginfo(ARMCPU *cpu)
50139920a04SFabiano Rosas {
50239920a04SFabiano Rosas     define_arm_cp_regs(cpu, neoverse_n1_cp_reginfo);
50339920a04SFabiano Rosas }
50439920a04SFabiano Rosas 
505c74138c6SPeter Maydell static const ARMCPRegInfo neoverse_v1_cp_reginfo[] = {
506c74138c6SPeter Maydell     { .name = "CPUECTLR2_EL1", .state = ARM_CP_STATE_AA64,
507c74138c6SPeter Maydell       .opc0 = 3, .opc1 = 0, .crn = 15, .crm = 1, .opc2 = 5,
508c74138c6SPeter Maydell       .access = PL1_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
509c74138c6SPeter Maydell     { .name = "CPUPPMCR_EL3", .state = ARM_CP_STATE_AA64,
510c74138c6SPeter Maydell       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 0,
511c74138c6SPeter Maydell       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
512c74138c6SPeter Maydell     { .name = "CPUPPMCR2_EL3", .state = ARM_CP_STATE_AA64,
513c74138c6SPeter Maydell       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 1,
514c74138c6SPeter Maydell       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
515c74138c6SPeter Maydell     { .name = "CPUPPMCR3_EL3", .state = ARM_CP_STATE_AA64,
516c74138c6SPeter Maydell       .opc0 = 3, .opc1 = 6, .crn = 15, .crm = 2, .opc2 = 6,
517c74138c6SPeter Maydell       .access = PL3_RW, .type = ARM_CP_CONST, .resetvalue = 0 },
518c74138c6SPeter Maydell };
519c74138c6SPeter Maydell 
520c74138c6SPeter Maydell static void define_neoverse_v1_cp_reginfo(ARMCPU *cpu)
521c74138c6SPeter Maydell {
522c74138c6SPeter Maydell     /*
523c74138c6SPeter Maydell      * The Neoverse V1 has all of the Neoverse N1's IMPDEF
524c74138c6SPeter Maydell      * registers and a few more of its own.
525c74138c6SPeter Maydell      */
526c74138c6SPeter Maydell     define_arm_cp_regs(cpu, neoverse_n1_cp_reginfo);
527c74138c6SPeter Maydell     define_arm_cp_regs(cpu, neoverse_v1_cp_reginfo);
528c74138c6SPeter Maydell }
529c74138c6SPeter Maydell 
53039920a04SFabiano Rosas static void aarch64_neoverse_n1_initfn(Object *obj)
53139920a04SFabiano Rosas {
53239920a04SFabiano Rosas     ARMCPU *cpu = ARM_CPU(obj);
53339920a04SFabiano Rosas 
53439920a04SFabiano Rosas     cpu->dtb_compatible = "arm,neoverse-n1";
53539920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_V8);
53639920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_NEON);
53739920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
53839920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
53939920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
54039920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL2);
54139920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_EL3);
54239920a04SFabiano Rosas     set_feature(&cpu->env, ARM_FEATURE_PMU);
54339920a04SFabiano Rosas 
54439920a04SFabiano Rosas     /* Ordered by B2.4 AArch64 registers by functional group */
54539920a04SFabiano Rosas     cpu->clidr = 0x82000023;
54639920a04SFabiano Rosas     cpu->ctr = 0x8444c004;
54739920a04SFabiano Rosas     cpu->dcz_blocksize = 4;
54839920a04SFabiano Rosas     cpu->isar.id_aa64dfr0  = 0x0000000110305408ull;
54939920a04SFabiano Rosas     cpu->isar.id_aa64isar0 = 0x0000100010211120ull;
55039920a04SFabiano Rosas     cpu->isar.id_aa64isar1 = 0x0000000000100001ull;
55139920a04SFabiano Rosas     cpu->isar.id_aa64mmfr0 = 0x0000000000101125ull;
55239920a04SFabiano Rosas     cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull;
55339920a04SFabiano Rosas     cpu->isar.id_aa64mmfr2 = 0x0000000000001011ull;
55439920a04SFabiano Rosas     cpu->isar.id_aa64pfr0  = 0x1100000010111112ull; /* GIC filled in later */
55539920a04SFabiano Rosas     cpu->isar.id_aa64pfr1  = 0x0000000000000020ull;
55639920a04SFabiano Rosas     cpu->id_afr0       = 0x00000000;
55739920a04SFabiano Rosas     cpu->isar.id_dfr0  = 0x04010088;
55839920a04SFabiano Rosas     cpu->isar.id_isar0 = 0x02101110;
55939920a04SFabiano Rosas     cpu->isar.id_isar1 = 0x13112111;
56039920a04SFabiano Rosas     cpu->isar.id_isar2 = 0x21232042;
56139920a04SFabiano Rosas     cpu->isar.id_isar3 = 0x01112131;
56239920a04SFabiano Rosas     cpu->isar.id_isar4 = 0x00010142;
56339920a04SFabiano Rosas     cpu->isar.id_isar5 = 0x01011121;
56439920a04SFabiano Rosas     cpu->isar.id_isar6 = 0x00000010;
56539920a04SFabiano Rosas     cpu->isar.id_mmfr0 = 0x10201105;
56639920a04SFabiano Rosas     cpu->isar.id_mmfr1 = 0x40000000;
56739920a04SFabiano Rosas     cpu->isar.id_mmfr2 = 0x01260000;
56839920a04SFabiano Rosas     cpu->isar.id_mmfr3 = 0x02122211;
56939920a04SFabiano Rosas     cpu->isar.id_mmfr4 = 0x00021110;
57039920a04SFabiano Rosas     cpu->isar.id_pfr0  = 0x10010131;
57139920a04SFabiano Rosas     cpu->isar.id_pfr1  = 0x00010000; /* GIC filled in later */
57239920a04SFabiano Rosas     cpu->isar.id_pfr2  = 0x00000011;
57339920a04SFabiano Rosas     cpu->midr = 0x414fd0c1;          /* r4p1 */
57439920a04SFabiano Rosas     cpu->revidr = 0;
57539920a04SFabiano Rosas 
57639920a04SFabiano Rosas     /* From B2.23 CCSIDR_EL1 */
57739920a04SFabiano Rosas     cpu->ccsidr[0] = 0x701fe01a; /* 64KB L1 dcache */
57839920a04SFabiano Rosas     cpu->ccsidr[1] = 0x201fe01a; /* 64KB L1 icache */
57939920a04SFabiano Rosas     cpu->ccsidr[2] = 0x70ffe03a; /* 1MB L2 cache */
58039920a04SFabiano Rosas 
58139920a04SFabiano Rosas     /* From B2.98 SCTLR_EL3 */
58239920a04SFabiano Rosas     cpu->reset_sctlr = 0x30c50838;
58339920a04SFabiano Rosas 
58439920a04SFabiano Rosas     /* From B4.23 ICH_VTR_EL2 */
58539920a04SFabiano Rosas     cpu->gic_num_lrs = 4;
58639920a04SFabiano Rosas     cpu->gic_vpribits = 5;
58739920a04SFabiano Rosas     cpu->gic_vprebits = 5;
58839920a04SFabiano Rosas     cpu->gic_pribits = 5;
58939920a04SFabiano Rosas 
59039920a04SFabiano Rosas     /* From B5.1 AdvSIMD AArch64 register summary */
59139920a04SFabiano Rosas     cpu->isar.mvfr0 = 0x10110222;
59239920a04SFabiano Rosas     cpu->isar.mvfr1 = 0x13211111;
59339920a04SFabiano Rosas     cpu->isar.mvfr2 = 0x00000043;
59439920a04SFabiano Rosas 
59539920a04SFabiano Rosas     /* From D5.1 AArch64 PMU register summary */
59639920a04SFabiano Rosas     cpu->isar.reset_pmcr_el0 = 0x410c3000;
59739920a04SFabiano Rosas 
59839920a04SFabiano Rosas     define_neoverse_n1_cp_reginfo(cpu);
59939920a04SFabiano Rosas }
60039920a04SFabiano Rosas 
601c74138c6SPeter Maydell static void aarch64_neoverse_v1_initfn(Object *obj)
602c74138c6SPeter Maydell {
603c74138c6SPeter Maydell     ARMCPU *cpu = ARM_CPU(obj);
604c74138c6SPeter Maydell 
605c74138c6SPeter Maydell     cpu->dtb_compatible = "arm,neoverse-v1";
606c74138c6SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_V8);
607c74138c6SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_NEON);
608c74138c6SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_GENERIC_TIMER);
609c74138c6SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_AARCH64);
610c74138c6SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_CBAR_RO);
611c74138c6SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL2);
612c74138c6SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_EL3);
613c74138c6SPeter Maydell     set_feature(&cpu->env, ARM_FEATURE_PMU);
614c74138c6SPeter Maydell 
615c74138c6SPeter Maydell     /* Ordered by 3.2.4 AArch64 registers by functional group */
616c74138c6SPeter Maydell     cpu->clidr = 0x82000023;
617c74138c6SPeter Maydell     cpu->ctr = 0xb444c004; /* With DIC and IDC set */
618c74138c6SPeter Maydell     cpu->dcz_blocksize = 4;
619c74138c6SPeter Maydell     cpu->id_aa64afr0 = 0x00000000;
620c74138c6SPeter Maydell     cpu->id_aa64afr1 = 0x00000000;
621c74138c6SPeter Maydell     cpu->isar.id_aa64dfr0  = 0x000001f210305519ull;
622c74138c6SPeter Maydell     cpu->isar.id_aa64dfr1 = 0x00000000;
623c74138c6SPeter Maydell     cpu->isar.id_aa64isar0 = 0x1011111110212120ull; /* with FEAT_RNG */
624c74138c6SPeter Maydell     cpu->isar.id_aa64isar1 = 0x0111000001211032ull;
625c74138c6SPeter Maydell     cpu->isar.id_aa64mmfr0 = 0x0000000000101125ull;
626c74138c6SPeter Maydell     cpu->isar.id_aa64mmfr1 = 0x0000000010212122ull;
627c74138c6SPeter Maydell     cpu->isar.id_aa64mmfr2 = 0x0220011102101011ull;
628c74138c6SPeter Maydell     cpu->isar.id_aa64pfr0  = 0x1101110120111112ull; /* GIC filled in later */
629c74138c6SPeter Maydell     cpu->isar.id_aa64pfr1  = 0x0000000000000020ull;
630c74138c6SPeter Maydell     cpu->id_afr0       = 0x00000000;
631c74138c6SPeter Maydell     cpu->isar.id_dfr0  = 0x15011099;
632c74138c6SPeter Maydell     cpu->isar.id_isar0 = 0x02101110;
633c74138c6SPeter Maydell     cpu->isar.id_isar1 = 0x13112111;
634c74138c6SPeter Maydell     cpu->isar.id_isar2 = 0x21232042;
635c74138c6SPeter Maydell     cpu->isar.id_isar3 = 0x01112131;
636c74138c6SPeter Maydell     cpu->isar.id_isar4 = 0x00010142;
637c74138c6SPeter Maydell     cpu->isar.id_isar5 = 0x11011121;
638c74138c6SPeter Maydell     cpu->isar.id_isar6 = 0x01100111;
639c74138c6SPeter Maydell     cpu->isar.id_mmfr0 = 0x10201105;
640c74138c6SPeter Maydell     cpu->isar.id_mmfr1 = 0x40000000;
641c74138c6SPeter Maydell     cpu->isar.id_mmfr2 = 0x01260000;
642c74138c6SPeter Maydell     cpu->isar.id_mmfr3 = 0x02122211;
643c74138c6SPeter Maydell     cpu->isar.id_mmfr4 = 0x01021110;
644c74138c6SPeter Maydell     cpu->isar.id_pfr0  = 0x21110131;
645c74138c6SPeter Maydell     cpu->isar.id_pfr1  = 0x00010000; /* GIC filled in later */
646c74138c6SPeter Maydell     cpu->isar.id_pfr2  = 0x00000011;
647c74138c6SPeter Maydell     cpu->midr = 0x411FD402;          /* r1p2 */
648c74138c6SPeter Maydell     cpu->revidr = 0;
649c74138c6SPeter Maydell 
650c74138c6SPeter Maydell     /*
651c74138c6SPeter Maydell      * The Neoverse-V1 r1p2 TRM lists 32-bit format CCSIDR_EL1 values,
652c74138c6SPeter Maydell      * but also says it implements CCIDX, which means they should be
653c74138c6SPeter Maydell      * 64-bit format. So we here use values which are based on the textual
654c74138c6SPeter Maydell      * information in chapter 2 of the TRM (and on the fact that
655c74138c6SPeter Maydell      * sets * associativity * linesize == cachesize).
656c74138c6SPeter Maydell      *
657c74138c6SPeter Maydell      * The 64-bit CCSIDR_EL1 format is:
658c74138c6SPeter Maydell      *   [55:32] number of sets - 1
659c74138c6SPeter Maydell      *   [23:3]  associativity - 1
660c74138c6SPeter Maydell      *   [2:0]   log2(linesize) - 4
661c74138c6SPeter Maydell      *           so 0 == 16 bytes, 1 == 32 bytes, 2 == 64 bytes, etc
662c74138c6SPeter Maydell      *
663c74138c6SPeter Maydell      * L1: 4-way set associative 64-byte line size, total size 64K,
664c74138c6SPeter Maydell      * so sets is 256.
665c74138c6SPeter Maydell      *
666c74138c6SPeter Maydell      * L2: 8-way set associative, 64 byte line size, either 512K or 1MB.
667c74138c6SPeter Maydell      * We pick 1MB, so this has 2048 sets.
668c74138c6SPeter Maydell      *
669c74138c6SPeter Maydell      * L3: No L3 (this matches the CLIDR_EL1 value).
670c74138c6SPeter Maydell      */
671c74138c6SPeter Maydell     cpu->ccsidr[0] = 0x000000ff0000001aull; /* 64KB L1 dcache */
672c74138c6SPeter Maydell     cpu->ccsidr[1] = 0x000000ff0000001aull; /* 64KB L1 icache */
673c74138c6SPeter Maydell     cpu->ccsidr[2] = 0x000007ff0000003aull; /* 1MB L2 cache */
674c74138c6SPeter Maydell 
675c74138c6SPeter Maydell     /* From 3.2.115 SCTLR_EL3 */
676c74138c6SPeter Maydell     cpu->reset_sctlr = 0x30c50838;
677c74138c6SPeter Maydell 
678c74138c6SPeter Maydell     /* From 3.4.8 ICC_CTLR_EL3 and 3.4.23 ICH_VTR_EL2 */
679c74138c6SPeter Maydell     cpu->gic_num_lrs = 4;
680c74138c6SPeter Maydell     cpu->gic_vpribits = 5;
681c74138c6SPeter Maydell     cpu->gic_vprebits = 5;
682c74138c6SPeter Maydell     cpu->gic_pribits = 5;
683c74138c6SPeter Maydell 
684c74138c6SPeter Maydell     /* From 3.5.1 AdvSIMD AArch64 register summary */
685c74138c6SPeter Maydell     cpu->isar.mvfr0 = 0x10110222;
686c74138c6SPeter Maydell     cpu->isar.mvfr1 = 0x13211111;
687c74138c6SPeter Maydell     cpu->isar.mvfr2 = 0x00000043;
688c74138c6SPeter Maydell 
689c74138c6SPeter Maydell     /* From 3.7.5 ID_AA64ZFR0_EL1 */
690c74138c6SPeter Maydell     cpu->isar.id_aa64zfr0 = 0x0000100000100000;
691c74138c6SPeter Maydell     cpu->sve_vq.supported = (1 << 0)  /* 128bit */
692c74138c6SPeter Maydell                             | (1 << 1);  /* 256bit */
693c74138c6SPeter Maydell 
694c74138c6SPeter Maydell     /* From 5.5.1 AArch64 PMU register summary */
695c74138c6SPeter Maydell     cpu->isar.reset_pmcr_el0 = 0x41213000;
696c74138c6SPeter Maydell 
697c74138c6SPeter Maydell     define_neoverse_v1_cp_reginfo(cpu);
698c74138c6SPeter Maydell 
699c74138c6SPeter Maydell     aarch64_add_pauth_properties(obj);
700c74138c6SPeter Maydell     aarch64_add_sve_properties(obj);
701c74138c6SPeter Maydell }
702c74138c6SPeter Maydell 
70339920a04SFabiano Rosas /*
70439920a04SFabiano Rosas  * -cpu max: a CPU with as many features enabled as our emulation supports.
70520cf68efSClaudio Fontana  * The version of '-cpu max' for qemu-system-arm is defined in cpu32.c;
70639920a04SFabiano Rosas  * this only needs to handle 64 bits.
70739920a04SFabiano Rosas  */
70839920a04SFabiano Rosas void aarch64_max_tcg_initfn(Object *obj)
70939920a04SFabiano Rosas {
71039920a04SFabiano Rosas     ARMCPU *cpu = ARM_CPU(obj);
71139920a04SFabiano Rosas     uint64_t t;
71239920a04SFabiano Rosas     uint32_t u;
71339920a04SFabiano Rosas 
71439920a04SFabiano Rosas     /*
71539920a04SFabiano Rosas      * Reset MIDR so the guest doesn't mistake our 'max' CPU type for a real
71639920a04SFabiano Rosas      * one and try to apply errata workarounds or use impdef features we
71739920a04SFabiano Rosas      * don't provide.
71839920a04SFabiano Rosas      * An IMPLEMENTER field of 0 means "reserved for software use";
71939920a04SFabiano Rosas      * ARCHITECTURE must be 0xf indicating "v7 or later, check ID registers
72039920a04SFabiano Rosas      * to see which features are present";
72139920a04SFabiano Rosas      * the VARIANT, PARTNUM and REVISION fields are all implementation
72239920a04SFabiano Rosas      * defined and we choose to define PARTNUM just in case guest
72339920a04SFabiano Rosas      * code needs to distinguish this QEMU CPU from other software
72439920a04SFabiano Rosas      * implementations, though this shouldn't be needed.
72539920a04SFabiano Rosas      */
72639920a04SFabiano Rosas     t = FIELD_DP64(0, MIDR_EL1, IMPLEMENTER, 0);
72739920a04SFabiano Rosas     t = FIELD_DP64(t, MIDR_EL1, ARCHITECTURE, 0xf);
72839920a04SFabiano Rosas     t = FIELD_DP64(t, MIDR_EL1, PARTNUM, 'Q');
72939920a04SFabiano Rosas     t = FIELD_DP64(t, MIDR_EL1, VARIANT, 0);
73039920a04SFabiano Rosas     t = FIELD_DP64(t, MIDR_EL1, REVISION, 0);
73139920a04SFabiano Rosas     cpu->midr = t;
73239920a04SFabiano Rosas 
73339920a04SFabiano Rosas     /*
73439920a04SFabiano Rosas      * We're going to set FEAT_S2FWB, which mandates that CLIDR_EL1.{LoUU,LoUIS}
73539920a04SFabiano Rosas      * are zero.
73639920a04SFabiano Rosas      */
73739920a04SFabiano Rosas     u = cpu->clidr;
73839920a04SFabiano Rosas     u = FIELD_DP32(u, CLIDR_EL1, LOUIS, 0);
73939920a04SFabiano Rosas     u = FIELD_DP32(u, CLIDR_EL1, LOUU, 0);
74039920a04SFabiano Rosas     cpu->clidr = u;
74139920a04SFabiano Rosas 
74239920a04SFabiano Rosas     t = cpu->isar.id_aa64isar0;
74339920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, AES, 2);      /* FEAT_PMULL */
74439920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, SHA1, 1);     /* FEAT_SHA1 */
74539920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, SHA2, 2);     /* FEAT_SHA512 */
74639920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, CRC32, 1);
74739920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, ATOMIC, 2);   /* FEAT_LSE */
74839920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, RDM, 1);      /* FEAT_RDM */
74939920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, SHA3, 1);     /* FEAT_SHA3 */
75039920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, SM3, 1);      /* FEAT_SM3 */
75139920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, SM4, 1);      /* FEAT_SM4 */
75239920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, DP, 1);       /* FEAT_DotProd */
75339920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, FHM, 1);      /* FEAT_FHM */
75439920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, TS, 2);       /* FEAT_FlagM2 */
75539920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, TLB, 2);      /* FEAT_TLBIRANGE */
75639920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR0, RNDR, 1);     /* FEAT_RNG */
75739920a04SFabiano Rosas     cpu->isar.id_aa64isar0 = t;
75839920a04SFabiano Rosas 
75939920a04SFabiano Rosas     t = cpu->isar.id_aa64isar1;
76039920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, DPB, 2);      /* FEAT_DPB2 */
76139920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, JSCVT, 1);    /* FEAT_JSCVT */
76239920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, FCMA, 1);     /* FEAT_FCMA */
76339920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, LRCPC, 2);    /* FEAT_LRCPC2 */
76439920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, FRINTTS, 1);  /* FEAT_FRINTTS */
76539920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, SB, 1);       /* FEAT_SB */
76639920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, SPECRES, 1);  /* FEAT_SPECRES */
76739920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, BF16, 1);     /* FEAT_BF16 */
76839920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, DGH, 1);      /* FEAT_DGH */
76939920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ISAR1, I8MM, 1);     /* FEAT_I8MM */
77039920a04SFabiano Rosas     cpu->isar.id_aa64isar1 = t;
77139920a04SFabiano Rosas 
77239920a04SFabiano Rosas     t = cpu->isar.id_aa64pfr0;
77339920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR0, FP, 1);        /* FEAT_FP16 */
77439920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR0, ADVSIMD, 1);   /* FEAT_FP16 */
77539920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR0, RAS, 2);       /* FEAT_RASv1p1 + FEAT_DoubleFault */
77639920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR0, SVE, 1);
77739920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR0, SEL2, 1);      /* FEAT_SEL2 */
77839920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR0, DIT, 1);       /* FEAT_DIT */
77939920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR0, CSV2, 2);      /* FEAT_CSV2_2 */
78039920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR0, CSV3, 1);      /* FEAT_CSV3 */
78139920a04SFabiano Rosas     cpu->isar.id_aa64pfr0 = t;
78239920a04SFabiano Rosas 
78339920a04SFabiano Rosas     t = cpu->isar.id_aa64pfr1;
78439920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR1, BT, 1);        /* FEAT_BTI */
78539920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR1, SSBS, 2);      /* FEAT_SSBS2 */
78639920a04SFabiano Rosas     /*
78739920a04SFabiano Rosas      * Begin with full support for MTE. This will be downgraded to MTE=0
78839920a04SFabiano Rosas      * during realize if the board provides no tag memory, much like
78939920a04SFabiano Rosas      * we do for EL2 with the virtualization=on property.
79039920a04SFabiano Rosas      */
79139920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR1, MTE, 3);       /* FEAT_MTE3 */
79239920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR1, RAS_FRAC, 0);  /* FEAT_RASv1p1 + FEAT_DoubleFault */
79339920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR1, SME, 1);       /* FEAT_SME */
79439920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64PFR1, CSV2_FRAC, 0); /* FEAT_CSV2_2 */
79539920a04SFabiano Rosas     cpu->isar.id_aa64pfr1 = t;
79639920a04SFabiano Rosas 
79739920a04SFabiano Rosas     t = cpu->isar.id_aa64mmfr0;
79839920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR0, PARANGE, 6); /* FEAT_LPA: 52 bits */
79939920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN16, 1);   /* 16k pages supported */
80039920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN16_2, 2); /* 16k stage2 supported */
80139920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN64_2, 2); /* 64k stage2 supported */
80239920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR0, TGRAN4_2, 2);  /*  4k stage2 supported */
80339920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR0, FGT, 1);       /* FEAT_FGT */
80439920a04SFabiano Rosas     cpu->isar.id_aa64mmfr0 = t;
80539920a04SFabiano Rosas 
80639920a04SFabiano Rosas     t = cpu->isar.id_aa64mmfr1;
80739920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR1, HAFDBS, 2);   /* FEAT_HAFDBS */
80839920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR1, VMIDBITS, 2); /* FEAT_VMID16 */
80939920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR1, VH, 1);       /* FEAT_VHE */
81039920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR1, HPDS, 1);     /* FEAT_HPDS */
81139920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR1, LO, 1);       /* FEAT_LOR */
81239920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR1, PAN, 3);      /* FEAT_PAN3 */
81339920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR1, XNX, 1);      /* FEAT_XNX */
81439920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR1, ETS, 1);      /* FEAT_ETS */
81539920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR1, HCX, 1);      /* FEAT_HCX */
81639920a04SFabiano Rosas     cpu->isar.id_aa64mmfr1 = t;
81739920a04SFabiano Rosas 
81839920a04SFabiano Rosas     t = cpu->isar.id_aa64mmfr2;
81939920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, CNP, 1);      /* FEAT_TTCNP */
82039920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, UAO, 1);      /* FEAT_UAO */
82139920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, IESB, 1);     /* FEAT_IESB */
82239920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, VARANGE, 1);  /* FEAT_LVA */
82339920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, ST, 1);       /* FEAT_TTST */
82459b6b42cSRichard Henderson     t = FIELD_DP64(t, ID_AA64MMFR2, AT, 1);       /* FEAT_LSE2 */
82539920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, IDS, 1);      /* FEAT_IDST */
82639920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, FWB, 1);      /* FEAT_S2FWB */
82739920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, TTL, 1);      /* FEAT_TTL */
82839920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, BBM, 2);      /* FEAT_BBM at level 2 */
82939920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, EVT, 2);      /* FEAT_EVT */
83039920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64MMFR2, E0PD, 1);     /* FEAT_E0PD */
83139920a04SFabiano Rosas     cpu->isar.id_aa64mmfr2 = t;
83239920a04SFabiano Rosas 
83339920a04SFabiano Rosas     t = cpu->isar.id_aa64zfr0;
83439920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ZFR0, SVEVER, 1);
83539920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ZFR0, AES, 2);       /* FEAT_SVE_PMULL128 */
83639920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ZFR0, BITPERM, 1);   /* FEAT_SVE_BitPerm */
83739920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ZFR0, BFLOAT16, 1);  /* FEAT_BF16 */
83839920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ZFR0, SHA3, 1);      /* FEAT_SVE_SHA3 */
83939920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ZFR0, SM4, 1);       /* FEAT_SVE_SM4 */
84039920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ZFR0, I8MM, 1);      /* FEAT_I8MM */
84139920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ZFR0, F32MM, 1);     /* FEAT_F32MM */
84239920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64ZFR0, F64MM, 1);     /* FEAT_F64MM */
84339920a04SFabiano Rosas     cpu->isar.id_aa64zfr0 = t;
84439920a04SFabiano Rosas 
84539920a04SFabiano Rosas     t = cpu->isar.id_aa64dfr0;
84639920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64DFR0, DEBUGVER, 9);  /* FEAT_Debugv8p4 */
84739920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64DFR0, PMUVER, 6);    /* FEAT_PMUv3p5 */
84839920a04SFabiano Rosas     cpu->isar.id_aa64dfr0 = t;
84939920a04SFabiano Rosas 
85039920a04SFabiano Rosas     t = cpu->isar.id_aa64smfr0;
85139920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64SMFR0, F32F32, 1);   /* FEAT_SME */
85239920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64SMFR0, B16F32, 1);   /* FEAT_SME */
85339920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64SMFR0, F16F32, 1);   /* FEAT_SME */
85439920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64SMFR0, I8I32, 0xf);  /* FEAT_SME */
85539920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64SMFR0, F64F64, 1);   /* FEAT_SME_F64F64 */
85639920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64SMFR0, I16I64, 0xf); /* FEAT_SME_I16I64 */
85739920a04SFabiano Rosas     t = FIELD_DP64(t, ID_AA64SMFR0, FA64, 1);     /* FEAT_SME_FA64 */
85839920a04SFabiano Rosas     cpu->isar.id_aa64smfr0 = t;
85939920a04SFabiano Rosas 
86039920a04SFabiano Rosas     /* Replicate the same data to the 32-bit id registers.  */
86139920a04SFabiano Rosas     aa32_max_features(cpu);
86239920a04SFabiano Rosas 
86339920a04SFabiano Rosas #ifdef CONFIG_USER_ONLY
86439920a04SFabiano Rosas     /*
86539920a04SFabiano Rosas      * For usermode -cpu max we can use a larger and more efficient DCZ
86639920a04SFabiano Rosas      * blocksize since we don't have to follow what the hardware does.
86739920a04SFabiano Rosas      */
86839920a04SFabiano Rosas     cpu->ctr = 0x80038003; /* 32 byte I and D cacheline size, VIPT icache */
86939920a04SFabiano Rosas     cpu->dcz_blocksize = 7; /*  512 bytes */
87039920a04SFabiano Rosas #endif
871*851ec6ebSRichard Henderson     cpu->gm_blocksize = 6;  /*  256 bytes */
87239920a04SFabiano Rosas 
87339920a04SFabiano Rosas     cpu->sve_vq.supported = MAKE_64BIT_MASK(0, ARM_MAX_VQ);
87439920a04SFabiano Rosas     cpu->sme_vq.supported = SVE_VQ_POW2_MAP;
87539920a04SFabiano Rosas 
87639920a04SFabiano Rosas     aarch64_add_pauth_properties(obj);
87739920a04SFabiano Rosas     aarch64_add_sve_properties(obj);
87839920a04SFabiano Rosas     aarch64_add_sme_properties(obj);
87939920a04SFabiano Rosas     object_property_add(obj, "sve-max-vq", "uint32", cpu_max_get_sve_max_vq,
88039920a04SFabiano Rosas                         cpu_max_set_sve_max_vq, NULL, NULL);
881a834d547SRichard Henderson     object_property_add_bool(obj, "x-rme", cpu_arm_get_rme, cpu_arm_set_rme);
882a834d547SRichard Henderson     object_property_add(obj, "x-l0gptsz", "uint32", cpu_max_get_l0gptsz,
883a834d547SRichard Henderson                         cpu_max_set_l0gptsz, NULL, NULL);
88439920a04SFabiano Rosas     qdev_property_add_static(DEVICE(obj), &arm_cpu_lpa2_property);
88539920a04SFabiano Rosas }
88639920a04SFabiano Rosas 
88739920a04SFabiano Rosas static const ARMCPUInfo aarch64_cpus[] = {
88839920a04SFabiano Rosas     { .name = "cortex-a35",         .initfn = aarch64_a35_initfn },
88939920a04SFabiano Rosas     { .name = "cortex-a55",         .initfn = aarch64_a55_initfn },
89039920a04SFabiano Rosas     { .name = "cortex-a72",         .initfn = aarch64_a72_initfn },
89139920a04SFabiano Rosas     { .name = "cortex-a76",         .initfn = aarch64_a76_initfn },
89239920a04SFabiano Rosas     { .name = "a64fx",              .initfn = aarch64_a64fx_initfn },
89339920a04SFabiano Rosas     { .name = "neoverse-n1",        .initfn = aarch64_neoverse_n1_initfn },
894c74138c6SPeter Maydell     { .name = "neoverse-v1",        .initfn = aarch64_neoverse_v1_initfn },
89539920a04SFabiano Rosas };
89639920a04SFabiano Rosas 
89739920a04SFabiano Rosas static void aarch64_cpu_register_types(void)
89839920a04SFabiano Rosas {
89939920a04SFabiano Rosas     size_t i;
90039920a04SFabiano Rosas 
90139920a04SFabiano Rosas     for (i = 0; i < ARRAY_SIZE(aarch64_cpus); ++i) {
90239920a04SFabiano Rosas         aarch64_cpu_register(&aarch64_cpus[i]);
90339920a04SFabiano Rosas     }
90439920a04SFabiano Rosas }
90539920a04SFabiano Rosas 
90639920a04SFabiano Rosas type_init(aarch64_cpu_register_types)
907