1 /* 2 * QEMU Alpha CPU 3 * 4 * Copyright (c) 2007 Jocelyn Mayer 5 * Copyright (c) 2012 SUSE LINUX Products GmbH 6 * 7 * This library is free software; you can redistribute it and/or 8 * modify it under the terms of the GNU Lesser General Public 9 * License as published by the Free Software Foundation; either 10 * version 2.1 of the License, or (at your option) any later version. 11 * 12 * This library is distributed in the hope that it will be useful, 13 * but WITHOUT ANY WARRANTY; without even the implied warranty of 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 15 * Lesser General Public License for more details. 16 * 17 * You should have received a copy of the GNU Lesser General Public 18 * License along with this library; if not, see 19 * <http://www.gnu.org/licenses/lgpl-2.1.html> 20 */ 21 22 #include "qemu/osdep.h" 23 #include "qapi/error.h" 24 #include "qemu/qemu-print.h" 25 #include "cpu.h" 26 #include "exec/exec-all.h" 27 #include "exec/translation-block.h" 28 #include "fpu/softfloat.h" 29 30 31 static void alpha_cpu_set_pc(CPUState *cs, vaddr value) 32 { 33 CPUAlphaState *env = cpu_env(cs); 34 env->pc = value; 35 } 36 37 static vaddr alpha_cpu_get_pc(CPUState *cs) 38 { 39 CPUAlphaState *env = cpu_env(cs); 40 return env->pc; 41 } 42 43 static void alpha_cpu_synchronize_from_tb(CPUState *cs, 44 const TranslationBlock *tb) 45 { 46 /* The program counter is always up to date with CF_PCREL. */ 47 if (!(tb_cflags(tb) & CF_PCREL)) { 48 CPUAlphaState *env = cpu_env(cs); 49 env->pc = tb->pc; 50 } 51 } 52 53 static void alpha_restore_state_to_opc(CPUState *cs, 54 const TranslationBlock *tb, 55 const uint64_t *data) 56 { 57 CPUAlphaState *env = cpu_env(cs); 58 59 if (tb_cflags(tb) & CF_PCREL) { 60 env->pc = (env->pc & TARGET_PAGE_MASK) | data[0]; 61 } else { 62 env->pc = data[0]; 63 } 64 } 65 66 #ifndef CONFIG_USER_ONLY 67 static bool alpha_cpu_has_work(CPUState *cs) 68 { 69 /* Here we are checking to see if the CPU should wake up from HALT. 70 We will have gotten into this state only for WTINT from PALmode. */ 71 /* ??? I'm not sure how the IPL state works with WTINT to keep a CPU 72 asleep even if (some) interrupts have been asserted. For now, 73 assume that if a CPU really wants to stay asleep, it will mask 74 interrupts at the chipset level, which will prevent these bits 75 from being set in the first place. */ 76 return cs->interrupt_request & (CPU_INTERRUPT_HARD 77 | CPU_INTERRUPT_TIMER 78 | CPU_INTERRUPT_SMP 79 | CPU_INTERRUPT_MCHK); 80 } 81 #endif /* !CONFIG_USER_ONLY */ 82 83 static int alpha_cpu_mmu_index(CPUState *cs, bool ifetch) 84 { 85 return alpha_env_mmu_index(cpu_env(cs)); 86 } 87 88 static void alpha_cpu_disas_set_info(CPUState *cpu, disassemble_info *info) 89 { 90 info->endian = BFD_ENDIAN_LITTLE; 91 info->mach = bfd_mach_alpha_ev6; 92 info->print_insn = print_insn_alpha; 93 } 94 95 static void alpha_cpu_realizefn(DeviceState *dev, Error **errp) 96 { 97 CPUState *cs = CPU(dev); 98 AlphaCPUClass *acc = ALPHA_CPU_GET_CLASS(dev); 99 Error *local_err = NULL; 100 101 #ifndef CONFIG_USER_ONLY 102 /* Use pc-relative instructions in system-mode */ 103 cs->tcg_cflags |= CF_PCREL; 104 #endif 105 106 cpu_exec_realizefn(cs, &local_err); 107 if (local_err != NULL) { 108 error_propagate(errp, local_err); 109 return; 110 } 111 112 qemu_init_vcpu(cs); 113 114 acc->parent_realize(dev, errp); 115 } 116 117 /* Models */ 118 typedef struct AlphaCPUAlias { 119 const char *alias; 120 const char *typename; 121 } AlphaCPUAlias; 122 123 static const AlphaCPUAlias alpha_cpu_aliases[] = { 124 { "21064", ALPHA_CPU_TYPE_NAME("ev4") }, 125 { "21164", ALPHA_CPU_TYPE_NAME("ev5") }, 126 { "21164a", ALPHA_CPU_TYPE_NAME("ev56") }, 127 { "21164pc", ALPHA_CPU_TYPE_NAME("pca56") }, 128 { "21264", ALPHA_CPU_TYPE_NAME("ev6") }, 129 { "21264a", ALPHA_CPU_TYPE_NAME("ev67") }, 130 }; 131 132 static ObjectClass *alpha_cpu_class_by_name(const char *cpu_model) 133 { 134 ObjectClass *oc; 135 char *typename; 136 int i; 137 138 oc = object_class_by_name(cpu_model); 139 if (oc != NULL && object_class_dynamic_cast(oc, TYPE_ALPHA_CPU) != NULL) { 140 return oc; 141 } 142 143 for (i = 0; i < ARRAY_SIZE(alpha_cpu_aliases); i++) { 144 if (strcmp(cpu_model, alpha_cpu_aliases[i].alias) == 0) { 145 oc = object_class_by_name(alpha_cpu_aliases[i].typename); 146 assert(oc != NULL && !object_class_is_abstract(oc)); 147 return oc; 148 } 149 } 150 151 typename = g_strdup_printf(ALPHA_CPU_TYPE_NAME("%s"), cpu_model); 152 oc = object_class_by_name(typename); 153 g_free(typename); 154 155 return oc; 156 } 157 158 static void ev4_cpu_initfn(Object *obj) 159 { 160 cpu_env(CPU(obj))->implver = IMPLVER_2106x; 161 } 162 163 static void ev5_cpu_initfn(Object *obj) 164 { 165 cpu_env(CPU(obj))->implver = IMPLVER_21164; 166 } 167 168 static void ev56_cpu_initfn(Object *obj) 169 { 170 cpu_env(CPU(obj))->amask |= AMASK_BWX; 171 } 172 173 static void pca56_cpu_initfn(Object *obj) 174 { 175 cpu_env(CPU(obj))->amask |= AMASK_MVI; 176 } 177 178 static void ev6_cpu_initfn(Object *obj) 179 { 180 CPUAlphaState *env = cpu_env(CPU(obj)); 181 182 env->implver = IMPLVER_21264; 183 env->amask = AMASK_BWX | AMASK_FIX | AMASK_MVI | AMASK_TRAP; 184 } 185 186 static void ev67_cpu_initfn(Object *obj) 187 { 188 cpu_env(CPU(obj))->amask |= AMASK_CIX | AMASK_PREFETCH; 189 } 190 191 static void alpha_cpu_initfn(Object *obj) 192 { 193 CPUAlphaState *env = cpu_env(CPU(obj)); 194 195 /* TODO all this should be done in reset, not init */ 196 197 env->lock_addr = -1; 198 199 /* 200 * TODO: this is incorrect. The Alpha Architecture Handbook version 4 201 * describes NaN propagation in section 4.7.10.4. We should prefer 202 * the operand in Fb (whether it is a QNaN or an SNaN), then the 203 * operand in Fa. That is float_2nan_prop_ba. 204 */ 205 set_float_2nan_prop_rule(float_2nan_prop_x87, &env->fp_status); 206 /* Default NaN: sign bit clear, msb frac bit set */ 207 set_float_default_nan_pattern(0b01000000, &env->fp_status); 208 /* 209 * TODO: this is incorrect. The Alpha Architecture Handbook version 4 210 * section 4.7.7.11 says that we flush to zero for underflow cases, so 211 * this should be float_ftz_after_rounding to match the 212 * tininess_after_rounding (which is specified in section 4.7.5). 213 */ 214 set_float_ftz_detection(float_ftz_before_rounding, &env->fp_status); 215 #if defined(CONFIG_USER_ONLY) 216 env->flags = ENV_FLAG_PS_USER | ENV_FLAG_FEN; 217 cpu_alpha_store_fpcr(env, (uint64_t)(FPCR_INVD | FPCR_DZED | FPCR_OVFD 218 | FPCR_UNFD | FPCR_INED | FPCR_DNOD 219 | FPCR_DYN_NORMAL) << 32); 220 #else 221 env->flags = ENV_FLAG_PAL_MODE | ENV_FLAG_FEN; 222 #endif 223 } 224 225 #ifndef CONFIG_USER_ONLY 226 #include "hw/core/sysemu-cpu-ops.h" 227 228 static const struct SysemuCPUOps alpha_sysemu_ops = { 229 .has_work = alpha_cpu_has_work, 230 .get_phys_page_debug = alpha_cpu_get_phys_page_debug, 231 }; 232 #endif 233 234 #include "accel/tcg/cpu-ops.h" 235 236 static const TCGCPUOps alpha_tcg_ops = { 237 .initialize = alpha_translate_init, 238 .translate_code = alpha_translate_code, 239 .synchronize_from_tb = alpha_cpu_synchronize_from_tb, 240 .restore_state_to_opc = alpha_restore_state_to_opc, 241 242 #ifdef CONFIG_USER_ONLY 243 .record_sigsegv = alpha_cpu_record_sigsegv, 244 .record_sigbus = alpha_cpu_record_sigbus, 245 #else 246 .tlb_fill = alpha_cpu_tlb_fill, 247 .cpu_exec_interrupt = alpha_cpu_exec_interrupt, 248 .cpu_exec_halt = alpha_cpu_has_work, 249 .do_interrupt = alpha_cpu_do_interrupt, 250 .do_transaction_failed = alpha_cpu_do_transaction_failed, 251 .do_unaligned_access = alpha_cpu_do_unaligned_access, 252 #endif /* !CONFIG_USER_ONLY */ 253 }; 254 255 static void alpha_cpu_class_init(ObjectClass *oc, void *data) 256 { 257 DeviceClass *dc = DEVICE_CLASS(oc); 258 CPUClass *cc = CPU_CLASS(oc); 259 AlphaCPUClass *acc = ALPHA_CPU_CLASS(oc); 260 261 device_class_set_parent_realize(dc, alpha_cpu_realizefn, 262 &acc->parent_realize); 263 264 cc->class_by_name = alpha_cpu_class_by_name; 265 cc->mmu_index = alpha_cpu_mmu_index; 266 cc->dump_state = alpha_cpu_dump_state; 267 cc->set_pc = alpha_cpu_set_pc; 268 cc->get_pc = alpha_cpu_get_pc; 269 cc->gdb_read_register = alpha_cpu_gdb_read_register; 270 cc->gdb_write_register = alpha_cpu_gdb_write_register; 271 #ifndef CONFIG_USER_ONLY 272 dc->vmsd = &vmstate_alpha_cpu; 273 cc->sysemu_ops = &alpha_sysemu_ops; 274 #endif 275 cc->disas_set_info = alpha_cpu_disas_set_info; 276 277 cc->tcg_ops = &alpha_tcg_ops; 278 cc->gdb_num_core_regs = 67; 279 } 280 281 #define DEFINE_ALPHA_CPU_TYPE(base_type, cpu_model, initfn) \ 282 { \ 283 .parent = base_type, \ 284 .instance_init = initfn, \ 285 .name = ALPHA_CPU_TYPE_NAME(cpu_model), \ 286 } 287 288 static const TypeInfo alpha_cpu_type_infos[] = { 289 { 290 .name = TYPE_ALPHA_CPU, 291 .parent = TYPE_CPU, 292 .instance_size = sizeof(AlphaCPU), 293 .instance_align = __alignof(AlphaCPU), 294 .instance_init = alpha_cpu_initfn, 295 .abstract = true, 296 .class_size = sizeof(AlphaCPUClass), 297 .class_init = alpha_cpu_class_init, 298 }, 299 DEFINE_ALPHA_CPU_TYPE(TYPE_ALPHA_CPU, "ev4", ev4_cpu_initfn), 300 DEFINE_ALPHA_CPU_TYPE(TYPE_ALPHA_CPU, "ev5", ev5_cpu_initfn), 301 DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev5"), "ev56", ev56_cpu_initfn), 302 DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev56"), "pca56", 303 pca56_cpu_initfn), 304 DEFINE_ALPHA_CPU_TYPE(TYPE_ALPHA_CPU, "ev6", ev6_cpu_initfn), 305 DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev6"), "ev67", ev67_cpu_initfn), 306 DEFINE_ALPHA_CPU_TYPE(ALPHA_CPU_TYPE_NAME("ev67"), "ev68", NULL), 307 }; 308 309 DEFINE_TYPES(alpha_cpu_type_infos) 310