1b91a0fa7SYifei Jiang /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2b91a0fa7SYifei Jiang /* 3b91a0fa7SYifei Jiang * Copyright (C) 2019 Western Digital Corporation or its affiliates. 4b91a0fa7SYifei Jiang * 5b91a0fa7SYifei Jiang * Authors: 6b91a0fa7SYifei Jiang * Anup Patel <anup.patel@wdc.com> 7b91a0fa7SYifei Jiang */ 8b91a0fa7SYifei Jiang 9b91a0fa7SYifei Jiang #ifndef __LINUX_KVM_RISCV_H 10b91a0fa7SYifei Jiang #define __LINUX_KVM_RISCV_H 11b91a0fa7SYifei Jiang 12b91a0fa7SYifei Jiang #ifndef __ASSEMBLY__ 13b91a0fa7SYifei Jiang 14b91a0fa7SYifei Jiang #include <linux/types.h> 15d0bf492fSCédric Le Goater #include <asm/bitsperlong.h> 16b91a0fa7SYifei Jiang #include <asm/ptrace.h> 17b91a0fa7SYifei Jiang 18d0bf492fSCédric Le Goater #define __KVM_HAVE_IRQ_LINE 19b91a0fa7SYifei Jiang #define __KVM_HAVE_READONLY_MEM 20b91a0fa7SYifei Jiang 21b91a0fa7SYifei Jiang #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 22b91a0fa7SYifei Jiang 23b91a0fa7SYifei Jiang #define KVM_INTERRUPT_SET -1U 24b91a0fa7SYifei Jiang #define KVM_INTERRUPT_UNSET -2U 25b91a0fa7SYifei Jiang 26b91a0fa7SYifei Jiang /* for KVM_GET_REGS and KVM_SET_REGS */ 27b91a0fa7SYifei Jiang struct kvm_regs { 28b91a0fa7SYifei Jiang }; 29b91a0fa7SYifei Jiang 30b91a0fa7SYifei Jiang /* for KVM_GET_FPU and KVM_SET_FPU */ 31b91a0fa7SYifei Jiang struct kvm_fpu { 32b91a0fa7SYifei Jiang }; 33b91a0fa7SYifei Jiang 34b91a0fa7SYifei Jiang /* KVM Debug exit structure */ 35b91a0fa7SYifei Jiang struct kvm_debug_exit_arch { 36b91a0fa7SYifei Jiang }; 37b91a0fa7SYifei Jiang 38b91a0fa7SYifei Jiang /* for KVM_SET_GUEST_DEBUG */ 39b91a0fa7SYifei Jiang struct kvm_guest_debug_arch { 40b91a0fa7SYifei Jiang }; 41b91a0fa7SYifei Jiang 42b91a0fa7SYifei Jiang /* definition of registers in kvm_run */ 43b91a0fa7SYifei Jiang struct kvm_sync_regs { 44b91a0fa7SYifei Jiang }; 45b91a0fa7SYifei Jiang 46b91a0fa7SYifei Jiang /* for KVM_GET_SREGS and KVM_SET_SREGS */ 47b91a0fa7SYifei Jiang struct kvm_sregs { 48b91a0fa7SYifei Jiang }; 49b91a0fa7SYifei Jiang 50b91a0fa7SYifei Jiang /* CONFIG registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 51b91a0fa7SYifei Jiang struct kvm_riscv_config { 52b91a0fa7SYifei Jiang unsigned long isa; 5393e0932bSPeter Xu unsigned long zicbom_block_size; 5493d7620cSAvihai Horon unsigned long mvendorid; 5593d7620cSAvihai Horon unsigned long marchid; 5693d7620cSAvihai Horon unsigned long mimpid; 57d0bf492fSCédric Le Goater unsigned long zicboz_block_size; 58*da3c22c7SThomas Huth unsigned long satp_mode; 59b91a0fa7SYifei Jiang }; 60b91a0fa7SYifei Jiang 61b91a0fa7SYifei Jiang /* CORE registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 62b91a0fa7SYifei Jiang struct kvm_riscv_core { 63b91a0fa7SYifei Jiang struct user_regs_struct regs; 64b91a0fa7SYifei Jiang unsigned long mode; 65b91a0fa7SYifei Jiang }; 66b91a0fa7SYifei Jiang 67b91a0fa7SYifei Jiang /* Possible privilege modes for kvm_riscv_core */ 68b91a0fa7SYifei Jiang #define KVM_RISCV_MODE_S 1 69b91a0fa7SYifei Jiang #define KVM_RISCV_MODE_U 0 70b91a0fa7SYifei Jiang 71d0bf492fSCédric Le Goater /* General CSR registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 72b91a0fa7SYifei Jiang struct kvm_riscv_csr { 73b91a0fa7SYifei Jiang unsigned long sstatus; 74b91a0fa7SYifei Jiang unsigned long sie; 75b91a0fa7SYifei Jiang unsigned long stvec; 76b91a0fa7SYifei Jiang unsigned long sscratch; 77b91a0fa7SYifei Jiang unsigned long sepc; 78b91a0fa7SYifei Jiang unsigned long scause; 79b91a0fa7SYifei Jiang unsigned long stval; 80b91a0fa7SYifei Jiang unsigned long sip; 81b91a0fa7SYifei Jiang unsigned long satp; 82b91a0fa7SYifei Jiang unsigned long scounteren; 83b91a0fa7SYifei Jiang }; 84b91a0fa7SYifei Jiang 85d0bf492fSCédric Le Goater /* AIA CSR registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 86d0bf492fSCédric Le Goater struct kvm_riscv_aia_csr { 87d0bf492fSCédric Le Goater unsigned long siselect; 88d0bf492fSCédric Le Goater unsigned long iprio1; 89d0bf492fSCédric Le Goater unsigned long iprio2; 90d0bf492fSCédric Le Goater unsigned long sieh; 91d0bf492fSCédric Le Goater unsigned long siph; 92d0bf492fSCédric Le Goater unsigned long iprio1h; 93d0bf492fSCédric Le Goater unsigned long iprio2h; 94d0bf492fSCédric Le Goater }; 95d0bf492fSCédric Le Goater 96b91a0fa7SYifei Jiang /* TIMER registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */ 97b91a0fa7SYifei Jiang struct kvm_riscv_timer { 98b91a0fa7SYifei Jiang __u64 frequency; 99b91a0fa7SYifei Jiang __u64 time; 100b91a0fa7SYifei Jiang __u64 compare; 101b91a0fa7SYifei Jiang __u64 state; 102b91a0fa7SYifei Jiang }; 103b91a0fa7SYifei Jiang 104d525f73fSChenyi Qiang /* 105d525f73fSChenyi Qiang * ISA extension IDs specific to KVM. This is not the same as the host ISA 106d525f73fSChenyi Qiang * extension IDs as that is internal to the host and should not be exposed 107d525f73fSChenyi Qiang * to the guest. This should always be contiguous to keep the mapping simple 108d525f73fSChenyi Qiang * in KVM implementation. 109d525f73fSChenyi Qiang */ 110d525f73fSChenyi Qiang enum KVM_RISCV_ISA_EXT_ID { 111d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_A = 0, 112d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_C, 113d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_D, 114d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_F, 115d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_H, 116d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_I, 117d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_M, 118d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_SVPBMT, 119d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_SSTC, 12093e0932bSPeter Xu KVM_RISCV_ISA_EXT_SVINVAL, 12193e0932bSPeter Xu KVM_RISCV_ISA_EXT_ZIHINTPAUSE, 12293e0932bSPeter Xu KVM_RISCV_ISA_EXT_ZICBOM, 123d0bf492fSCédric Le Goater KVM_RISCV_ISA_EXT_ZICBOZ, 124d0bf492fSCédric Le Goater KVM_RISCV_ISA_EXT_ZBB, 125d0bf492fSCédric Le Goater KVM_RISCV_ISA_EXT_SSAIA, 126d0bf492fSCédric Le Goater KVM_RISCV_ISA_EXT_V, 127d0bf492fSCédric Le Goater KVM_RISCV_ISA_EXT_SVNAPOT, 128*da3c22c7SThomas Huth KVM_RISCV_ISA_EXT_ZBA, 129*da3c22c7SThomas Huth KVM_RISCV_ISA_EXT_ZBS, 130*da3c22c7SThomas Huth KVM_RISCV_ISA_EXT_ZICNTR, 131*da3c22c7SThomas Huth KVM_RISCV_ISA_EXT_ZICSR, 132*da3c22c7SThomas Huth KVM_RISCV_ISA_EXT_ZIFENCEI, 133*da3c22c7SThomas Huth KVM_RISCV_ISA_EXT_ZIHPM, 134d525f73fSChenyi Qiang KVM_RISCV_ISA_EXT_MAX, 135d525f73fSChenyi Qiang }; 136d525f73fSChenyi Qiang 137d0bf492fSCédric Le Goater /* 138d0bf492fSCédric Le Goater * SBI extension IDs specific to KVM. This is not the same as the SBI 139d0bf492fSCédric Le Goater * extension IDs defined by the RISC-V SBI specification. 140d0bf492fSCédric Le Goater */ 141d0bf492fSCédric Le Goater enum KVM_RISCV_SBI_EXT_ID { 142d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_V01 = 0, 143d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_TIME, 144d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_IPI, 145d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_RFENCE, 146d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_SRST, 147d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_HSM, 148d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_PMU, 149d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_EXPERIMENTAL, 150d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_VENDOR, 151d0bf492fSCédric Le Goater KVM_RISCV_SBI_EXT_MAX, 152d0bf492fSCédric Le Goater }; 153d0bf492fSCédric Le Goater 154b91a0fa7SYifei Jiang /* Possible states for kvm_riscv_timer */ 155b91a0fa7SYifei Jiang #define KVM_RISCV_TIMER_STATE_OFF 0 156b91a0fa7SYifei Jiang #define KVM_RISCV_TIMER_STATE_ON 1 157b91a0fa7SYifei Jiang 158b91a0fa7SYifei Jiang #define KVM_REG_SIZE(id) \ 159b91a0fa7SYifei Jiang (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) 160b91a0fa7SYifei Jiang 161b91a0fa7SYifei Jiang /* If you need to interpret the index values, here is the key: */ 162b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TYPE_MASK 0x00000000FF000000 163b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TYPE_SHIFT 24 164d0bf492fSCédric Le Goater #define KVM_REG_RISCV_SUBTYPE_MASK 0x0000000000FF0000 165d0bf492fSCédric Le Goater #define KVM_REG_RISCV_SUBTYPE_SHIFT 16 166b91a0fa7SYifei Jiang 167b91a0fa7SYifei Jiang /* Config registers are mapped as type 1 */ 168b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CONFIG (0x01 << KVM_REG_RISCV_TYPE_SHIFT) 169b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CONFIG_REG(name) \ 170b91a0fa7SYifei Jiang (offsetof(struct kvm_riscv_config, name) / sizeof(unsigned long)) 171b91a0fa7SYifei Jiang 172b91a0fa7SYifei Jiang /* Core registers are mapped as type 2 */ 173b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CORE (0x02 << KVM_REG_RISCV_TYPE_SHIFT) 174b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CORE_REG(name) \ 175b91a0fa7SYifei Jiang (offsetof(struct kvm_riscv_core, name) / sizeof(unsigned long)) 176b91a0fa7SYifei Jiang 177b91a0fa7SYifei Jiang /* Control and status registers are mapped as type 3 */ 178b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CSR (0x03 << KVM_REG_RISCV_TYPE_SHIFT) 179d0bf492fSCédric Le Goater #define KVM_REG_RISCV_CSR_GENERAL (0x0 << KVM_REG_RISCV_SUBTYPE_SHIFT) 180d0bf492fSCédric Le Goater #define KVM_REG_RISCV_CSR_AIA (0x1 << KVM_REG_RISCV_SUBTYPE_SHIFT) 181b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CSR_REG(name) \ 182b91a0fa7SYifei Jiang (offsetof(struct kvm_riscv_csr, name) / sizeof(unsigned long)) 183d0bf492fSCédric Le Goater #define KVM_REG_RISCV_CSR_AIA_REG(name) \ 184d0bf492fSCédric Le Goater (offsetof(struct kvm_riscv_aia_csr, name) / sizeof(unsigned long)) 185b91a0fa7SYifei Jiang 186b91a0fa7SYifei Jiang /* Timer registers are mapped as type 4 */ 187b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TIMER (0x04 << KVM_REG_RISCV_TYPE_SHIFT) 188b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TIMER_REG(name) \ 189b91a0fa7SYifei Jiang (offsetof(struct kvm_riscv_timer, name) / sizeof(__u64)) 190b91a0fa7SYifei Jiang 191b91a0fa7SYifei Jiang /* F extension registers are mapped as type 5 */ 192b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_F (0x05 << KVM_REG_RISCV_TYPE_SHIFT) 193b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_F_REG(name) \ 194b91a0fa7SYifei Jiang (offsetof(struct __riscv_f_ext_state, name) / sizeof(__u32)) 195b91a0fa7SYifei Jiang 196b91a0fa7SYifei Jiang /* D extension registers are mapped as type 6 */ 197b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_D (0x06 << KVM_REG_RISCV_TYPE_SHIFT) 198b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_D_REG(name) \ 199b91a0fa7SYifei Jiang (offsetof(struct __riscv_d_ext_state, name) / sizeof(__u64)) 200b91a0fa7SYifei Jiang 201d525f73fSChenyi Qiang /* ISA Extension registers are mapped as type 7 */ 202d525f73fSChenyi Qiang #define KVM_REG_RISCV_ISA_EXT (0x07 << KVM_REG_RISCV_TYPE_SHIFT) 203*da3c22c7SThomas Huth #define KVM_REG_RISCV_ISA_SINGLE (0x0 << KVM_REG_RISCV_SUBTYPE_SHIFT) 204*da3c22c7SThomas Huth #define KVM_REG_RISCV_ISA_MULTI_EN (0x1 << KVM_REG_RISCV_SUBTYPE_SHIFT) 205*da3c22c7SThomas Huth #define KVM_REG_RISCV_ISA_MULTI_DIS (0x2 << KVM_REG_RISCV_SUBTYPE_SHIFT) 206*da3c22c7SThomas Huth #define KVM_REG_RISCV_ISA_MULTI_REG(__ext_id) \ 207*da3c22c7SThomas Huth ((__ext_id) / __BITS_PER_LONG) 208*da3c22c7SThomas Huth #define KVM_REG_RISCV_ISA_MULTI_MASK(__ext_id) \ 209*da3c22c7SThomas Huth (1UL << ((__ext_id) % __BITS_PER_LONG)) 210*da3c22c7SThomas Huth #define KVM_REG_RISCV_ISA_MULTI_REG_LAST \ 211*da3c22c7SThomas Huth KVM_REG_RISCV_ISA_MULTI_REG(KVM_RISCV_ISA_EXT_MAX - 1) 212d525f73fSChenyi Qiang 213d0bf492fSCédric Le Goater /* SBI extension registers are mapped as type 8 */ 214d0bf492fSCédric Le Goater #define KVM_REG_RISCV_SBI_EXT (0x08 << KVM_REG_RISCV_TYPE_SHIFT) 215d0bf492fSCédric Le Goater #define KVM_REG_RISCV_SBI_SINGLE (0x0 << KVM_REG_RISCV_SUBTYPE_SHIFT) 216d0bf492fSCédric Le Goater #define KVM_REG_RISCV_SBI_MULTI_EN (0x1 << KVM_REG_RISCV_SUBTYPE_SHIFT) 217d0bf492fSCédric Le Goater #define KVM_REG_RISCV_SBI_MULTI_DIS (0x2 << KVM_REG_RISCV_SUBTYPE_SHIFT) 218d0bf492fSCédric Le Goater #define KVM_REG_RISCV_SBI_MULTI_REG(__ext_id) \ 219d0bf492fSCédric Le Goater ((__ext_id) / __BITS_PER_LONG) 220d0bf492fSCédric Le Goater #define KVM_REG_RISCV_SBI_MULTI_MASK(__ext_id) \ 221d0bf492fSCédric Le Goater (1UL << ((__ext_id) % __BITS_PER_LONG)) 222d0bf492fSCédric Le Goater #define KVM_REG_RISCV_SBI_MULTI_REG_LAST \ 223d0bf492fSCédric Le Goater KVM_REG_RISCV_SBI_MULTI_REG(KVM_RISCV_SBI_EXT_MAX - 1) 224d0bf492fSCédric Le Goater 225d0bf492fSCédric Le Goater /* V extension registers are mapped as type 9 */ 226d0bf492fSCédric Le Goater #define KVM_REG_RISCV_VECTOR (0x09 << KVM_REG_RISCV_TYPE_SHIFT) 227d0bf492fSCédric Le Goater #define KVM_REG_RISCV_VECTOR_CSR_REG(name) \ 228d0bf492fSCédric Le Goater (offsetof(struct __riscv_v_ext_state, name) / sizeof(unsigned long)) 229d0bf492fSCédric Le Goater #define KVM_REG_RISCV_VECTOR_REG(n) \ 230d0bf492fSCédric Le Goater ((n) + sizeof(struct __riscv_v_ext_state) / sizeof(unsigned long)) 231d0bf492fSCédric Le Goater 232d0bf492fSCédric Le Goater /* Device Control API: RISC-V AIA */ 233d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_APLIC_ALIGN 0x1000 234d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_APLIC_SIZE 0x4000 235d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_APLIC_MAX_HARTS 0x4000 236d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_IMSIC_ALIGN 0x1000 237d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_IMSIC_SIZE 0x1000 238d0bf492fSCédric Le Goater 239d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_GRP_CONFIG 0 240d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_CONFIG_MODE 0 241d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_CONFIG_IDS 1 242d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_CONFIG_SRCS 2 243d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_CONFIG_GROUP_BITS 3 244d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_CONFIG_GROUP_SHIFT 4 245d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_CONFIG_HART_BITS 5 246d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_CONFIG_GUEST_BITS 6 247d0bf492fSCédric Le Goater 248d0bf492fSCédric Le Goater /* 249d0bf492fSCédric Le Goater * Modes of RISC-V AIA device: 250d0bf492fSCédric Le Goater * 1) EMUL (aka Emulation): Trap-n-emulate IMSIC 251d0bf492fSCédric Le Goater * 2) HWACCEL (aka HW Acceleration): Virtualize IMSIC using IMSIC guest files 252d0bf492fSCédric Le Goater * 3) AUTO (aka Automatic): Virtualize IMSIC using IMSIC guest files whenever 253d0bf492fSCédric Le Goater * available otherwise fallback to trap-n-emulation 254d0bf492fSCédric Le Goater */ 255d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_MODE_EMUL 0 256d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_MODE_HWACCEL 1 257d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_MODE_AUTO 2 258d0bf492fSCédric Le Goater 259d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_IDS_MIN 63 260d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_IDS_MAX 2048 261d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_SRCS_MAX 1024 262d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_GROUP_BITS_MAX 8 263d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_GROUP_SHIFT_MIN 24 264d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_GROUP_SHIFT_MAX 56 265d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_HART_BITS_MAX 16 266d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_GUEST_BITS_MAX 8 267d0bf492fSCédric Le Goater 268d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_GRP_ADDR 1 269d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_ADDR_APLIC 0 270d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_ADDR_IMSIC(__vcpu) (1 + (__vcpu)) 271d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_ADDR_MAX \ 272d0bf492fSCédric Le Goater (1 + KVM_DEV_RISCV_APLIC_MAX_HARTS) 273d0bf492fSCédric Le Goater 274d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_GRP_CTRL 2 275d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_CTRL_INIT 0 276d0bf492fSCédric Le Goater 277d0bf492fSCédric Le Goater /* 278d0bf492fSCédric Le Goater * The device attribute type contains the memory mapped offset of the 279d0bf492fSCédric Le Goater * APLIC register (range 0x0000-0x3FFF) and it must be 4-byte aligned. 280d0bf492fSCédric Le Goater */ 281d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_GRP_APLIC 3 282d0bf492fSCédric Le Goater 283d0bf492fSCédric Le Goater /* 284d0bf492fSCédric Le Goater * The lower 12-bits of the device attribute type contains the iselect 285d0bf492fSCédric Le Goater * value of the IMSIC register (range 0x70-0xFF) whereas the higher order 286d0bf492fSCédric Le Goater * bits contains the VCPU id. 287d0bf492fSCédric Le Goater */ 288d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_GRP_IMSIC 4 289d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_IMSIC_ISEL_BITS 12 290d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_IMSIC_ISEL_MASK \ 291d0bf492fSCédric Le Goater ((1U << KVM_DEV_RISCV_AIA_IMSIC_ISEL_BITS) - 1) 292d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_IMSIC_MKATTR(__vcpu, __isel) \ 293d0bf492fSCédric Le Goater (((__vcpu) << KVM_DEV_RISCV_AIA_IMSIC_ISEL_BITS) | \ 294d0bf492fSCédric Le Goater ((__isel) & KVM_DEV_RISCV_AIA_IMSIC_ISEL_MASK)) 295d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_IMSIC_GET_ISEL(__attr) \ 296d0bf492fSCédric Le Goater ((__attr) & KVM_DEV_RISCV_AIA_IMSIC_ISEL_MASK) 297d0bf492fSCédric Le Goater #define KVM_DEV_RISCV_AIA_IMSIC_GET_VCPU(__attr) \ 298d0bf492fSCédric Le Goater ((__attr) >> KVM_DEV_RISCV_AIA_IMSIC_ISEL_BITS) 299d0bf492fSCédric Le Goater 300d0bf492fSCédric Le Goater /* One single KVM irqchip, ie. the AIA */ 301d0bf492fSCédric Le Goater #define KVM_NR_IRQCHIPS 1 302d0bf492fSCédric Le Goater 303b91a0fa7SYifei Jiang #endif 304b91a0fa7SYifei Jiang 305b91a0fa7SYifei Jiang #endif /* __LINUX_KVM_RISCV_H */ 306