xref: /qemu/linux-headers/asm-riscv/kvm.h (revision 93e0932b7be2498024cd6ba8446a0fa2cb1769bc)
1b91a0fa7SYifei Jiang /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
2b91a0fa7SYifei Jiang /*
3b91a0fa7SYifei Jiang  * Copyright (C) 2019 Western Digital Corporation or its affiliates.
4b91a0fa7SYifei Jiang  *
5b91a0fa7SYifei Jiang  * Authors:
6b91a0fa7SYifei Jiang  *     Anup Patel <anup.patel@wdc.com>
7b91a0fa7SYifei Jiang  */
8b91a0fa7SYifei Jiang 
9b91a0fa7SYifei Jiang #ifndef __LINUX_KVM_RISCV_H
10b91a0fa7SYifei Jiang #define __LINUX_KVM_RISCV_H
11b91a0fa7SYifei Jiang 
12b91a0fa7SYifei Jiang #ifndef __ASSEMBLY__
13b91a0fa7SYifei Jiang 
14b91a0fa7SYifei Jiang #include <linux/types.h>
15b91a0fa7SYifei Jiang #include <asm/ptrace.h>
16b91a0fa7SYifei Jiang 
17b91a0fa7SYifei Jiang #define __KVM_HAVE_READONLY_MEM
18b91a0fa7SYifei Jiang 
19b91a0fa7SYifei Jiang #define KVM_COALESCED_MMIO_PAGE_OFFSET 1
20b91a0fa7SYifei Jiang 
21b91a0fa7SYifei Jiang #define KVM_INTERRUPT_SET	-1U
22b91a0fa7SYifei Jiang #define KVM_INTERRUPT_UNSET	-2U
23b91a0fa7SYifei Jiang 
24b91a0fa7SYifei Jiang /* for KVM_GET_REGS and KVM_SET_REGS */
25b91a0fa7SYifei Jiang struct kvm_regs {
26b91a0fa7SYifei Jiang };
27b91a0fa7SYifei Jiang 
28b91a0fa7SYifei Jiang /* for KVM_GET_FPU and KVM_SET_FPU */
29b91a0fa7SYifei Jiang struct kvm_fpu {
30b91a0fa7SYifei Jiang };
31b91a0fa7SYifei Jiang 
32b91a0fa7SYifei Jiang /* KVM Debug exit structure */
33b91a0fa7SYifei Jiang struct kvm_debug_exit_arch {
34b91a0fa7SYifei Jiang };
35b91a0fa7SYifei Jiang 
36b91a0fa7SYifei Jiang /* for KVM_SET_GUEST_DEBUG */
37b91a0fa7SYifei Jiang struct kvm_guest_debug_arch {
38b91a0fa7SYifei Jiang };
39b91a0fa7SYifei Jiang 
40b91a0fa7SYifei Jiang /* definition of registers in kvm_run */
41b91a0fa7SYifei Jiang struct kvm_sync_regs {
42b91a0fa7SYifei Jiang };
43b91a0fa7SYifei Jiang 
44b91a0fa7SYifei Jiang /* for KVM_GET_SREGS and KVM_SET_SREGS */
45b91a0fa7SYifei Jiang struct kvm_sregs {
46b91a0fa7SYifei Jiang };
47b91a0fa7SYifei Jiang 
48b91a0fa7SYifei Jiang /* CONFIG registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */
49b91a0fa7SYifei Jiang struct kvm_riscv_config {
50b91a0fa7SYifei Jiang 	unsigned long isa;
51*93e0932bSPeter Xu 	unsigned long zicbom_block_size;
52b91a0fa7SYifei Jiang };
53b91a0fa7SYifei Jiang 
54b91a0fa7SYifei Jiang /* CORE registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */
55b91a0fa7SYifei Jiang struct kvm_riscv_core {
56b91a0fa7SYifei Jiang 	struct user_regs_struct regs;
57b91a0fa7SYifei Jiang 	unsigned long mode;
58b91a0fa7SYifei Jiang };
59b91a0fa7SYifei Jiang 
60b91a0fa7SYifei Jiang /* Possible privilege modes for kvm_riscv_core */
61b91a0fa7SYifei Jiang #define KVM_RISCV_MODE_S	1
62b91a0fa7SYifei Jiang #define KVM_RISCV_MODE_U	0
63b91a0fa7SYifei Jiang 
64b91a0fa7SYifei Jiang /* CSR registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */
65b91a0fa7SYifei Jiang struct kvm_riscv_csr {
66b91a0fa7SYifei Jiang 	unsigned long sstatus;
67b91a0fa7SYifei Jiang 	unsigned long sie;
68b91a0fa7SYifei Jiang 	unsigned long stvec;
69b91a0fa7SYifei Jiang 	unsigned long sscratch;
70b91a0fa7SYifei Jiang 	unsigned long sepc;
71b91a0fa7SYifei Jiang 	unsigned long scause;
72b91a0fa7SYifei Jiang 	unsigned long stval;
73b91a0fa7SYifei Jiang 	unsigned long sip;
74b91a0fa7SYifei Jiang 	unsigned long satp;
75b91a0fa7SYifei Jiang 	unsigned long scounteren;
76b91a0fa7SYifei Jiang };
77b91a0fa7SYifei Jiang 
78b91a0fa7SYifei Jiang /* TIMER registers for KVM_GET_ONE_REG and KVM_SET_ONE_REG */
79b91a0fa7SYifei Jiang struct kvm_riscv_timer {
80b91a0fa7SYifei Jiang 	__u64 frequency;
81b91a0fa7SYifei Jiang 	__u64 time;
82b91a0fa7SYifei Jiang 	__u64 compare;
83b91a0fa7SYifei Jiang 	__u64 state;
84b91a0fa7SYifei Jiang };
85b91a0fa7SYifei Jiang 
86d525f73fSChenyi Qiang /*
87d525f73fSChenyi Qiang  * ISA extension IDs specific to KVM. This is not the same as the host ISA
88d525f73fSChenyi Qiang  * extension IDs as that is internal to the host and should not be exposed
89d525f73fSChenyi Qiang  * to the guest. This should always be contiguous to keep the mapping simple
90d525f73fSChenyi Qiang  * in KVM implementation.
91d525f73fSChenyi Qiang  */
92d525f73fSChenyi Qiang enum KVM_RISCV_ISA_EXT_ID {
93d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_A = 0,
94d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_C,
95d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_D,
96d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_F,
97d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_H,
98d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_I,
99d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_M,
100d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_SVPBMT,
101d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_SSTC,
102*93e0932bSPeter Xu 	KVM_RISCV_ISA_EXT_SVINVAL,
103*93e0932bSPeter Xu 	KVM_RISCV_ISA_EXT_ZIHINTPAUSE,
104*93e0932bSPeter Xu 	KVM_RISCV_ISA_EXT_ZICBOM,
105d525f73fSChenyi Qiang 	KVM_RISCV_ISA_EXT_MAX,
106d525f73fSChenyi Qiang };
107d525f73fSChenyi Qiang 
108b91a0fa7SYifei Jiang /* Possible states for kvm_riscv_timer */
109b91a0fa7SYifei Jiang #define KVM_RISCV_TIMER_STATE_OFF	0
110b91a0fa7SYifei Jiang #define KVM_RISCV_TIMER_STATE_ON	1
111b91a0fa7SYifei Jiang 
112b91a0fa7SYifei Jiang #define KVM_REG_SIZE(id)		\
113b91a0fa7SYifei Jiang 	(1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
114b91a0fa7SYifei Jiang 
115b91a0fa7SYifei Jiang /* If you need to interpret the index values, here is the key: */
116b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TYPE_MASK		0x00000000FF000000
117b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TYPE_SHIFT	24
118b91a0fa7SYifei Jiang 
119b91a0fa7SYifei Jiang /* Config registers are mapped as type 1 */
120b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CONFIG		(0x01 << KVM_REG_RISCV_TYPE_SHIFT)
121b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CONFIG_REG(name)	\
122b91a0fa7SYifei Jiang 	(offsetof(struct kvm_riscv_config, name) / sizeof(unsigned long))
123b91a0fa7SYifei Jiang 
124b91a0fa7SYifei Jiang /* Core registers are mapped as type 2 */
125b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CORE		(0x02 << KVM_REG_RISCV_TYPE_SHIFT)
126b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CORE_REG(name)	\
127b91a0fa7SYifei Jiang 		(offsetof(struct kvm_riscv_core, name) / sizeof(unsigned long))
128b91a0fa7SYifei Jiang 
129b91a0fa7SYifei Jiang /* Control and status registers are mapped as type 3 */
130b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CSR		(0x03 << KVM_REG_RISCV_TYPE_SHIFT)
131b91a0fa7SYifei Jiang #define KVM_REG_RISCV_CSR_REG(name)	\
132b91a0fa7SYifei Jiang 		(offsetof(struct kvm_riscv_csr, name) / sizeof(unsigned long))
133b91a0fa7SYifei Jiang 
134b91a0fa7SYifei Jiang /* Timer registers are mapped as type 4 */
135b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TIMER		(0x04 << KVM_REG_RISCV_TYPE_SHIFT)
136b91a0fa7SYifei Jiang #define KVM_REG_RISCV_TIMER_REG(name)	\
137b91a0fa7SYifei Jiang 		(offsetof(struct kvm_riscv_timer, name) / sizeof(__u64))
138b91a0fa7SYifei Jiang 
139b91a0fa7SYifei Jiang /* F extension registers are mapped as type 5 */
140b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_F		(0x05 << KVM_REG_RISCV_TYPE_SHIFT)
141b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_F_REG(name)	\
142b91a0fa7SYifei Jiang 		(offsetof(struct __riscv_f_ext_state, name) / sizeof(__u32))
143b91a0fa7SYifei Jiang 
144b91a0fa7SYifei Jiang /* D extension registers are mapped as type 6 */
145b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_D		(0x06 << KVM_REG_RISCV_TYPE_SHIFT)
146b91a0fa7SYifei Jiang #define KVM_REG_RISCV_FP_D_REG(name)	\
147b91a0fa7SYifei Jiang 		(offsetof(struct __riscv_d_ext_state, name) / sizeof(__u64))
148b91a0fa7SYifei Jiang 
149d525f73fSChenyi Qiang /* ISA Extension registers are mapped as type 7 */
150d525f73fSChenyi Qiang #define KVM_REG_RISCV_ISA_EXT		(0x07 << KVM_REG_RISCV_TYPE_SHIFT)
151d525f73fSChenyi Qiang 
152b91a0fa7SYifei Jiang #endif
153b91a0fa7SYifei Jiang 
154b91a0fa7SYifei Jiang #endif /* __LINUX_KVM_RISCV_H */
155