1*85e99cf8SMichael S. Tsirkin /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2e098b453SAlexey Kardashevskiy /* 3e098b453SAlexey Kardashevskiy * This file is subject to the terms and conditions of the GNU General Public 4e098b453SAlexey Kardashevskiy * License. See the file "COPYING" in the main directory of this archive 5e098b453SAlexey Kardashevskiy * for more details. 6e098b453SAlexey Kardashevskiy * 7e098b453SAlexey Kardashevskiy * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. 8e098b453SAlexey Kardashevskiy * Copyright (C) 2013 Cavium, Inc. 9e098b453SAlexey Kardashevskiy * Authors: Sanjay Lal <sanjayl@kymasys.com> 10e098b453SAlexey Kardashevskiy */ 11e098b453SAlexey Kardashevskiy 12e098b453SAlexey Kardashevskiy #ifndef __LINUX_KVM_MIPS_H 13e098b453SAlexey Kardashevskiy #define __LINUX_KVM_MIPS_H 14e098b453SAlexey Kardashevskiy 15e098b453SAlexey Kardashevskiy #include <linux/types.h> 16e098b453SAlexey Kardashevskiy 17e098b453SAlexey Kardashevskiy /* 18e098b453SAlexey Kardashevskiy * KVM MIPS specific structures and definitions. 19e098b453SAlexey Kardashevskiy * 20e098b453SAlexey Kardashevskiy * Some parts derived from the x86 version of this file. 21e098b453SAlexey Kardashevskiy */ 22e098b453SAlexey Kardashevskiy 23*85e99cf8SMichael S. Tsirkin #define __KVM_HAVE_READONLY_MEM 24*85e99cf8SMichael S. Tsirkin 25*85e99cf8SMichael S. Tsirkin #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 26*85e99cf8SMichael S. Tsirkin 27e098b453SAlexey Kardashevskiy /* 28e098b453SAlexey Kardashevskiy * for KVM_GET_REGS and KVM_SET_REGS 29e098b453SAlexey Kardashevskiy * 30e098b453SAlexey Kardashevskiy * If Config[AT] is zero (32-bit CPU), the register contents are 31e098b453SAlexey Kardashevskiy * stored in the lower 32-bits of the struct kvm_regs fields and sign 32e098b453SAlexey Kardashevskiy * extended to 64-bits. 33e098b453SAlexey Kardashevskiy */ 34e098b453SAlexey Kardashevskiy struct kvm_regs { 35e098b453SAlexey Kardashevskiy /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */ 36e098b453SAlexey Kardashevskiy __u64 gpr[32]; 37e098b453SAlexey Kardashevskiy __u64 hi; 38e098b453SAlexey Kardashevskiy __u64 lo; 39e098b453SAlexey Kardashevskiy __u64 pc; 40e098b453SAlexey Kardashevskiy }; 41e098b453SAlexey Kardashevskiy 42e098b453SAlexey Kardashevskiy /* 43e098b453SAlexey Kardashevskiy * for KVM_GET_FPU and KVM_SET_FPU 44e098b453SAlexey Kardashevskiy */ 45e098b453SAlexey Kardashevskiy struct kvm_fpu { 46e098b453SAlexey Kardashevskiy }; 47e098b453SAlexey Kardashevskiy 48e098b453SAlexey Kardashevskiy 49e098b453SAlexey Kardashevskiy /* 507a52ce8aSCornelia Huck * For MIPS, we use KVM_SET_ONE_REG and KVM_GET_ONE_REG to access various 51e098b453SAlexey Kardashevskiy * registers. The id field is broken down as follows: 52e098b453SAlexey Kardashevskiy * 53c5daeae1SAlexey Kardashevskiy * bits[63..52] - As per linux/kvm.h 547a52ce8aSCornelia Huck * bits[51..32] - Must be zero. 557a52ce8aSCornelia Huck * bits[31..16] - Register set. 567a52ce8aSCornelia Huck * 577a52ce8aSCornelia Huck * Register set = 0: GP registers from kvm_regs (see definitions below). 587a52ce8aSCornelia Huck * 597a52ce8aSCornelia Huck * Register set = 1: CP0 registers. 60*85e99cf8SMichael S. Tsirkin * bits[15..8] - COP0 register set. 61*85e99cf8SMichael S. Tsirkin * 62*85e99cf8SMichael S. Tsirkin * COP0 register set = 0: Main CP0 registers. 637a52ce8aSCornelia Huck * bits[7..3] - Register 'rd' index. 647a52ce8aSCornelia Huck * bits[2..0] - Register 'sel' index. 657a52ce8aSCornelia Huck * 66*85e99cf8SMichael S. Tsirkin * COP0 register set = 1: MAARs. 67*85e99cf8SMichael S. Tsirkin * bits[7..0] - MAAR index. 68*85e99cf8SMichael S. Tsirkin * 697a52ce8aSCornelia Huck * Register set = 2: KVM specific registers (see definitions below). 707a52ce8aSCornelia Huck * 717a52ce8aSCornelia Huck * Register set = 3: FPU / MSA registers (see definitions below). 72e098b453SAlexey Kardashevskiy * 73e098b453SAlexey Kardashevskiy * Other sets registers may be added in the future. Each set would 74c5daeae1SAlexey Kardashevskiy * have its own identifier in bits[31..16]. 75e098b453SAlexey Kardashevskiy */ 76e098b453SAlexey Kardashevskiy 777a52ce8aSCornelia Huck #define KVM_REG_MIPS_GP (KVM_REG_MIPS | 0x0000000000000000ULL) 787a52ce8aSCornelia Huck #define KVM_REG_MIPS_CP0 (KVM_REG_MIPS | 0x0000000000010000ULL) 797a52ce8aSCornelia Huck #define KVM_REG_MIPS_KVM (KVM_REG_MIPS | 0x0000000000020000ULL) 807a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPU (KVM_REG_MIPS | 0x0000000000030000ULL) 81e098b453SAlexey Kardashevskiy 82e098b453SAlexey Kardashevskiy 837a52ce8aSCornelia Huck /* 847a52ce8aSCornelia Huck * KVM_REG_MIPS_GP - General purpose registers from kvm_regs. 857a52ce8aSCornelia Huck */ 867a52ce8aSCornelia Huck 877a52ce8aSCornelia Huck #define KVM_REG_MIPS_R0 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 0) 887a52ce8aSCornelia Huck #define KVM_REG_MIPS_R1 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 1) 897a52ce8aSCornelia Huck #define KVM_REG_MIPS_R2 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 2) 907a52ce8aSCornelia Huck #define KVM_REG_MIPS_R3 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 3) 917a52ce8aSCornelia Huck #define KVM_REG_MIPS_R4 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 4) 927a52ce8aSCornelia Huck #define KVM_REG_MIPS_R5 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 5) 937a52ce8aSCornelia Huck #define KVM_REG_MIPS_R6 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 6) 947a52ce8aSCornelia Huck #define KVM_REG_MIPS_R7 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 7) 957a52ce8aSCornelia Huck #define KVM_REG_MIPS_R8 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 8) 967a52ce8aSCornelia Huck #define KVM_REG_MIPS_R9 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 9) 977a52ce8aSCornelia Huck #define KVM_REG_MIPS_R10 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 10) 987a52ce8aSCornelia Huck #define KVM_REG_MIPS_R11 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 11) 997a52ce8aSCornelia Huck #define KVM_REG_MIPS_R12 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 12) 1007a52ce8aSCornelia Huck #define KVM_REG_MIPS_R13 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 13) 1017a52ce8aSCornelia Huck #define KVM_REG_MIPS_R14 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 14) 1027a52ce8aSCornelia Huck #define KVM_REG_MIPS_R15 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 15) 1037a52ce8aSCornelia Huck #define KVM_REG_MIPS_R16 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 16) 1047a52ce8aSCornelia Huck #define KVM_REG_MIPS_R17 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 17) 1057a52ce8aSCornelia Huck #define KVM_REG_MIPS_R18 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 18) 1067a52ce8aSCornelia Huck #define KVM_REG_MIPS_R19 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 19) 1077a52ce8aSCornelia Huck #define KVM_REG_MIPS_R20 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 20) 1087a52ce8aSCornelia Huck #define KVM_REG_MIPS_R21 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 21) 1097a52ce8aSCornelia Huck #define KVM_REG_MIPS_R22 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 22) 1107a52ce8aSCornelia Huck #define KVM_REG_MIPS_R23 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 23) 1117a52ce8aSCornelia Huck #define KVM_REG_MIPS_R24 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 24) 1127a52ce8aSCornelia Huck #define KVM_REG_MIPS_R25 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 25) 1137a52ce8aSCornelia Huck #define KVM_REG_MIPS_R26 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 26) 1147a52ce8aSCornelia Huck #define KVM_REG_MIPS_R27 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 27) 1157a52ce8aSCornelia Huck #define KVM_REG_MIPS_R28 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 28) 1167a52ce8aSCornelia Huck #define KVM_REG_MIPS_R29 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 29) 1177a52ce8aSCornelia Huck #define KVM_REG_MIPS_R30 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 30) 1187a52ce8aSCornelia Huck #define KVM_REG_MIPS_R31 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 31) 1197a52ce8aSCornelia Huck 1207a52ce8aSCornelia Huck #define KVM_REG_MIPS_HI (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 32) 1217a52ce8aSCornelia Huck #define KVM_REG_MIPS_LO (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 33) 1227a52ce8aSCornelia Huck #define KVM_REG_MIPS_PC (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 34) 1237a52ce8aSCornelia Huck 1247a52ce8aSCornelia Huck 1257a52ce8aSCornelia Huck /* 126*85e99cf8SMichael S. Tsirkin * KVM_REG_MIPS_CP0 - Coprocessor 0 registers. 127*85e99cf8SMichael S. Tsirkin */ 128*85e99cf8SMichael S. Tsirkin 129*85e99cf8SMichael S. Tsirkin #define KVM_REG_MIPS_MAAR (KVM_REG_MIPS_CP0 | (1 << 8)) 130*85e99cf8SMichael S. Tsirkin #define KVM_REG_MIPS_CP0_MAAR(n) (KVM_REG_MIPS_MAAR | \ 131*85e99cf8SMichael S. Tsirkin KVM_REG_SIZE_U64 | (n)) 132*85e99cf8SMichael S. Tsirkin 133*85e99cf8SMichael S. Tsirkin 134*85e99cf8SMichael S. Tsirkin /* 1357a52ce8aSCornelia Huck * KVM_REG_MIPS_KVM - KVM specific control registers. 1367a52ce8aSCornelia Huck */ 137b061808dSAlexander Graf 138b061808dSAlexander Graf /* 139b061808dSAlexander Graf * CP0_Count control 140b061808dSAlexander Graf * DC: Set 0: Master disable CP0_Count and set COUNT_RESUME to now 141b061808dSAlexander Graf * Set 1: Master re-enable CP0_Count with unchanged bias, handling timer 142b061808dSAlexander Graf * interrupts since COUNT_RESUME 143b061808dSAlexander Graf * This can be used to freeze the timer to get a consistent snapshot of 144b061808dSAlexander Graf * the CP0_Count and timer interrupt pending state, while also resuming 145b061808dSAlexander Graf * safely without losing time or guest timer interrupts. 146b061808dSAlexander Graf * Other: Reserved, do not change. 147b061808dSAlexander Graf */ 1487a52ce8aSCornelia Huck #define KVM_REG_MIPS_COUNT_CTL (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 0) 149b061808dSAlexander Graf #define KVM_REG_MIPS_COUNT_CTL_DC 0x00000001 150b061808dSAlexander Graf 151b061808dSAlexander Graf /* 152b061808dSAlexander Graf * CP0_Count resume monotonic nanoseconds 153b061808dSAlexander Graf * The monotonic nanosecond time of the last set of COUNT_CTL.DC (master 154b061808dSAlexander Graf * disable). Any reads and writes of Count related registers while 155b061808dSAlexander Graf * COUNT_CTL.DC=1 will appear to occur at this time. When COUNT_CTL.DC is 156b061808dSAlexander Graf * cleared again (master enable) any timer interrupts since this time will be 157b061808dSAlexander Graf * emulated. 158b061808dSAlexander Graf * Modifications to times in the future are rejected. 159b061808dSAlexander Graf */ 1607a52ce8aSCornelia Huck #define KVM_REG_MIPS_COUNT_RESUME (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 1) 161b061808dSAlexander Graf /* 162b061808dSAlexander Graf * CP0_Count rate in Hz 163b061808dSAlexander Graf * Specifies the rate of the CP0_Count timer in Hz. Modifications occur without 164b061808dSAlexander Graf * discontinuities in CP0_Count. 165b061808dSAlexander Graf */ 1667a52ce8aSCornelia Huck #define KVM_REG_MIPS_COUNT_HZ (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 2) 1677a52ce8aSCornelia Huck 1687a52ce8aSCornelia Huck 1697a52ce8aSCornelia Huck /* 1707a52ce8aSCornelia Huck * KVM_REG_MIPS_FPU - Floating Point and MIPS SIMD Architecture (MSA) registers. 1717a52ce8aSCornelia Huck * 1727a52ce8aSCornelia Huck * bits[15..8] - Register subset (see definitions below). 1737a52ce8aSCornelia Huck * bits[7..5] - Must be zero. 1747a52ce8aSCornelia Huck * bits[4..0] - Register number within register subset. 1757a52ce8aSCornelia Huck */ 1767a52ce8aSCornelia Huck 1777a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPR (KVM_REG_MIPS_FPU | 0x0000000000000000ULL) 1787a52ce8aSCornelia Huck #define KVM_REG_MIPS_FCR (KVM_REG_MIPS_FPU | 0x0000000000000100ULL) 1797a52ce8aSCornelia Huck #define KVM_REG_MIPS_MSACR (KVM_REG_MIPS_FPU | 0x0000000000000200ULL) 1807a52ce8aSCornelia Huck 1817a52ce8aSCornelia Huck /* 1827a52ce8aSCornelia Huck * KVM_REG_MIPS_FPR - Floating point / Vector registers. 1837a52ce8aSCornelia Huck */ 1847a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPR_32(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U32 | (n)) 1857a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPR_64(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U64 | (n)) 1867a52ce8aSCornelia Huck #define KVM_REG_MIPS_VEC_128(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U128 | (n)) 1877a52ce8aSCornelia Huck 1887a52ce8aSCornelia Huck /* 1897a52ce8aSCornelia Huck * KVM_REG_MIPS_FCR - Floating point control registers. 1907a52ce8aSCornelia Huck */ 1917a52ce8aSCornelia Huck #define KVM_REG_MIPS_FCR_IR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 0) 1927a52ce8aSCornelia Huck #define KVM_REG_MIPS_FCR_CSR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 31) 1937a52ce8aSCornelia Huck 1947a52ce8aSCornelia Huck /* 1957a52ce8aSCornelia Huck * KVM_REG_MIPS_MSACR - MIPS SIMD Architecture (MSA) control registers. 1967a52ce8aSCornelia Huck */ 1977a52ce8aSCornelia Huck #define KVM_REG_MIPS_MSA_IR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 0) 1987a52ce8aSCornelia Huck #define KVM_REG_MIPS_MSA_CSR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 1) 1997a52ce8aSCornelia Huck 200b061808dSAlexander Graf 201e098b453SAlexey Kardashevskiy /* 202e098b453SAlexey Kardashevskiy * KVM MIPS specific structures and definitions 203e098b453SAlexey Kardashevskiy * 204e098b453SAlexey Kardashevskiy */ 205e098b453SAlexey Kardashevskiy struct kvm_debug_exit_arch { 206e098b453SAlexey Kardashevskiy __u64 epc; 207e098b453SAlexey Kardashevskiy }; 208e098b453SAlexey Kardashevskiy 209e098b453SAlexey Kardashevskiy /* for KVM_SET_GUEST_DEBUG */ 210e098b453SAlexey Kardashevskiy struct kvm_guest_debug_arch { 211e098b453SAlexey Kardashevskiy }; 212e098b453SAlexey Kardashevskiy 213e098b453SAlexey Kardashevskiy /* definition of registers in kvm_run */ 214e098b453SAlexey Kardashevskiy struct kvm_sync_regs { 215e098b453SAlexey Kardashevskiy }; 216e098b453SAlexey Kardashevskiy 217e098b453SAlexey Kardashevskiy /* dummy definition */ 218e098b453SAlexey Kardashevskiy struct kvm_sregs { 219e098b453SAlexey Kardashevskiy }; 220e098b453SAlexey Kardashevskiy 221e098b453SAlexey Kardashevskiy struct kvm_mips_interrupt { 222e098b453SAlexey Kardashevskiy /* in */ 223e098b453SAlexey Kardashevskiy __u32 cpu; 224e098b453SAlexey Kardashevskiy __u32 irq; 225e098b453SAlexey Kardashevskiy }; 226e098b453SAlexey Kardashevskiy 227e098b453SAlexey Kardashevskiy #endif /* __LINUX_KVM_MIPS_H */ 228