1e098b453SAlexey Kardashevskiy /* 2e098b453SAlexey Kardashevskiy * This file is subject to the terms and conditions of the GNU General Public 3e098b453SAlexey Kardashevskiy * License. See the file "COPYING" in the main directory of this archive 4e098b453SAlexey Kardashevskiy * for more details. 5e098b453SAlexey Kardashevskiy * 6e098b453SAlexey Kardashevskiy * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. 7e098b453SAlexey Kardashevskiy * Copyright (C) 2013 Cavium, Inc. 8e098b453SAlexey Kardashevskiy * Authors: Sanjay Lal <sanjayl@kymasys.com> 9e098b453SAlexey Kardashevskiy */ 10e098b453SAlexey Kardashevskiy 11e098b453SAlexey Kardashevskiy #ifndef __LINUX_KVM_MIPS_H 12e098b453SAlexey Kardashevskiy #define __LINUX_KVM_MIPS_H 13e098b453SAlexey Kardashevskiy 14e098b453SAlexey Kardashevskiy #include <linux/types.h> 15e098b453SAlexey Kardashevskiy 16e098b453SAlexey Kardashevskiy /* 17e098b453SAlexey Kardashevskiy * KVM MIPS specific structures and definitions. 18e098b453SAlexey Kardashevskiy * 19e098b453SAlexey Kardashevskiy * Some parts derived from the x86 version of this file. 20e098b453SAlexey Kardashevskiy */ 21e098b453SAlexey Kardashevskiy 22e098b453SAlexey Kardashevskiy /* 23e098b453SAlexey Kardashevskiy * for KVM_GET_REGS and KVM_SET_REGS 24e098b453SAlexey Kardashevskiy * 25e098b453SAlexey Kardashevskiy * If Config[AT] is zero (32-bit CPU), the register contents are 26e098b453SAlexey Kardashevskiy * stored in the lower 32-bits of the struct kvm_regs fields and sign 27e098b453SAlexey Kardashevskiy * extended to 64-bits. 28e098b453SAlexey Kardashevskiy */ 29e098b453SAlexey Kardashevskiy struct kvm_regs { 30e098b453SAlexey Kardashevskiy /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */ 31e098b453SAlexey Kardashevskiy __u64 gpr[32]; 32e098b453SAlexey Kardashevskiy __u64 hi; 33e098b453SAlexey Kardashevskiy __u64 lo; 34e098b453SAlexey Kardashevskiy __u64 pc; 35e098b453SAlexey Kardashevskiy }; 36e098b453SAlexey Kardashevskiy 37e098b453SAlexey Kardashevskiy /* 38e098b453SAlexey Kardashevskiy * for KVM_GET_FPU and KVM_SET_FPU 39e098b453SAlexey Kardashevskiy */ 40e098b453SAlexey Kardashevskiy struct kvm_fpu { 41e098b453SAlexey Kardashevskiy }; 42e098b453SAlexey Kardashevskiy 43e098b453SAlexey Kardashevskiy 44e098b453SAlexey Kardashevskiy /* 45*7a52ce8aSCornelia Huck * For MIPS, we use KVM_SET_ONE_REG and KVM_GET_ONE_REG to access various 46e098b453SAlexey Kardashevskiy * registers. The id field is broken down as follows: 47e098b453SAlexey Kardashevskiy * 48c5daeae1SAlexey Kardashevskiy * bits[63..52] - As per linux/kvm.h 49*7a52ce8aSCornelia Huck * bits[51..32] - Must be zero. 50*7a52ce8aSCornelia Huck * bits[31..16] - Register set. 51*7a52ce8aSCornelia Huck * 52*7a52ce8aSCornelia Huck * Register set = 0: GP registers from kvm_regs (see definitions below). 53*7a52ce8aSCornelia Huck * 54*7a52ce8aSCornelia Huck * Register set = 1: CP0 registers. 55*7a52ce8aSCornelia Huck * bits[15..8] - Must be zero. 56*7a52ce8aSCornelia Huck * bits[7..3] - Register 'rd' index. 57*7a52ce8aSCornelia Huck * bits[2..0] - Register 'sel' index. 58*7a52ce8aSCornelia Huck * 59*7a52ce8aSCornelia Huck * Register set = 2: KVM specific registers (see definitions below). 60*7a52ce8aSCornelia Huck * 61*7a52ce8aSCornelia Huck * Register set = 3: FPU / MSA registers (see definitions below). 62e098b453SAlexey Kardashevskiy * 63e098b453SAlexey Kardashevskiy * Other sets registers may be added in the future. Each set would 64c5daeae1SAlexey Kardashevskiy * have its own identifier in bits[31..16]. 65e098b453SAlexey Kardashevskiy */ 66e098b453SAlexey Kardashevskiy 67*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_GP (KVM_REG_MIPS | 0x0000000000000000ULL) 68*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_CP0 (KVM_REG_MIPS | 0x0000000000010000ULL) 69*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_KVM (KVM_REG_MIPS | 0x0000000000020000ULL) 70*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPU (KVM_REG_MIPS | 0x0000000000030000ULL) 71e098b453SAlexey Kardashevskiy 72e098b453SAlexey Kardashevskiy 73*7a52ce8aSCornelia Huck /* 74*7a52ce8aSCornelia Huck * KVM_REG_MIPS_GP - General purpose registers from kvm_regs. 75*7a52ce8aSCornelia Huck */ 76*7a52ce8aSCornelia Huck 77*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R0 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 0) 78*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R1 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 1) 79*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R2 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 2) 80*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R3 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 3) 81*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R4 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 4) 82*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R5 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 5) 83*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R6 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 6) 84*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R7 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 7) 85*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R8 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 8) 86*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R9 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 9) 87*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R10 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 10) 88*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R11 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 11) 89*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R12 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 12) 90*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R13 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 13) 91*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R14 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 14) 92*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R15 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 15) 93*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R16 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 16) 94*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R17 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 17) 95*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R18 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 18) 96*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R19 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 19) 97*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R20 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 20) 98*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R21 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 21) 99*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R22 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 22) 100*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R23 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 23) 101*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R24 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 24) 102*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R25 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 25) 103*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R26 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 26) 104*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R27 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 27) 105*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R28 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 28) 106*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R29 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 29) 107*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R30 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 30) 108*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_R31 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 31) 109*7a52ce8aSCornelia Huck 110*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_HI (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 32) 111*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_LO (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 33) 112*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_PC (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 34) 113*7a52ce8aSCornelia Huck 114*7a52ce8aSCornelia Huck 115*7a52ce8aSCornelia Huck /* 116*7a52ce8aSCornelia Huck * KVM_REG_MIPS_KVM - KVM specific control registers. 117*7a52ce8aSCornelia Huck */ 118b061808dSAlexander Graf 119b061808dSAlexander Graf /* 120b061808dSAlexander Graf * CP0_Count control 121b061808dSAlexander Graf * DC: Set 0: Master disable CP0_Count and set COUNT_RESUME to now 122b061808dSAlexander Graf * Set 1: Master re-enable CP0_Count with unchanged bias, handling timer 123b061808dSAlexander Graf * interrupts since COUNT_RESUME 124b061808dSAlexander Graf * This can be used to freeze the timer to get a consistent snapshot of 125b061808dSAlexander Graf * the CP0_Count and timer interrupt pending state, while also resuming 126b061808dSAlexander Graf * safely without losing time or guest timer interrupts. 127b061808dSAlexander Graf * Other: Reserved, do not change. 128b061808dSAlexander Graf */ 129*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_COUNT_CTL (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 0) 130b061808dSAlexander Graf #define KVM_REG_MIPS_COUNT_CTL_DC 0x00000001 131b061808dSAlexander Graf 132b061808dSAlexander Graf /* 133b061808dSAlexander Graf * CP0_Count resume monotonic nanoseconds 134b061808dSAlexander Graf * The monotonic nanosecond time of the last set of COUNT_CTL.DC (master 135b061808dSAlexander Graf * disable). Any reads and writes of Count related registers while 136b061808dSAlexander Graf * COUNT_CTL.DC=1 will appear to occur at this time. When COUNT_CTL.DC is 137b061808dSAlexander Graf * cleared again (master enable) any timer interrupts since this time will be 138b061808dSAlexander Graf * emulated. 139b061808dSAlexander Graf * Modifications to times in the future are rejected. 140b061808dSAlexander Graf */ 141*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_COUNT_RESUME (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 1) 142b061808dSAlexander Graf /* 143b061808dSAlexander Graf * CP0_Count rate in Hz 144b061808dSAlexander Graf * Specifies the rate of the CP0_Count timer in Hz. Modifications occur without 145b061808dSAlexander Graf * discontinuities in CP0_Count. 146b061808dSAlexander Graf */ 147*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_COUNT_HZ (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 2) 148*7a52ce8aSCornelia Huck 149*7a52ce8aSCornelia Huck 150*7a52ce8aSCornelia Huck /* 151*7a52ce8aSCornelia Huck * KVM_REG_MIPS_FPU - Floating Point and MIPS SIMD Architecture (MSA) registers. 152*7a52ce8aSCornelia Huck * 153*7a52ce8aSCornelia Huck * bits[15..8] - Register subset (see definitions below). 154*7a52ce8aSCornelia Huck * bits[7..5] - Must be zero. 155*7a52ce8aSCornelia Huck * bits[4..0] - Register number within register subset. 156*7a52ce8aSCornelia Huck */ 157*7a52ce8aSCornelia Huck 158*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPR (KVM_REG_MIPS_FPU | 0x0000000000000000ULL) 159*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_FCR (KVM_REG_MIPS_FPU | 0x0000000000000100ULL) 160*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_MSACR (KVM_REG_MIPS_FPU | 0x0000000000000200ULL) 161*7a52ce8aSCornelia Huck 162*7a52ce8aSCornelia Huck /* 163*7a52ce8aSCornelia Huck * KVM_REG_MIPS_FPR - Floating point / Vector registers. 164*7a52ce8aSCornelia Huck */ 165*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPR_32(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U32 | (n)) 166*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPR_64(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U64 | (n)) 167*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_VEC_128(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U128 | (n)) 168*7a52ce8aSCornelia Huck 169*7a52ce8aSCornelia Huck /* 170*7a52ce8aSCornelia Huck * KVM_REG_MIPS_FCR - Floating point control registers. 171*7a52ce8aSCornelia Huck */ 172*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_FCR_IR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 0) 173*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_FCR_CSR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 31) 174*7a52ce8aSCornelia Huck 175*7a52ce8aSCornelia Huck /* 176*7a52ce8aSCornelia Huck * KVM_REG_MIPS_MSACR - MIPS SIMD Architecture (MSA) control registers. 177*7a52ce8aSCornelia Huck */ 178*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_MSA_IR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 0) 179*7a52ce8aSCornelia Huck #define KVM_REG_MIPS_MSA_CSR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 1) 180*7a52ce8aSCornelia Huck 181b061808dSAlexander Graf 182e098b453SAlexey Kardashevskiy /* 183e098b453SAlexey Kardashevskiy * KVM MIPS specific structures and definitions 184e098b453SAlexey Kardashevskiy * 185e098b453SAlexey Kardashevskiy */ 186e098b453SAlexey Kardashevskiy struct kvm_debug_exit_arch { 187e098b453SAlexey Kardashevskiy __u64 epc; 188e098b453SAlexey Kardashevskiy }; 189e098b453SAlexey Kardashevskiy 190e098b453SAlexey Kardashevskiy /* for KVM_SET_GUEST_DEBUG */ 191e098b453SAlexey Kardashevskiy struct kvm_guest_debug_arch { 192e098b453SAlexey Kardashevskiy }; 193e098b453SAlexey Kardashevskiy 194e098b453SAlexey Kardashevskiy /* definition of registers in kvm_run */ 195e098b453SAlexey Kardashevskiy struct kvm_sync_regs { 196e098b453SAlexey Kardashevskiy }; 197e098b453SAlexey Kardashevskiy 198e098b453SAlexey Kardashevskiy /* dummy definition */ 199e098b453SAlexey Kardashevskiy struct kvm_sregs { 200e098b453SAlexey Kardashevskiy }; 201e098b453SAlexey Kardashevskiy 202e098b453SAlexey Kardashevskiy struct kvm_mips_interrupt { 203e098b453SAlexey Kardashevskiy /* in */ 204e098b453SAlexey Kardashevskiy __u32 cpu; 205e098b453SAlexey Kardashevskiy __u32 irq; 206e098b453SAlexey Kardashevskiy }; 207e098b453SAlexey Kardashevskiy 208e098b453SAlexey Kardashevskiy #endif /* __LINUX_KVM_MIPS_H */ 209