1*85e99cf8SMichael S. Tsirkin /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 2e098b453SAlexey Kardashevskiy /* 3e098b453SAlexey Kardashevskiy * This file is subject to the terms and conditions of the GNU General Public 4e098b453SAlexey Kardashevskiy * License. See the file "COPYING" in the main directory of this archive 5e098b453SAlexey Kardashevskiy * for more details. 6e098b453SAlexey Kardashevskiy * 7e098b453SAlexey Kardashevskiy * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. 8e098b453SAlexey Kardashevskiy * Copyright (C) 2013 Cavium, Inc. 9e098b453SAlexey Kardashevskiy * Authors: Sanjay Lal <sanjayl@kymasys.com> 10e098b453SAlexey Kardashevskiy */ 11e098b453SAlexey Kardashevskiy 12e098b453SAlexey Kardashevskiy #ifndef __LINUX_KVM_MIPS_H 13e098b453SAlexey Kardashevskiy #define __LINUX_KVM_MIPS_H 14e098b453SAlexey Kardashevskiy 15e098b453SAlexey Kardashevskiy #include <linux/types.h> 16e098b453SAlexey Kardashevskiy 17e098b453SAlexey Kardashevskiy /* 18e098b453SAlexey Kardashevskiy * KVM MIPS specific structures and definitions. 19e098b453SAlexey Kardashevskiy * 20e098b453SAlexey Kardashevskiy * Some parts derived from the x86 version of this file. 21e098b453SAlexey Kardashevskiy */ 22e098b453SAlexey Kardashevskiy 23*85e99cf8SMichael S. Tsirkin #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 24*85e99cf8SMichael S. Tsirkin 25e098b453SAlexey Kardashevskiy /* 26e098b453SAlexey Kardashevskiy * for KVM_GET_REGS and KVM_SET_REGS 27e098b453SAlexey Kardashevskiy * 28e098b453SAlexey Kardashevskiy * If Config[AT] is zero (32-bit CPU), the register contents are 29e098b453SAlexey Kardashevskiy * stored in the lower 32-bits of the struct kvm_regs fields and sign 30e098b453SAlexey Kardashevskiy * extended to 64-bits. 31e098b453SAlexey Kardashevskiy */ 32e098b453SAlexey Kardashevskiy struct kvm_regs { 33e098b453SAlexey Kardashevskiy /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */ 34e098b453SAlexey Kardashevskiy __u64 gpr[32]; 35e098b453SAlexey Kardashevskiy __u64 hi; 36e098b453SAlexey Kardashevskiy __u64 lo; 37e098b453SAlexey Kardashevskiy __u64 pc; 38e098b453SAlexey Kardashevskiy }; 39e098b453SAlexey Kardashevskiy 40e098b453SAlexey Kardashevskiy /* 41e098b453SAlexey Kardashevskiy * for KVM_GET_FPU and KVM_SET_FPU 42e098b453SAlexey Kardashevskiy */ 43e098b453SAlexey Kardashevskiy struct kvm_fpu { 44e098b453SAlexey Kardashevskiy }; 45e098b453SAlexey Kardashevskiy 46e098b453SAlexey Kardashevskiy 47e098b453SAlexey Kardashevskiy /* 487a52ce8aSCornelia Huck * For MIPS, we use KVM_SET_ONE_REG and KVM_GET_ONE_REG to access various 49e098b453SAlexey Kardashevskiy * registers. The id field is broken down as follows: 50e098b453SAlexey Kardashevskiy * 51c5daeae1SAlexey Kardashevskiy * bits[63..52] - As per linux/kvm.h 527a52ce8aSCornelia Huck * bits[51..32] - Must be zero. 537a52ce8aSCornelia Huck * bits[31..16] - Register set. 547a52ce8aSCornelia Huck * 557a52ce8aSCornelia Huck * Register set = 0: GP registers from kvm_regs (see definitions below). 567a52ce8aSCornelia Huck * 577a52ce8aSCornelia Huck * Register set = 1: CP0 registers. 58*85e99cf8SMichael S. Tsirkin * bits[15..8] - COP0 register set. 59*85e99cf8SMichael S. Tsirkin * 60*85e99cf8SMichael S. Tsirkin * COP0 register set = 0: Main CP0 registers. 617a52ce8aSCornelia Huck * bits[7..3] - Register 'rd' index. 627a52ce8aSCornelia Huck * bits[2..0] - Register 'sel' index. 637a52ce8aSCornelia Huck * 64*85e99cf8SMichael S. Tsirkin * COP0 register set = 1: MAARs. 65*85e99cf8SMichael S. Tsirkin * bits[7..0] - MAAR index. 66*85e99cf8SMichael S. Tsirkin * 677a52ce8aSCornelia Huck * Register set = 2: KVM specific registers (see definitions below). 687a52ce8aSCornelia Huck * 697a52ce8aSCornelia Huck * Register set = 3: FPU / MSA registers (see definitions below). 70e098b453SAlexey Kardashevskiy * 71e098b453SAlexey Kardashevskiy * Other sets registers may be added in the future. Each set would 72c5daeae1SAlexey Kardashevskiy * have its own identifier in bits[31..16]. 73e098b453SAlexey Kardashevskiy */ 74e098b453SAlexey Kardashevskiy 757a52ce8aSCornelia Huck #define KVM_REG_MIPS_GP (KVM_REG_MIPS | 0x0000000000000000ULL) 767a52ce8aSCornelia Huck #define KVM_REG_MIPS_CP0 (KVM_REG_MIPS | 0x0000000000010000ULL) 777a52ce8aSCornelia Huck #define KVM_REG_MIPS_KVM (KVM_REG_MIPS | 0x0000000000020000ULL) 787a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPU (KVM_REG_MIPS | 0x0000000000030000ULL) 79e098b453SAlexey Kardashevskiy 80e098b453SAlexey Kardashevskiy 817a52ce8aSCornelia Huck /* 827a52ce8aSCornelia Huck * KVM_REG_MIPS_GP - General purpose registers from kvm_regs. 837a52ce8aSCornelia Huck */ 847a52ce8aSCornelia Huck 857a52ce8aSCornelia Huck #define KVM_REG_MIPS_R0 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 0) 867a52ce8aSCornelia Huck #define KVM_REG_MIPS_R1 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 1) 877a52ce8aSCornelia Huck #define KVM_REG_MIPS_R2 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 2) 887a52ce8aSCornelia Huck #define KVM_REG_MIPS_R3 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 3) 897a52ce8aSCornelia Huck #define KVM_REG_MIPS_R4 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 4) 907a52ce8aSCornelia Huck #define KVM_REG_MIPS_R5 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 5) 917a52ce8aSCornelia Huck #define KVM_REG_MIPS_R6 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 6) 927a52ce8aSCornelia Huck #define KVM_REG_MIPS_R7 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 7) 937a52ce8aSCornelia Huck #define KVM_REG_MIPS_R8 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 8) 947a52ce8aSCornelia Huck #define KVM_REG_MIPS_R9 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 9) 957a52ce8aSCornelia Huck #define KVM_REG_MIPS_R10 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 10) 967a52ce8aSCornelia Huck #define KVM_REG_MIPS_R11 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 11) 977a52ce8aSCornelia Huck #define KVM_REG_MIPS_R12 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 12) 987a52ce8aSCornelia Huck #define KVM_REG_MIPS_R13 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 13) 997a52ce8aSCornelia Huck #define KVM_REG_MIPS_R14 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 14) 1007a52ce8aSCornelia Huck #define KVM_REG_MIPS_R15 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 15) 1017a52ce8aSCornelia Huck #define KVM_REG_MIPS_R16 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 16) 1027a52ce8aSCornelia Huck #define KVM_REG_MIPS_R17 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 17) 1037a52ce8aSCornelia Huck #define KVM_REG_MIPS_R18 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 18) 1047a52ce8aSCornelia Huck #define KVM_REG_MIPS_R19 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 19) 1057a52ce8aSCornelia Huck #define KVM_REG_MIPS_R20 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 20) 1067a52ce8aSCornelia Huck #define KVM_REG_MIPS_R21 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 21) 1077a52ce8aSCornelia Huck #define KVM_REG_MIPS_R22 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 22) 1087a52ce8aSCornelia Huck #define KVM_REG_MIPS_R23 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 23) 1097a52ce8aSCornelia Huck #define KVM_REG_MIPS_R24 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 24) 1107a52ce8aSCornelia Huck #define KVM_REG_MIPS_R25 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 25) 1117a52ce8aSCornelia Huck #define KVM_REG_MIPS_R26 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 26) 1127a52ce8aSCornelia Huck #define KVM_REG_MIPS_R27 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 27) 1137a52ce8aSCornelia Huck #define KVM_REG_MIPS_R28 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 28) 1147a52ce8aSCornelia Huck #define KVM_REG_MIPS_R29 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 29) 1157a52ce8aSCornelia Huck #define KVM_REG_MIPS_R30 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 30) 1167a52ce8aSCornelia Huck #define KVM_REG_MIPS_R31 (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 31) 1177a52ce8aSCornelia Huck 1187a52ce8aSCornelia Huck #define KVM_REG_MIPS_HI (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 32) 1197a52ce8aSCornelia Huck #define KVM_REG_MIPS_LO (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 33) 1207a52ce8aSCornelia Huck #define KVM_REG_MIPS_PC (KVM_REG_MIPS_GP | KVM_REG_SIZE_U64 | 34) 1217a52ce8aSCornelia Huck 1227a52ce8aSCornelia Huck 1237a52ce8aSCornelia Huck /* 124*85e99cf8SMichael S. Tsirkin * KVM_REG_MIPS_CP0 - Coprocessor 0 registers. 125*85e99cf8SMichael S. Tsirkin */ 126*85e99cf8SMichael S. Tsirkin 127*85e99cf8SMichael S. Tsirkin #define KVM_REG_MIPS_MAAR (KVM_REG_MIPS_CP0 | (1 << 8)) 128*85e99cf8SMichael S. Tsirkin #define KVM_REG_MIPS_CP0_MAAR(n) (KVM_REG_MIPS_MAAR | \ 129*85e99cf8SMichael S. Tsirkin KVM_REG_SIZE_U64 | (n)) 130*85e99cf8SMichael S. Tsirkin 131*85e99cf8SMichael S. Tsirkin 132*85e99cf8SMichael S. Tsirkin /* 1337a52ce8aSCornelia Huck * KVM_REG_MIPS_KVM - KVM specific control registers. 1347a52ce8aSCornelia Huck */ 135b061808dSAlexander Graf 136b061808dSAlexander Graf /* 137b061808dSAlexander Graf * CP0_Count control 138b061808dSAlexander Graf * DC: Set 0: Master disable CP0_Count and set COUNT_RESUME to now 139b061808dSAlexander Graf * Set 1: Master re-enable CP0_Count with unchanged bias, handling timer 140b061808dSAlexander Graf * interrupts since COUNT_RESUME 141b061808dSAlexander Graf * This can be used to freeze the timer to get a consistent snapshot of 142b061808dSAlexander Graf * the CP0_Count and timer interrupt pending state, while also resuming 143b061808dSAlexander Graf * safely without losing time or guest timer interrupts. 144b061808dSAlexander Graf * Other: Reserved, do not change. 145b061808dSAlexander Graf */ 1467a52ce8aSCornelia Huck #define KVM_REG_MIPS_COUNT_CTL (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 0) 147b061808dSAlexander Graf #define KVM_REG_MIPS_COUNT_CTL_DC 0x00000001 148b061808dSAlexander Graf 149b061808dSAlexander Graf /* 150b061808dSAlexander Graf * CP0_Count resume monotonic nanoseconds 151b061808dSAlexander Graf * The monotonic nanosecond time of the last set of COUNT_CTL.DC (master 152b061808dSAlexander Graf * disable). Any reads and writes of Count related registers while 153b061808dSAlexander Graf * COUNT_CTL.DC=1 will appear to occur at this time. When COUNT_CTL.DC is 154b061808dSAlexander Graf * cleared again (master enable) any timer interrupts since this time will be 155b061808dSAlexander Graf * emulated. 156b061808dSAlexander Graf * Modifications to times in the future are rejected. 157b061808dSAlexander Graf */ 1587a52ce8aSCornelia Huck #define KVM_REG_MIPS_COUNT_RESUME (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 1) 159b061808dSAlexander Graf /* 160b061808dSAlexander Graf * CP0_Count rate in Hz 161b061808dSAlexander Graf * Specifies the rate of the CP0_Count timer in Hz. Modifications occur without 162b061808dSAlexander Graf * discontinuities in CP0_Count. 163b061808dSAlexander Graf */ 1647a52ce8aSCornelia Huck #define KVM_REG_MIPS_COUNT_HZ (KVM_REG_MIPS_KVM | KVM_REG_SIZE_U64 | 2) 1657a52ce8aSCornelia Huck 1667a52ce8aSCornelia Huck 1677a52ce8aSCornelia Huck /* 1687a52ce8aSCornelia Huck * KVM_REG_MIPS_FPU - Floating Point and MIPS SIMD Architecture (MSA) registers. 1697a52ce8aSCornelia Huck * 1707a52ce8aSCornelia Huck * bits[15..8] - Register subset (see definitions below). 1717a52ce8aSCornelia Huck * bits[7..5] - Must be zero. 1727a52ce8aSCornelia Huck * bits[4..0] - Register number within register subset. 1737a52ce8aSCornelia Huck */ 1747a52ce8aSCornelia Huck 1757a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPR (KVM_REG_MIPS_FPU | 0x0000000000000000ULL) 1767a52ce8aSCornelia Huck #define KVM_REG_MIPS_FCR (KVM_REG_MIPS_FPU | 0x0000000000000100ULL) 1777a52ce8aSCornelia Huck #define KVM_REG_MIPS_MSACR (KVM_REG_MIPS_FPU | 0x0000000000000200ULL) 1787a52ce8aSCornelia Huck 1797a52ce8aSCornelia Huck /* 1807a52ce8aSCornelia Huck * KVM_REG_MIPS_FPR - Floating point / Vector registers. 1817a52ce8aSCornelia Huck */ 1827a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPR_32(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U32 | (n)) 1837a52ce8aSCornelia Huck #define KVM_REG_MIPS_FPR_64(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U64 | (n)) 1847a52ce8aSCornelia Huck #define KVM_REG_MIPS_VEC_128(n) (KVM_REG_MIPS_FPR | KVM_REG_SIZE_U128 | (n)) 1857a52ce8aSCornelia Huck 1867a52ce8aSCornelia Huck /* 1877a52ce8aSCornelia Huck * KVM_REG_MIPS_FCR - Floating point control registers. 1887a52ce8aSCornelia Huck */ 1897a52ce8aSCornelia Huck #define KVM_REG_MIPS_FCR_IR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 0) 1907a52ce8aSCornelia Huck #define KVM_REG_MIPS_FCR_CSR (KVM_REG_MIPS_FCR | KVM_REG_SIZE_U32 | 31) 1917a52ce8aSCornelia Huck 1927a52ce8aSCornelia Huck /* 1937a52ce8aSCornelia Huck * KVM_REG_MIPS_MSACR - MIPS SIMD Architecture (MSA) control registers. 1947a52ce8aSCornelia Huck */ 1957a52ce8aSCornelia Huck #define KVM_REG_MIPS_MSA_IR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 0) 1967a52ce8aSCornelia Huck #define KVM_REG_MIPS_MSA_CSR (KVM_REG_MIPS_MSACR | KVM_REG_SIZE_U32 | 1) 1977a52ce8aSCornelia Huck 198b061808dSAlexander Graf 199e098b453SAlexey Kardashevskiy /* 200e098b453SAlexey Kardashevskiy * KVM MIPS specific structures and definitions 201e098b453SAlexey Kardashevskiy * 202e098b453SAlexey Kardashevskiy */ 203e098b453SAlexey Kardashevskiy struct kvm_debug_exit_arch { 204e098b453SAlexey Kardashevskiy __u64 epc; 205e098b453SAlexey Kardashevskiy }; 206e098b453SAlexey Kardashevskiy 207e098b453SAlexey Kardashevskiy /* for KVM_SET_GUEST_DEBUG */ 208e098b453SAlexey Kardashevskiy struct kvm_guest_debug_arch { 209e098b453SAlexey Kardashevskiy }; 210e098b453SAlexey Kardashevskiy 211e098b453SAlexey Kardashevskiy /* definition of registers in kvm_run */ 212e098b453SAlexey Kardashevskiy struct kvm_sync_regs { 213e098b453SAlexey Kardashevskiy }; 214e098b453SAlexey Kardashevskiy 215e098b453SAlexey Kardashevskiy /* dummy definition */ 216e098b453SAlexey Kardashevskiy struct kvm_sregs { 217e098b453SAlexey Kardashevskiy }; 218e098b453SAlexey Kardashevskiy 219e098b453SAlexey Kardashevskiy struct kvm_mips_interrupt { 220e098b453SAlexey Kardashevskiy /* in */ 221e098b453SAlexey Kardashevskiy __u32 cpu; 222e098b453SAlexey Kardashevskiy __u32 irq; 223e098b453SAlexey Kardashevskiy }; 224e098b453SAlexey Kardashevskiy 225e098b453SAlexey Kardashevskiy #endif /* __LINUX_KVM_MIPS_H */ 226