1 /* 2 * Tiny Code Generator for QEMU 3 * 4 * Copyright (c) 2008 Fabrice Bellard 5 * 6 * Permission is hereby granted, free of charge, to any person obtaining a copy 7 * of this software and associated documentation files (the "Software"), to deal 8 * in the Software without restriction, including without limitation the rights 9 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 10 * copies of the Software, and to permit persons to whom the Software is 11 * furnished to do so, subject to the following conditions: 12 * 13 * The above copyright notice and this permission notice shall be included in 14 * all copies or substantial portions of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 22 * THE SOFTWARE. 23 */ 24 25 /* 26 * DEF(name, oargs, iargs, cargs, flags) 27 */ 28 29 /* predefined ops */ 30 DEF(discard, 1, 0, 0, TCG_OPF_NOT_PRESENT) 31 DEF(set_label, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT) 32 33 /* variable number of parameters */ 34 DEF(call, 0, 0, 3, TCG_OPF_CALL_CLOBBER | TCG_OPF_NOT_PRESENT) 35 36 DEF(br, 0, 0, 1, TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT) 37 38 DEF(mb, 0, 0, 1, TCG_OPF_NOT_PRESENT) 39 40 DEF(mov_i32, 1, 1, 0, TCG_OPF_NOT_PRESENT) 41 DEF(setcond_i32, 1, 2, 1, 0) 42 DEF(negsetcond_i32, 1, 2, 1, 0) 43 DEF(movcond_i32, 1, 4, 1, 0) 44 /* load/store */ 45 DEF(ld8u_i32, 1, 1, 1, 0) 46 DEF(ld8s_i32, 1, 1, 1, 0) 47 DEF(ld16u_i32, 1, 1, 1, 0) 48 DEF(ld16s_i32, 1, 1, 1, 0) 49 DEF(ld_i32, 1, 1, 1, 0) 50 DEF(st8_i32, 0, 2, 1, 0) 51 DEF(st16_i32, 0, 2, 1, 0) 52 DEF(st_i32, 0, 2, 1, 0) 53 /* arith */ 54 DEF(add_i32, 1, 2, 0, 0) 55 DEF(sub_i32, 1, 2, 0, 0) 56 DEF(mul_i32, 1, 2, 0, 0) 57 DEF(div_i32, 1, 2, 0, 0) 58 DEF(divu_i32, 1, 2, 0, 0) 59 DEF(rem_i32, 1, 2, 0, 0) 60 DEF(remu_i32, 1, 2, 0, 0) 61 DEF(div2_i32, 2, 3, 0, 0) 62 DEF(divu2_i32, 2, 3, 0, 0) 63 DEF(and_i32, 1, 2, 0, 0) 64 DEF(or_i32, 1, 2, 0, 0) 65 DEF(xor_i32, 1, 2, 0, 0) 66 /* shifts/rotates */ 67 DEF(shl_i32, 1, 2, 0, 0) 68 DEF(shr_i32, 1, 2, 0, 0) 69 DEF(sar_i32, 1, 2, 0, 0) 70 DEF(rotl_i32, 1, 2, 0, 0) 71 DEF(rotr_i32, 1, 2, 0, 0) 72 DEF(deposit_i32, 1, 2, 2, 0) 73 DEF(extract_i32, 1, 1, 2, 0) 74 DEF(sextract_i32, 1, 1, 2, 0) 75 DEF(extract2_i32, 1, 2, 1, 0) 76 77 DEF(brcond_i32, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_COND_BRANCH) 78 79 DEF(add2_i32, 2, 4, 0, 0) 80 DEF(sub2_i32, 2, 4, 0, 0) 81 DEF(mulu2_i32, 2, 2, 0, 0) 82 DEF(muls2_i32, 2, 2, 0, 0) 83 DEF(muluh_i32, 1, 2, 0, 0) 84 DEF(mulsh_i32, 1, 2, 0, 0) 85 DEF(brcond2_i32, 0, 4, 2, TCG_OPF_BB_END | TCG_OPF_COND_BRANCH) 86 DEF(setcond2_i32, 1, 4, 1, 0) 87 88 DEF(ext8s_i32, 1, 1, 0, 0) 89 DEF(ext16s_i32, 1, 1, 0, 0) 90 DEF(ext8u_i32, 1, 1, 0, 0) 91 DEF(ext16u_i32, 1, 1, 0, 0) 92 DEF(bswap16_i32, 1, 1, 1, 0) 93 DEF(bswap32_i32, 1, 1, 1, 0) 94 DEF(not_i32, 1, 1, 0, 0) 95 DEF(neg_i32, 1, 1, 0, 0) 96 DEF(andc_i32, 1, 2, 0, 0) 97 DEF(orc_i32, 1, 2, 0, 0) 98 DEF(eqv_i32, 1, 2, 0, 0) 99 DEF(nand_i32, 1, 2, 0, 0) 100 DEF(nor_i32, 1, 2, 0, 0) 101 DEF(clz_i32, 1, 2, 0, 0) 102 DEF(ctz_i32, 1, 2, 0, 0) 103 DEF(ctpop_i32, 1, 1, 0, 0) 104 105 DEF(mov_i64, 1, 1, 0, TCG_OPF_NOT_PRESENT) 106 DEF(setcond_i64, 1, 2, 1, 0) 107 DEF(negsetcond_i64, 1, 2, 1, 0) 108 DEF(movcond_i64, 1, 4, 1, 0) 109 /* load/store */ 110 DEF(ld8u_i64, 1, 1, 1, 0) 111 DEF(ld8s_i64, 1, 1, 1, 0) 112 DEF(ld16u_i64, 1, 1, 1, 0) 113 DEF(ld16s_i64, 1, 1, 1, 0) 114 DEF(ld32u_i64, 1, 1, 1, 0) 115 DEF(ld32s_i64, 1, 1, 1, 0) 116 DEF(ld_i64, 1, 1, 1, 0) 117 DEF(st8_i64, 0, 2, 1, 0) 118 DEF(st16_i64, 0, 2, 1, 0) 119 DEF(st32_i64, 0, 2, 1, 0) 120 DEF(st_i64, 0, 2, 1, 0) 121 /* arith */ 122 DEF(add_i64, 1, 2, 0, 0) 123 DEF(sub_i64, 1, 2, 0, 0) 124 DEF(mul_i64, 1, 2, 0, 0) 125 DEF(div_i64, 1, 2, 0, 0) 126 DEF(divu_i64, 1, 2, 0, 0) 127 DEF(rem_i64, 1, 2, 0, 0) 128 DEF(remu_i64, 1, 2, 0, 0) 129 DEF(div2_i64, 2, 3, 0, 0) 130 DEF(divu2_i64, 2, 3, 0, 0) 131 DEF(and_i64, 1, 2, 0, 0) 132 DEF(or_i64, 1, 2, 0, 0) 133 DEF(xor_i64, 1, 2, 0, 0) 134 /* shifts/rotates */ 135 DEF(shl_i64, 1, 2, 0, 0) 136 DEF(shr_i64, 1, 2, 0, 0) 137 DEF(sar_i64, 1, 2, 0, 0) 138 DEF(rotl_i64, 1, 2, 0, 0) 139 DEF(rotr_i64, 1, 2, 0, 0) 140 DEF(deposit_i64, 1, 2, 2, 0) 141 DEF(extract_i64, 1, 1, 2, 0) 142 DEF(sextract_i64, 1, 1, 2, 0) 143 DEF(extract2_i64, 1, 2, 1, 0) 144 145 /* size changing ops */ 146 DEF(ext_i32_i64, 1, 1, 0, 0) 147 DEF(extu_i32_i64, 1, 1, 0, 0) 148 DEF(extrl_i64_i32, 1, 1, 0, 0) 149 DEF(extrh_i64_i32, 1, 1, 0, 0) 150 151 DEF(brcond_i64, 0, 2, 2, TCG_OPF_BB_END | TCG_OPF_COND_BRANCH) 152 DEF(ext8s_i64, 1, 1, 0, 0) 153 DEF(ext16s_i64, 1, 1, 0, 0) 154 DEF(ext32s_i64, 1, 1, 0, 0) 155 DEF(ext8u_i64, 1, 1, 0, 0) 156 DEF(ext16u_i64, 1, 1, 0, 0) 157 DEF(ext32u_i64, 1, 1, 0, 0) 158 DEF(bswap16_i64, 1, 1, 1, 0) 159 DEF(bswap32_i64, 1, 1, 1, 0) 160 DEF(bswap64_i64, 1, 1, 1, 0) 161 DEF(not_i64, 1, 1, 0, 0) 162 DEF(neg_i64, 1, 1, 0, 0) 163 DEF(andc_i64, 1, 2, 0, 0) 164 DEF(orc_i64, 1, 2, 0, 0) 165 DEF(eqv_i64, 1, 2, 0, 0) 166 DEF(nand_i64, 1, 2, 0, 0) 167 DEF(nor_i64, 1, 2, 0, 0) 168 DEF(clz_i64, 1, 2, 0, 0) 169 DEF(ctz_i64, 1, 2, 0, 0) 170 DEF(ctpop_i64, 1, 1, 0, 0) 171 172 DEF(add2_i64, 2, 4, 0, 0) 173 DEF(sub2_i64, 2, 4, 0, 0) 174 DEF(mulu2_i64, 2, 2, 0, 0) 175 DEF(muls2_i64, 2, 2, 0, 0) 176 DEF(muluh_i64, 1, 2, 0, 0) 177 DEF(mulsh_i64, 1, 2, 0, 0) 178 179 #define DATA64_ARGS (TCG_TARGET_REG_BITS == 64 ? 1 : 2) 180 181 /* There are tcg_ctx->insn_start_words here, not just one. */ 182 DEF(insn_start, 0, 0, DATA64_ARGS, TCG_OPF_NOT_PRESENT) 183 184 DEF(exit_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT) 185 DEF(goto_tb, 0, 0, 1, TCG_OPF_BB_EXIT | TCG_OPF_BB_END | TCG_OPF_NOT_PRESENT) 186 DEF(goto_ptr, 0, 1, 0, TCG_OPF_BB_EXIT | TCG_OPF_BB_END) 187 188 DEF(plugin_cb, 0, 0, 1, TCG_OPF_NOT_PRESENT) 189 DEF(plugin_mem_cb, 0, 1, 1, TCG_OPF_NOT_PRESENT) 190 191 DEF(qemu_ld_i32, 1, 1, 1, 192 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS) 193 DEF(qemu_st_i32, 0, 1 + 1, 1, 194 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS) 195 DEF(qemu_ld_i64, DATA64_ARGS, 1, 1, 196 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS) 197 DEF(qemu_st_i64, 0, DATA64_ARGS + 1, 1, 198 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS) 199 200 /* Only used by i386 to cope with stupid register constraints. */ 201 DEF(qemu_st8_i32, 0, 1 + 1, 1, 202 TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS) 203 204 /* Only for 64-bit hosts at the moment. */ 205 DEF(qemu_ld_i128, 2, 1, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS) 206 DEF(qemu_st_i128, 0, 3, 1, TCG_OPF_CALL_CLOBBER | TCG_OPF_SIDE_EFFECTS) 207 208 /* Host vector support. */ 209 210 DEF(mov_vec, 1, 1, 0, TCG_OPF_VECTOR | TCG_OPF_NOT_PRESENT) 211 212 DEF(dup_vec, 1, 1, 0, TCG_OPF_VECTOR) 213 DEF(dup2_vec, 1, 2, 0, TCG_OPF_VECTOR) 214 215 DEF(ld_vec, 1, 1, 1, TCG_OPF_VECTOR) 216 DEF(st_vec, 0, 2, 1, TCG_OPF_VECTOR) 217 DEF(dupm_vec, 1, 1, 1, TCG_OPF_VECTOR) 218 219 DEF(add_vec, 1, 2, 0, TCG_OPF_VECTOR) 220 DEF(sub_vec, 1, 2, 0, TCG_OPF_VECTOR) 221 DEF(mul_vec, 1, 2, 0, TCG_OPF_VECTOR) 222 DEF(neg_vec, 1, 1, 0, TCG_OPF_VECTOR) 223 DEF(abs_vec, 1, 1, 0, TCG_OPF_VECTOR) 224 DEF(ssadd_vec, 1, 2, 0, TCG_OPF_VECTOR) 225 DEF(usadd_vec, 1, 2, 0, TCG_OPF_VECTOR) 226 DEF(sssub_vec, 1, 2, 0, TCG_OPF_VECTOR) 227 DEF(ussub_vec, 1, 2, 0, TCG_OPF_VECTOR) 228 DEF(smin_vec, 1, 2, 0, TCG_OPF_VECTOR) 229 DEF(umin_vec, 1, 2, 0, TCG_OPF_VECTOR) 230 DEF(smax_vec, 1, 2, 0, TCG_OPF_VECTOR) 231 DEF(umax_vec, 1, 2, 0, TCG_OPF_VECTOR) 232 233 DEF(and_vec, 1, 2, 0, TCG_OPF_VECTOR) 234 DEF(or_vec, 1, 2, 0, TCG_OPF_VECTOR) 235 DEF(xor_vec, 1, 2, 0, TCG_OPF_VECTOR) 236 DEF(andc_vec, 1, 2, 0, TCG_OPF_VECTOR) 237 DEF(orc_vec, 1, 2, 0, TCG_OPF_VECTOR) 238 DEF(nand_vec, 1, 2, 0, TCG_OPF_VECTOR) 239 DEF(nor_vec, 1, 2, 0, TCG_OPF_VECTOR) 240 DEF(eqv_vec, 1, 2, 0, TCG_OPF_VECTOR) 241 DEF(not_vec, 1, 1, 0, TCG_OPF_VECTOR) 242 243 DEF(shli_vec, 1, 1, 1, TCG_OPF_VECTOR) 244 DEF(shri_vec, 1, 1, 1, TCG_OPF_VECTOR) 245 DEF(sari_vec, 1, 1, 1, TCG_OPF_VECTOR) 246 DEF(rotli_vec, 1, 1, 1, TCG_OPF_VECTOR) 247 248 DEF(shls_vec, 1, 2, 0, TCG_OPF_VECTOR) 249 DEF(shrs_vec, 1, 2, 0, TCG_OPF_VECTOR) 250 DEF(sars_vec, 1, 2, 0, TCG_OPF_VECTOR) 251 DEF(rotls_vec, 1, 2, 0, TCG_OPF_VECTOR) 252 253 DEF(shlv_vec, 1, 2, 0, TCG_OPF_VECTOR) 254 DEF(shrv_vec, 1, 2, 0, TCG_OPF_VECTOR) 255 DEF(sarv_vec, 1, 2, 0, TCG_OPF_VECTOR) 256 DEF(rotlv_vec, 1, 2, 0, TCG_OPF_VECTOR) 257 DEF(rotrv_vec, 1, 2, 0, TCG_OPF_VECTOR) 258 259 DEF(cmp_vec, 1, 2, 1, TCG_OPF_VECTOR) 260 261 DEF(bitsel_vec, 1, 3, 0, TCG_OPF_VECTOR) 262 DEF(cmpsel_vec, 1, 4, 1, TCG_OPF_VECTOR) 263 264 DEF(last_generic, 0, 0, 0, TCG_OPF_NOT_PRESENT) 265 266 #include "tcg-target-opc.h.inc" 267 268 #undef DATA64_ARGS 269 #undef DEF 270