xref: /qemu/include/hw/watchdog/wdt_imx2.h (revision 52581c718c5cd55595ca032a56f1e194c5716456)
1067e68e7SAndrey Smirnov /*
2067e68e7SAndrey Smirnov  * Copyright (c) 2017, Impinj, Inc.
3067e68e7SAndrey Smirnov  *
4067e68e7SAndrey Smirnov  * i.MX2 Watchdog IP block
5067e68e7SAndrey Smirnov  *
6067e68e7SAndrey Smirnov  * Author: Andrey Smirnov <andrew.smirnov@gmail.com>
7067e68e7SAndrey Smirnov  *
8067e68e7SAndrey Smirnov  * This work is licensed under the terms of the GNU GPL, version 2 or later.
9067e68e7SAndrey Smirnov  * See the COPYING file in the top-level directory.
10067e68e7SAndrey Smirnov  */
11067e68e7SAndrey Smirnov 
12*52581c71SMarkus Armbruster #ifndef WDT_IMX2_H
13*52581c71SMarkus Armbruster #define WDT_IMX2_H
14067e68e7SAndrey Smirnov 
15daca13d4SGuenter Roeck #include "qemu/bitops.h"
16067e68e7SAndrey Smirnov #include "hw/sysbus.h"
17daca13d4SGuenter Roeck #include "hw/irq.h"
18daca13d4SGuenter Roeck #include "hw/ptimer.h"
19db1015e9SEduardo Habkost #include "qom/object.h"
20067e68e7SAndrey Smirnov 
21067e68e7SAndrey Smirnov #define TYPE_IMX2_WDT "imx2.wdt"
228063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(IMX2WdtState, IMX2_WDT)
23067e68e7SAndrey Smirnov 
24067e68e7SAndrey Smirnov enum IMX2WdtRegisters {
25daca13d4SGuenter Roeck     IMX2_WDT_WCR  = 0x0000, /* Control Register */
26daca13d4SGuenter Roeck     IMX2_WDT_WSR  = 0x0002, /* Service Register */
27daca13d4SGuenter Roeck     IMX2_WDT_WRSR = 0x0004, /* Reset Status Register */
28daca13d4SGuenter Roeck     IMX2_WDT_WICR = 0x0006, /* Interrupt Control Register */
29daca13d4SGuenter Roeck     IMX2_WDT_WMCR = 0x0008, /* Misc Register */
30067e68e7SAndrey Smirnov };
31067e68e7SAndrey Smirnov 
32daca13d4SGuenter Roeck #define IMX2_WDT_MMIO_SIZE 0x000a
33daca13d4SGuenter Roeck 
34daca13d4SGuenter Roeck /* Control Register definitions */
35daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WT         (0xFF << 8) /* Watchdog Timeout Field */
36daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDW        BIT(7)      /* WDOG Disable for Wait */
37daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDA        BIT(5)      /* WDOG Assertion */
38daca13d4SGuenter Roeck #define IMX2_WDT_WCR_SRS        BIT(4)      /* Software Reset Signal */
39daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDT        BIT(3)      /* WDOG Timeout Assertion */
40daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDE        BIT(2)      /* Watchdog Enable */
41daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDBG       BIT(1)      /* Watchdog Debug Enable */
42daca13d4SGuenter Roeck #define IMX2_WDT_WCR_WDZST      BIT(0)      /* Watchdog Timer Suspend */
43daca13d4SGuenter Roeck 
44daca13d4SGuenter Roeck #define IMX2_WDT_WCR_LOCK_MASK  (IMX2_WDT_WCR_WDZST | IMX2_WDT_WCR_WDBG \
45daca13d4SGuenter Roeck                                  | IMX2_WDT_WCR_WDW)
46daca13d4SGuenter Roeck 
47daca13d4SGuenter Roeck /* Service Register definitions */
48daca13d4SGuenter Roeck #define IMX2_WDT_SEQ1           0x5555      /* service sequence 1 */
49daca13d4SGuenter Roeck #define IMX2_WDT_SEQ2           0xAAAA      /* service sequence 2 */
50daca13d4SGuenter Roeck 
51daca13d4SGuenter Roeck /* Reset Status Register definitions */
52daca13d4SGuenter Roeck #define IMX2_WDT_WRSR_TOUT      BIT(1)      /* Reset due to Timeout */
53daca13d4SGuenter Roeck #define IMX2_WDT_WRSR_SFTW      BIT(0)      /* Reset due to software reset */
54daca13d4SGuenter Roeck 
55daca13d4SGuenter Roeck /* Interrupt Control Register definitions */
56daca13d4SGuenter Roeck #define IMX2_WDT_WICR_WIE       BIT(15)     /* Interrupt Enable */
57daca13d4SGuenter Roeck #define IMX2_WDT_WICR_WTIS      BIT(14)     /* Interrupt Status */
58daca13d4SGuenter Roeck #define IMX2_WDT_WICR_WICT      0xff        /* Interrupt Timeout */
59daca13d4SGuenter Roeck #define IMX2_WDT_WICR_WICT_DEF  0x04        /* Default interrupt timeout (2s) */
60daca13d4SGuenter Roeck 
61daca13d4SGuenter Roeck #define IMX2_WDT_WICR_LOCK_MASK (IMX2_WDT_WICR_WIE | IMX2_WDT_WICR_WICT)
62daca13d4SGuenter Roeck 
63daca13d4SGuenter Roeck /* Misc Control Register definitions */
64daca13d4SGuenter Roeck #define IMX2_WDT_WMCR_PDE       BIT(0)      /* Power-Down Enable */
65067e68e7SAndrey Smirnov 
66db1015e9SEduardo Habkost struct IMX2WdtState {
67067e68e7SAndrey Smirnov     /* <private> */
68067e68e7SAndrey Smirnov     SysBusDevice parent_obj;
69067e68e7SAndrey Smirnov 
70daca13d4SGuenter Roeck     /*< public >*/
71067e68e7SAndrey Smirnov     MemoryRegion mmio;
72daca13d4SGuenter Roeck     qemu_irq irq;
73daca13d4SGuenter Roeck 
74daca13d4SGuenter Roeck     struct ptimer_state *timer;
75daca13d4SGuenter Roeck     struct ptimer_state *itimer;
76daca13d4SGuenter Roeck 
77daca13d4SGuenter Roeck     bool pretimeout_support;
78daca13d4SGuenter Roeck     bool wicr_locked;
79daca13d4SGuenter Roeck 
80daca13d4SGuenter Roeck     uint16_t wcr;
81daca13d4SGuenter Roeck     uint16_t wsr;
82daca13d4SGuenter Roeck     uint16_t wrsr;
83daca13d4SGuenter Roeck     uint16_t wicr;
84daca13d4SGuenter Roeck     uint16_t wmcr;
85daca13d4SGuenter Roeck 
86daca13d4SGuenter Roeck     bool wcr_locked;            /* affects WDZST, WDBG, and WDW */
87daca13d4SGuenter Roeck     bool wcr_wde_locked;        /* affects WDE */
88daca13d4SGuenter Roeck     bool wcr_wdt_locked;        /* affects WDT (never cleared) */
89db1015e9SEduardo Habkost };
90067e68e7SAndrey Smirnov 
91*52581c71SMarkus Armbruster #endif /* WDT_IMX2_H */
92