xref: /qemu/include/hw/ssi/ibex_spi_host.h (revision 3db629f03e8caf39526cd0415dac16a6a6484107)
19c4888c9SWilfred Mallawa 
29c4888c9SWilfred Mallawa /*
39c4888c9SWilfred Mallawa  * QEMU model of the Ibex SPI Controller
49c4888c9SWilfred Mallawa  * SPEC Reference: https://docs.opentitan.org/hw/ip/spi_host/doc/
59c4888c9SWilfred Mallawa  *
69c4888c9SWilfred Mallawa  * Copyright (C) 2022 Western Digital
79c4888c9SWilfred Mallawa  *
89c4888c9SWilfred Mallawa  * Permission is hereby granted, free of charge, to any person obtaining a copy
99c4888c9SWilfred Mallawa  * of this software and associated documentation files (the "Software"), to deal
109c4888c9SWilfred Mallawa  * in the Software without restriction, including without limitation the rights
119c4888c9SWilfred Mallawa  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
129c4888c9SWilfred Mallawa  * copies of the Software, and to permit persons to whom the Software is
139c4888c9SWilfred Mallawa  * furnished to do so, subject to the following conditions:
149c4888c9SWilfred Mallawa  *
159c4888c9SWilfred Mallawa  * The above copyright notice and this permission notice shall be included in
169c4888c9SWilfred Mallawa  * all copies or substantial portions of the Software.
179c4888c9SWilfred Mallawa  *
189c4888c9SWilfred Mallawa  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
199c4888c9SWilfred Mallawa  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
209c4888c9SWilfred Mallawa  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
219c4888c9SWilfred Mallawa  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
229c4888c9SWilfred Mallawa  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
239c4888c9SWilfred Mallawa  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
249c4888c9SWilfred Mallawa  * THE SOFTWARE.
259c4888c9SWilfred Mallawa  */
269c4888c9SWilfred Mallawa 
279c4888c9SWilfred Mallawa #ifndef IBEX_SPI_HOST_H
289c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_H
299c4888c9SWilfred Mallawa 
309c4888c9SWilfred Mallawa #include "hw/sysbus.h"
319c4888c9SWilfred Mallawa #include "hw/ssi/ssi.h"
329c4888c9SWilfred Mallawa #include "qemu/fifo8.h"
339c4888c9SWilfred Mallawa #include "qom/object.h"
349c4888c9SWilfred Mallawa #include "qemu/timer.h"
359c4888c9SWilfred Mallawa 
369c4888c9SWilfred Mallawa #define TYPE_IBEX_SPI_HOST "ibex-spi"
379c4888c9SWilfred Mallawa #define IBEX_SPI_HOST(obj) \
389c4888c9SWilfred Mallawa     OBJECT_CHECK(IbexSPIHostState, (obj), TYPE_IBEX_SPI_HOST)
399c4888c9SWilfred Mallawa 
409c4888c9SWilfred Mallawa /* SPI Registers */
41*6c187695SWilfred Mallawa #define IBEX_SPI_HOST_INTR_STATE         (0x00 / 4)  /* rw1c */
429c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_INTR_ENABLE        (0x04 / 4)  /* rw */
439c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_INTR_TEST          (0x08 / 4)  /* wo */
449c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_ALERT_TEST         (0x0c / 4)  /* wo */
459c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_CONTROL            (0x10 / 4)  /* rw */
469c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_STATUS             (0x14 / 4)  /* ro */
479c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_CONFIGOPTS         (0x18 / 4)  /* rw */
489c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_CSID               (0x1c / 4)  /* rw */
499c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_COMMAND            (0x20 / 4)  /* wo */
509c4888c9SWilfred Mallawa /* RX/TX Modelled by FIFO */
519c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_RXDATA             (0x24 / 4)
529c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_TXDATA             (0x28 / 4)
539c4888c9SWilfred Mallawa 
549c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_ERROR_ENABLE       (0x2c / 4)  /* rw */
55*6c187695SWilfred Mallawa #define IBEX_SPI_HOST_ERROR_STATUS       (0x30 / 4)  /* rw1c */
569c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_EVENT_ENABLE       (0x34 / 4)  /* rw */
579c4888c9SWilfred Mallawa 
589c4888c9SWilfred Mallawa /* FIFO Len in Bytes */
599c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_TXFIFO_LEN         288
609c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_RXFIFO_LEN         256
619c4888c9SWilfred Mallawa 
629c4888c9SWilfred Mallawa /*  Max Register (Based on addr) */
639c4888c9SWilfred Mallawa #define IBEX_SPI_HOST_MAX_REGS           (IBEX_SPI_HOST_EVENT_ENABLE + 1)
649c4888c9SWilfred Mallawa 
659c4888c9SWilfred Mallawa /* MISC */
669c4888c9SWilfred Mallawa #define TX_INTERRUPT_TRIGGER_DELAY_NS    100
679c4888c9SWilfred Mallawa #define BIDIRECTIONAL_TRANSFER           3
689c4888c9SWilfred Mallawa 
699c4888c9SWilfred Mallawa typedef struct {
709c4888c9SWilfred Mallawa     /* <private> */
719c4888c9SWilfred Mallawa     SysBusDevice parent_obj;
729c4888c9SWilfred Mallawa 
739c4888c9SWilfred Mallawa     /* <public> */
749c4888c9SWilfred Mallawa     MemoryRegion mmio;
759c4888c9SWilfred Mallawa     uint32_t regs[IBEX_SPI_HOST_MAX_REGS];
769c4888c9SWilfred Mallawa     /* Multi-reg that sets config opts per CS */
779c4888c9SWilfred Mallawa     uint32_t *config_opts;
789c4888c9SWilfred Mallawa     Fifo8 rx_fifo;
799c4888c9SWilfred Mallawa     Fifo8 tx_fifo;
809c4888c9SWilfred Mallawa     QEMUTimer *fifo_trigger_handle;
819c4888c9SWilfred Mallawa 
829c4888c9SWilfred Mallawa     qemu_irq event;
839c4888c9SWilfred Mallawa     qemu_irq host_err;
849c4888c9SWilfred Mallawa     uint32_t num_cs;
859c4888c9SWilfred Mallawa     qemu_irq *cs_lines;
869c4888c9SWilfred Mallawa     SSIBus *ssi;
879c4888c9SWilfred Mallawa 
889c4888c9SWilfred Mallawa     /* Used to track the init status, for replicating TXDATA ghost writes */
899c4888c9SWilfred Mallawa     bool init_status;
909c4888c9SWilfred Mallawa } IbexSPIHostState;
919c4888c9SWilfred Mallawa 
929c4888c9SWilfred Mallawa #endif
93