1fff123b8SPhilippe Mathieu-Daudé /* 2fff123b8SPhilippe Mathieu-Daudé * QEMU PIIX South Bridge Emulation 3fff123b8SPhilippe Mathieu-Daudé * 4fff123b8SPhilippe Mathieu-Daudé * Copyright (c) 2006 Fabrice Bellard 5e29f2379SPhilippe Mathieu-Daudé * Copyright (c) 2018 Hervé Poussineau 6fff123b8SPhilippe Mathieu-Daudé * 7fff123b8SPhilippe Mathieu-Daudé * This work is licensed under the terms of the GNU GPL, version 2 or later. 8fff123b8SPhilippe Mathieu-Daudé * See the COPYING file in the top-level directory. 9fff123b8SPhilippe Mathieu-Daudé * 10fff123b8SPhilippe Mathieu-Daudé */ 11fff123b8SPhilippe Mathieu-Daudé 12fff123b8SPhilippe Mathieu-Daudé #ifndef HW_SOUTHBRIDGE_PIIX_H 13fff123b8SPhilippe Mathieu-Daudé #define HW_SOUTHBRIDGE_PIIX_H 14fff123b8SPhilippe Mathieu-Daudé 1514a026ddSPhilippe Mathieu-Daudé #include "hw/pci/pci.h" 16*db1015e9SEduardo Habkost #include "qom/object.h" 1714a026ddSPhilippe Mathieu-Daudé 18fff123b8SPhilippe Mathieu-Daudé #define TYPE_PIIX4_PM "PIIX4_PM" 19fff123b8SPhilippe Mathieu-Daudé 20fff123b8SPhilippe Mathieu-Daudé I2CBus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base, 21fff123b8SPhilippe Mathieu-Daudé qemu_irq sci_irq, qemu_irq smi_irq, 22fff123b8SPhilippe Mathieu-Daudé int smm_enabled, DeviceState **piix4_pm); 23fff123b8SPhilippe Mathieu-Daudé 244b19de14SPhilippe Mathieu-Daudé /* PIRQRC[A:D]: PIRQx Route Control Registers */ 254b19de14SPhilippe Mathieu-Daudé #define PIIX_PIRQCA 0x60 264b19de14SPhilippe Mathieu-Daudé #define PIIX_PIRQCB 0x61 274b19de14SPhilippe Mathieu-Daudé #define PIIX_PIRQCC 0x62 284b19de14SPhilippe Mathieu-Daudé #define PIIX_PIRQCD 0x63 294b19de14SPhilippe Mathieu-Daudé 300063454aSPhilippe Mathieu-Daudé /* 310063454aSPhilippe Mathieu-Daudé * Reset Control Register: PCI-accessible ISA-Compatible Register at address 320063454aSPhilippe Mathieu-Daudé * 0xcf9, provided by the PCI/ISA bridge (PIIX3 PCI function 0, 8086:7000). 330063454aSPhilippe Mathieu-Daudé */ 340063454aSPhilippe Mathieu-Daudé #define PIIX_RCR_IOPORT 0xcf9 350063454aSPhilippe Mathieu-Daudé 3614a026ddSPhilippe Mathieu-Daudé #define PIIX_NUM_PIC_IRQS 16 /* i8259 * 2 */ 3714a026ddSPhilippe Mathieu-Daudé #define PIIX_NUM_PIRQS 4ULL /* PIRQ[A-D] */ 3814a026ddSPhilippe Mathieu-Daudé 39*db1015e9SEduardo Habkost struct PIIXState { 4014a026ddSPhilippe Mathieu-Daudé PCIDevice dev; 4114a026ddSPhilippe Mathieu-Daudé 4214a026ddSPhilippe Mathieu-Daudé /* 4314a026ddSPhilippe Mathieu-Daudé * bitmap to track pic levels. 4414a026ddSPhilippe Mathieu-Daudé * The pic level is the logical OR of all the PCI irqs mapped to it 4514a026ddSPhilippe Mathieu-Daudé * So one PIC level is tracked by PIIX_NUM_PIRQS bits. 4614a026ddSPhilippe Mathieu-Daudé * 4714a026ddSPhilippe Mathieu-Daudé * PIRQ is mapped to PIC pins, we track it by 4814a026ddSPhilippe Mathieu-Daudé * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with 4914a026ddSPhilippe Mathieu-Daudé * pic_irq * PIIX_NUM_PIRQS + pirq 5014a026ddSPhilippe Mathieu-Daudé */ 5114a026ddSPhilippe Mathieu-Daudé #if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64 5214a026ddSPhilippe Mathieu-Daudé #error "unable to encode pic state in 64bit in pic_levels." 5314a026ddSPhilippe Mathieu-Daudé #endif 5414a026ddSPhilippe Mathieu-Daudé uint64_t pic_levels; 5514a026ddSPhilippe Mathieu-Daudé 5614a026ddSPhilippe Mathieu-Daudé qemu_irq *pic; 5714a026ddSPhilippe Mathieu-Daudé 5814a026ddSPhilippe Mathieu-Daudé /* This member isn't used. Just for save/load compatibility */ 5914a026ddSPhilippe Mathieu-Daudé int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS]; 6014a026ddSPhilippe Mathieu-Daudé 6114a026ddSPhilippe Mathieu-Daudé /* Reset Control Register contents */ 6214a026ddSPhilippe Mathieu-Daudé uint8_t rcr; 6314a026ddSPhilippe Mathieu-Daudé 6414a026ddSPhilippe Mathieu-Daudé /* IO memory region for Reset Control Register (PIIX_RCR_IOPORT) */ 6514a026ddSPhilippe Mathieu-Daudé MemoryRegion rcr_mem; 66*db1015e9SEduardo Habkost }; 67*db1015e9SEduardo Habkost typedef struct PIIXState PIIX3State; 6814a026ddSPhilippe Mathieu-Daudé 69fe47ad3aSEduardo Habkost #define TYPE_PIIX3_PCI_DEVICE "pci-piix3" 70fe47ad3aSEduardo Habkost #define PIIX3_PCI_DEVICE(obj) \ 71fe47ad3aSEduardo Habkost OBJECT_CHECK(PIIX3State, (obj), TYPE_PIIX3_PCI_DEVICE) 72fe47ad3aSEduardo Habkost 73e29f2379SPhilippe Mathieu-Daudé extern PCIDevice *piix4_dev; 74e29f2379SPhilippe Mathieu-Daudé 7514a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3_create(PCIBus *pci_bus, ISABus **isa_bus); 7614a026ddSPhilippe Mathieu-Daudé 77be1765f3SBALATON Zoltan DeviceState *piix4_create(PCIBus *pci_bus, ISABus **isa_bus, I2CBus **smbus); 78e29f2379SPhilippe Mathieu-Daudé 79fff123b8SPhilippe Mathieu-Daudé #endif 80