xref: /qemu/include/hw/southbridge/piix.h (revision 14a026dd581a16b566c55aea4ee7f1b3758f214a)
1fff123b8SPhilippe Mathieu-Daudé /*
2fff123b8SPhilippe Mathieu-Daudé  * QEMU PIIX South Bridge Emulation
3fff123b8SPhilippe Mathieu-Daudé  *
4fff123b8SPhilippe Mathieu-Daudé  * Copyright (c) 2006 Fabrice Bellard
5e29f2379SPhilippe Mathieu-Daudé  * Copyright (c) 2018 Hervé Poussineau
6fff123b8SPhilippe Mathieu-Daudé  *
7fff123b8SPhilippe Mathieu-Daudé  * This work is licensed under the terms of the GNU GPL, version 2 or later.
8fff123b8SPhilippe Mathieu-Daudé  * See the COPYING file in the top-level directory.
9fff123b8SPhilippe Mathieu-Daudé  *
10fff123b8SPhilippe Mathieu-Daudé  */
11fff123b8SPhilippe Mathieu-Daudé 
12fff123b8SPhilippe Mathieu-Daudé #ifndef HW_SOUTHBRIDGE_PIIX_H
13fff123b8SPhilippe Mathieu-Daudé #define HW_SOUTHBRIDGE_PIIX_H
14fff123b8SPhilippe Mathieu-Daudé 
15*14a026ddSPhilippe Mathieu-Daudé #include "hw/pci/pci.h"
16*14a026ddSPhilippe Mathieu-Daudé 
17fff123b8SPhilippe Mathieu-Daudé #define TYPE_PIIX4_PM "PIIX4_PM"
18fff123b8SPhilippe Mathieu-Daudé 
19fff123b8SPhilippe Mathieu-Daudé I2CBus *piix4_pm_init(PCIBus *bus, int devfn, uint32_t smb_io_base,
20fff123b8SPhilippe Mathieu-Daudé                       qemu_irq sci_irq, qemu_irq smi_irq,
21fff123b8SPhilippe Mathieu-Daudé                       int smm_enabled, DeviceState **piix4_pm);
22fff123b8SPhilippe Mathieu-Daudé 
234b19de14SPhilippe Mathieu-Daudé /* PIRQRC[A:D]: PIRQx Route Control Registers */
244b19de14SPhilippe Mathieu-Daudé #define PIIX_PIRQCA 0x60
254b19de14SPhilippe Mathieu-Daudé #define PIIX_PIRQCB 0x61
264b19de14SPhilippe Mathieu-Daudé #define PIIX_PIRQCC 0x62
274b19de14SPhilippe Mathieu-Daudé #define PIIX_PIRQCD 0x63
284b19de14SPhilippe Mathieu-Daudé 
290063454aSPhilippe Mathieu-Daudé /*
300063454aSPhilippe Mathieu-Daudé  * Reset Control Register: PCI-accessible ISA-Compatible Register at address
310063454aSPhilippe Mathieu-Daudé  * 0xcf9, provided by the PCI/ISA bridge (PIIX3 PCI function 0, 8086:7000).
320063454aSPhilippe Mathieu-Daudé  */
330063454aSPhilippe Mathieu-Daudé #define PIIX_RCR_IOPORT 0xcf9
340063454aSPhilippe Mathieu-Daudé 
35*14a026ddSPhilippe Mathieu-Daudé #define PIIX_NUM_PIC_IRQS       16      /* i8259 * 2 */
36*14a026ddSPhilippe Mathieu-Daudé #define PIIX_NUM_PIRQS          4ULL    /* PIRQ[A-D] */
37*14a026ddSPhilippe Mathieu-Daudé 
38*14a026ddSPhilippe Mathieu-Daudé typedef struct PIIXState {
39*14a026ddSPhilippe Mathieu-Daudé     PCIDevice dev;
40*14a026ddSPhilippe Mathieu-Daudé 
41*14a026ddSPhilippe Mathieu-Daudé     /*
42*14a026ddSPhilippe Mathieu-Daudé      * bitmap to track pic levels.
43*14a026ddSPhilippe Mathieu-Daudé      * The pic level is the logical OR of all the PCI irqs mapped to it
44*14a026ddSPhilippe Mathieu-Daudé      * So one PIC level is tracked by PIIX_NUM_PIRQS bits.
45*14a026ddSPhilippe Mathieu-Daudé      *
46*14a026ddSPhilippe Mathieu-Daudé      * PIRQ is mapped to PIC pins, we track it by
47*14a026ddSPhilippe Mathieu-Daudé      * PIIX_NUM_PIRQS * PIIX_NUM_PIC_IRQS = 64 bits with
48*14a026ddSPhilippe Mathieu-Daudé      * pic_irq * PIIX_NUM_PIRQS + pirq
49*14a026ddSPhilippe Mathieu-Daudé      */
50*14a026ddSPhilippe Mathieu-Daudé #if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64
51*14a026ddSPhilippe Mathieu-Daudé #error "unable to encode pic state in 64bit in pic_levels."
52*14a026ddSPhilippe Mathieu-Daudé #endif
53*14a026ddSPhilippe Mathieu-Daudé     uint64_t pic_levels;
54*14a026ddSPhilippe Mathieu-Daudé 
55*14a026ddSPhilippe Mathieu-Daudé     qemu_irq *pic;
56*14a026ddSPhilippe Mathieu-Daudé 
57*14a026ddSPhilippe Mathieu-Daudé     /* This member isn't used. Just for save/load compatibility */
58*14a026ddSPhilippe Mathieu-Daudé     int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS];
59*14a026ddSPhilippe Mathieu-Daudé 
60*14a026ddSPhilippe Mathieu-Daudé     /* Reset Control Register contents */
61*14a026ddSPhilippe Mathieu-Daudé     uint8_t rcr;
62*14a026ddSPhilippe Mathieu-Daudé 
63*14a026ddSPhilippe Mathieu-Daudé     /* IO memory region for Reset Control Register (PIIX_RCR_IOPORT) */
64*14a026ddSPhilippe Mathieu-Daudé     MemoryRegion rcr_mem;
65*14a026ddSPhilippe Mathieu-Daudé } PIIX3State;
66*14a026ddSPhilippe Mathieu-Daudé 
67e29f2379SPhilippe Mathieu-Daudé extern PCIDevice *piix4_dev;
68e29f2379SPhilippe Mathieu-Daudé 
69*14a026ddSPhilippe Mathieu-Daudé PIIX3State *piix3_create(PCIBus *pci_bus, ISABus **isa_bus);
70*14a026ddSPhilippe Mathieu-Daudé 
71e29f2379SPhilippe Mathieu-Daudé DeviceState *piix4_create(PCIBus *pci_bus, ISABus **isa_bus,
72e29f2379SPhilippe Mathieu-Daudé                           I2CBus **smbus, size_t ide_buses);
73e29f2379SPhilippe Mathieu-Daudé 
74fff123b8SPhilippe Mathieu-Daudé #endif
75