xref: /qemu/include/hw/southbridge/ich9.h (revision e3e3a8ad1216faccd737f6bc06919deb366b0be3)
1e516572fSJason Baron #ifndef HW_ICH9_H
2e516572fSJason Baron #define HW_ICH9_H
3e516572fSJason Baron 
483c9f4caSPaolo Bonzini #include "hw/sysbus.h"
50d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
60d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
70d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
80d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h"
9db1015e9SEduardo Habkost #include "qom/object.h"
10e516572fSJason Baron 
1192055797SPaulo Alcantara void ich9_generate_smi(void);
1292055797SPaulo Alcantara 
137335a95aSCao jin #define ICH9_CC_SIZE (16 * 1024) /* 16KB. Chipset configuration registers */
14e516572fSJason Baron 
15292b1634SMichael S. Tsirkin #define TYPE_ICH9_LPC_DEVICE "ICH9-LPC"
168063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(ICH9LPCState, ICH9_LPC_DEVICE)
17e516572fSJason Baron 
18db1015e9SEduardo Habkost struct ICH9LPCState {
19e516572fSJason Baron     /* ICH9 LPC PCI to ISA bridge */
20e516572fSJason Baron     PCIDevice d;
21e516572fSJason Baron 
22e516572fSJason Baron     /* (pci device, intx) -> pirq
23e516572fSJason Baron      * In real chipset case, the unused slots are never used
240668a06bSCao jin      * as ICH9 supports only D25-D31 irq routing.
25e516572fSJason Baron      * On the other hand in qemu case, any slot/function can be populated
26e516572fSJason Baron      * via command line option.
27e516572fSJason Baron      * So fallback interrupt routing for any devices in any slots is necessary.
28e516572fSJason Baron     */
29e516572fSJason Baron     uint8_t irr[PCI_SLOT_MAX][PCI_NUM_PINS];
30e516572fSJason Baron 
31e516572fSJason Baron     APMState apm;
32e516572fSJason Baron     ICH9LPCPMRegs pm;
33e516572fSJason Baron     uint32_t sci_level; /* track sci level */
348f242cb7SPaolo Bonzini     uint8_t sci_gsi;
35e516572fSJason Baron 
365add35beSPaulo Alcantara     /* 2.24 Pin Straps */
375add35beSPaulo Alcantara     struct {
385add35beSPaulo Alcantara         bool spkr_hi;
395add35beSPaulo Alcantara     } pin_strap;
405add35beSPaulo Alcantara 
41e516572fSJason Baron     /* 10.1 Chipset Configuration registers(Memory Space)
42e516572fSJason Baron      which is pointed by RCBA */
43e516572fSJason Baron     uint8_t chip_config[ICH9_CC_SIZE];
440e98b436SLaszlo Ersek 
450e98b436SLaszlo Ersek     /*
460e98b436SLaszlo Ersek      * 13.7.5 RST_CNT---Reset Control Register (LPC I/F---D31:F0)
470e98b436SLaszlo Ersek      *
480e98b436SLaszlo Ersek      * register contents and IO memory region
490e98b436SLaszlo Ersek      */
500e98b436SLaszlo Ersek     uint8_t rst_cnt;
510e98b436SLaszlo Ersek     MemoryRegion rst_cnt_mem;
520e98b436SLaszlo Ersek 
5350de920bSLaszlo Ersek     /* SMI feature negotiation via fw_cfg */
5450de920bSLaszlo Ersek     uint64_t smi_host_features;       /* guest-invisible, host endian */
5550de920bSLaszlo Ersek     uint8_t smi_host_features_le[8];  /* guest-visible, read-only, little
5650de920bSLaszlo Ersek                                        * endian uint64_t */
5750de920bSLaszlo Ersek     uint8_t smi_guest_features_le[8]; /* guest-visible, read-write, little
5850de920bSLaszlo Ersek                                        * endian uint64_t */
5950de920bSLaszlo Ersek     uint8_t smi_features_ok;          /* guest-visible, read-only; selecting it
6050de920bSLaszlo Ersek                                        * triggers feature lockdown */
6150de920bSLaszlo Ersek     uint64_t smi_negotiated_features; /* guest-invisible, host endian */
6250de920bSLaszlo Ersek 
637335a95aSCao jin     MemoryRegion rcrb_mem; /* root complex register block */
643f5bc9e8SGerd Hoffmann     Notifier machine_ready;
65e516572fSJason Baron 
66*e3e3a8adSBernhard Beschow     qemu_irq gsi[IOAPIC_NUM_PINS];
67db1015e9SEduardo Habkost };
68e516572fSJason Baron 
69c288b686SBernhard Beschow #define ICH9_MASK(bit, ms_bit, ls_bit) \
70e516572fSJason Baron ((uint##bit##_t)(((1ULL << ((ms_bit) + 1)) - 1) & ~((1ULL << ls_bit) - 1)))
71e516572fSJason Baron 
72e516572fSJason Baron /* ICH9: Chipset Configuration Registers */
73e516572fSJason Baron #define ICH9_CC_ADDR_MASK                       (ICH9_CC_SIZE - 1)
74e516572fSJason Baron 
75e516572fSJason Baron #define ICH9_CC
76e516572fSJason Baron #define ICH9_CC_D28IP                           0x310C
77e516572fSJason Baron #define ICH9_CC_D28IP_SHIFT                     4
78e516572fSJason Baron #define ICH9_CC_D28IP_MASK                      0xf
79e516572fSJason Baron #define ICH9_CC_D28IP_DEFAULT                   0x00214321
80e516572fSJason Baron #define ICH9_CC_D31IR                           0x3140
81e516572fSJason Baron #define ICH9_CC_D30IR                           0x3142
82e516572fSJason Baron #define ICH9_CC_D29IR                           0x3144
83e516572fSJason Baron #define ICH9_CC_D28IR                           0x3146
84e516572fSJason Baron #define ICH9_CC_D27IR                           0x3148
85e516572fSJason Baron #define ICH9_CC_D26IR                           0x314C
86e516572fSJason Baron #define ICH9_CC_D25IR                           0x3150
87e516572fSJason Baron #define ICH9_CC_DIR_DEFAULT                     0x3210
88e516572fSJason Baron #define ICH9_CC_D30IR_DEFAULT                   0x0
89e516572fSJason Baron #define ICH9_CC_DIR_SHIFT                       4
90e516572fSJason Baron #define ICH9_CC_DIR_MASK                        0x7
91e516572fSJason Baron #define ICH9_CC_OIC                             0x31FF
92e516572fSJason Baron #define ICH9_CC_OIC_AEN                         0x1
9392055797SPaulo Alcantara #define ICH9_CC_GCS                             0x3410
9492055797SPaulo Alcantara #define ICH9_CC_GCS_DEFAULT                     0x00000020
9592055797SPaulo Alcantara #define ICH9_CC_GCS_NO_REBOOT                   (1 << 5)
96e516572fSJason Baron 
97e516572fSJason Baron /* D28:F[0-5] */
98e516572fSJason Baron #define ICH9_PCIE_DEV                           28
99e516572fSJason Baron #define ICH9_PCIE_FUNC_MAX                      6
100e516572fSJason Baron 
101e516572fSJason Baron 
102e516572fSJason Baron /* D29:F0 USB UHCI Controller #1 */
103e516572fSJason Baron #define ICH9_USB_UHCI1_DEV                      29
104e516572fSJason Baron #define ICH9_USB_UHCI1_FUNC                     0
105e516572fSJason Baron 
106263cf436SBALATON Zoltan /* D30:F0 DMI-to-PCI bridge */
107e516572fSJason Baron #define ICH9_D2P_BRIDGE                         "ICH9 D2P BRIDGE"
108e516572fSJason Baron #define ICH9_D2P_BRIDGE_SAVEVM_VERSION          0
109e516572fSJason Baron 
110e516572fSJason Baron #define ICH9_D2P_BRIDGE_DEV                     30
111e516572fSJason Baron #define ICH9_D2P_BRIDGE_FUNC                    0
112e516572fSJason Baron 
113e516572fSJason Baron #define ICH9_D2P_SECONDARY_DEFAULT              (256 - 8)
114e516572fSJason Baron 
115e516572fSJason Baron #define ICH9_D2P_A2_REVISION                    0x92
116e516572fSJason Baron 
1170e98b436SLaszlo Ersek /* D31:F0 LPC Processor Interface */
1180e98b436SLaszlo Ersek #define ICH9_RST_CNT_IOPORT                     0xCF9
119e516572fSJason Baron 
120e516572fSJason Baron /* D31:F1 LPC controller */
121e516572fSJason Baron #define ICH9_A2_LPC                             "ICH9 A2 LPC"
122e516572fSJason Baron #define ICH9_A2_LPC_SAVEVM_VERSION              0
123e516572fSJason Baron 
124e516572fSJason Baron #define ICH9_LPC_DEV                            31
125e516572fSJason Baron #define ICH9_LPC_FUNC                           0
126e516572fSJason Baron 
127e516572fSJason Baron #define ICH9_A2_LPC_REVISION                    0x2
128e516572fSJason Baron #define ICH9_LPC_NB_PIRQS                       8       /* PCI A-H */
129e516572fSJason Baron 
130e516572fSJason Baron #define ICH9_LPC_PMBASE                         0x40
131c288b686SBernhard Beschow #define ICH9_LPC_PMBASE_BASE_ADDRESS_MASK       ICH9_MASK(32, 15, 7)
132e516572fSJason Baron #define ICH9_LPC_PMBASE_RTE                     0x1
133e516572fSJason Baron #define ICH9_LPC_PMBASE_DEFAULT                 0x1
1344177b062SPhilippe Mathieu-Daudé 
135e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL                      0x44
136e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_ACPI_EN              0x80
137c288b686SBernhard Beschow #define ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK     ICH9_MASK(8, 2, 0)
138e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_9                    0x0
139e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_10                   0x1
140e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_11                   0x2
141e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_20                   0x4
142e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_21                   0x5
143e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_DEFAULT              0x0
144e516572fSJason Baron 
145e516572fSJason Baron #define ICH9_LPC_PIRQA_ROUT                     0x60
146e516572fSJason Baron #define ICH9_LPC_PIRQB_ROUT                     0x61
147e516572fSJason Baron #define ICH9_LPC_PIRQC_ROUT                     0x62
148e516572fSJason Baron #define ICH9_LPC_PIRQD_ROUT                     0x63
149e516572fSJason Baron 
150e516572fSJason Baron #define ICH9_LPC_PIRQE_ROUT                     0x68
151e516572fSJason Baron #define ICH9_LPC_PIRQF_ROUT                     0x69
152e516572fSJason Baron #define ICH9_LPC_PIRQG_ROUT                     0x6a
153e516572fSJason Baron #define ICH9_LPC_PIRQH_ROUT                     0x6b
154e516572fSJason Baron 
155e516572fSJason Baron #define ICH9_LPC_PIRQ_ROUT_IRQEN                0x80
156c288b686SBernhard Beschow #define ICH9_LPC_PIRQ_ROUT_MASK                 ICH9_MASK(8, 3, 0)
157e516572fSJason Baron #define ICH9_LPC_PIRQ_ROUT_DEFAULT              0x80
158e516572fSJason Baron 
15911e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_1                    0xa0
16011e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_1_SMI_LOCK           (1 << 4)
16111e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_2                    0xa2
16211e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_3                    0xa4
16311e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_LOCK                 0xa6
16411e66a15SGerd Hoffmann 
165e516572fSJason Baron #define ICH9_LPC_RCBA                           0xf0
166c288b686SBernhard Beschow #define ICH9_LPC_RCBA_BA_MASK                   ICH9_MASK(32, 31, 14)
167e516572fSJason Baron #define ICH9_LPC_RCBA_EN                        0x1
168e516572fSJason Baron #define ICH9_LPC_RCBA_DEFAULT                   0x0
169e516572fSJason Baron 
170e516572fSJason Baron #define ICH9_LPC_PIC_NUM_PINS                   16
171e516572fSJason Baron #define ICH9_LPC_IOAPIC_NUM_PINS                24
172e516572fSJason Baron 
173f999c0deSEfimov Vasily #define ICH9_GPIO_GSI "gsi"
174f999c0deSEfimov Vasily 
175e516572fSJason Baron /* D31:F2 SATA Controller #1 */
176e516572fSJason Baron #define ICH9_SATA1_DEV                          31
177e516572fSJason Baron #define ICH9_SATA1_FUNC                         2
178e516572fSJason Baron 
1790668a06bSCao jin /* D31:F0 power management I/O registers
180e516572fSJason Baron    offset from the address ICH9_LPC_PMBASE */
181e516572fSJason Baron 
182e516572fSJason Baron /* ICH9 LPC PM I/O registers are 128 ports and 128-aligned */
183e516572fSJason Baron #define ICH9_PMIO_SIZE                          128
184e516572fSJason Baron #define ICH9_PMIO_MASK                          (ICH9_PMIO_SIZE - 1)
185e516572fSJason Baron 
186e516572fSJason Baron #define ICH9_PMIO_PM1_STS                       0x00
187e516572fSJason Baron #define ICH9_PMIO_PM1_EN                        0x02
188e516572fSJason Baron #define ICH9_PMIO_PM1_CNT                       0x04
189e516572fSJason Baron #define ICH9_PMIO_PM1_TMR                       0x08
190e516572fSJason Baron #define ICH9_PMIO_GPE0_STS                      0x20
191e516572fSJason Baron #define ICH9_PMIO_GPE0_EN                       0x28
192e516572fSJason Baron #define ICH9_PMIO_GPE0_LEN                      16
193e516572fSJason Baron #define ICH9_PMIO_SMI_EN                        0x30
194e516572fSJason Baron #define ICH9_PMIO_SMI_EN_APMC_EN                (1 << 5)
19592055797SPaulo Alcantara #define ICH9_PMIO_SMI_EN_TCO_EN                 (1 << 13)
196e516572fSJason Baron #define ICH9_PMIO_SMI_STS                       0x34
19792055797SPaulo Alcantara #define ICH9_PMIO_TCO_RLD                       0x60
19892055797SPaulo Alcantara #define ICH9_PMIO_TCO_LEN                       32
199e516572fSJason Baron 
200e516572fSJason Baron /* FADT ACPI_ENABLE/ACPI_DISABLE */
201e516572fSJason Baron #define ICH9_APM_ACPI_ENABLE                    0x2
202e516572fSJason Baron #define ICH9_APM_ACPI_DISABLE                   0x3
203e516572fSJason Baron 
204e516572fSJason Baron 
205e516572fSJason Baron /* D31:F3 SMBus controller */
206e178113fSMarkus Armbruster #define TYPE_ICH9_SMB_DEVICE "ICH9-SMB"
207f2dd8ebdSEfimov Vasily 
208e516572fSJason Baron #define ICH9_A2_SMB_REVISION                    0x02
209e516572fSJason Baron #define ICH9_SMB_PI                             0x00
210e516572fSJason Baron 
211e516572fSJason Baron #define ICH9_SMB_SMBMBAR0                       0x10
212e516572fSJason Baron #define ICH9_SMB_SMBMBAR1                       0x14
213e516572fSJason Baron #define ICH9_SMB_SMBM_BAR                       0
214e516572fSJason Baron #define ICH9_SMB_SMBM_SIZE                      (1 << 8)
215e516572fSJason Baron #define ICH9_SMB_SMB_BASE                       0x20
216e516572fSJason Baron #define ICH9_SMB_SMB_BASE_BAR                   4
217e516572fSJason Baron #define ICH9_SMB_SMB_BASE_SIZE                  (1 << 5)
218e516572fSJason Baron #define ICH9_SMB_HOSTC                          0x40
219e516572fSJason Baron #define ICH9_SMB_HOSTC_SSRESET                  ((uint8_t)(1 << 3))
220e516572fSJason Baron #define ICH9_SMB_HOSTC_I2C_EN                   ((uint8_t)(1 << 2))
221e516572fSJason Baron #define ICH9_SMB_HOSTC_SMB_SMI_EN               ((uint8_t)(1 << 1))
222e516572fSJason Baron #define ICH9_SMB_HOSTC_HST_EN                   ((uint8_t)(1 << 0))
223e516572fSJason Baron 
224e516572fSJason Baron /* D31:F3 SMBus I/O and memory mapped I/O registers */
225e516572fSJason Baron #define ICH9_SMB_DEV                            31
226e516572fSJason Baron #define ICH9_SMB_FUNC                           3
227e516572fSJason Baron 
228e516572fSJason Baron #define ICH9_SMB_HST_STS                        0x00
229e516572fSJason Baron #define ICH9_SMB_HST_CNT                        0x02
230e516572fSJason Baron #define ICH9_SMB_HST_CMD                        0x03
231e516572fSJason Baron #define ICH9_SMB_XMIT_SLVA                      0x04
232e516572fSJason Baron #define ICH9_SMB_HST_D0                         0x05
233e516572fSJason Baron #define ICH9_SMB_HST_D1                         0x06
234e516572fSJason Baron #define ICH9_SMB_HOST_BLOCK_DB                  0x07
235e516572fSJason Baron 
236eb8f7f91SIgor Mammedov #define ICH9_LPC_SMI_NEGOTIATED_FEAT_PROP "x-smi-negotiated-features"
237eb8f7f91SIgor Mammedov 
2385ce45c7aSLaszlo Ersek /* bit positions used in fw_cfg SMI feature negotiation */
2395ce45c7aSLaszlo Ersek #define ICH9_LPC_SMI_F_BROADCAST_BIT            0
24000dc02d2SIgor Mammedov #define ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT          1
24100dc02d2SIgor Mammedov #define ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT       2
2425ce45c7aSLaszlo Ersek 
243e516572fSJason Baron #endif /* HW_ICH9_H */
244