xref: /qemu/include/hw/southbridge/ich9.h (revision e178113ff6465b55893c2b048b0a4be82a7bbd25)
1e516572fSJason Baron #ifndef HW_ICH9_H
2e516572fSJason Baron #define HW_ICH9_H
3e516572fSJason Baron 
40d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
60d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
70d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
883c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
983c9f4caSPaolo Bonzini #include "hw/pci/pcie_host.h"
1083c9f4caSPaolo Bonzini #include "hw/pci/pci_bridge.h"
110d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
120d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h"
1383c9f4caSPaolo Bonzini #include "hw/pci/pci_bus.h"
14db1015e9SEduardo Habkost #include "qom/object.h"
15e516572fSJason Baron 
16e516572fSJason Baron void ich9_lpc_set_irq(void *opaque, int irq_num, int level);
17e516572fSJason Baron int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx);
1891c3f2f0SJason Baron PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin);
1918d6abaeSEduardo Habkost void ich9_lpc_pm_init(PCIDevice *pci_lpc, bool smm_enabled);
20a5c82852SAndreas Färber I2CBus *ich9_smb_init(PCIBus *bus, int devfn, uint32_t smb_io_base);
21e516572fSJason Baron 
2292055797SPaulo Alcantara void ich9_generate_smi(void);
2392055797SPaulo Alcantara 
247335a95aSCao jin #define ICH9_CC_SIZE (16 * 1024) /* 16KB. Chipset configuration registers */
25e516572fSJason Baron 
26292b1634SMichael S. Tsirkin #define TYPE_ICH9_LPC_DEVICE "ICH9-LPC"
278063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(ICH9LPCState, ICH9_LPC_DEVICE)
28e516572fSJason Baron 
29db1015e9SEduardo Habkost struct ICH9LPCState {
30e516572fSJason Baron     /* ICH9 LPC PCI to ISA bridge */
31e516572fSJason Baron     PCIDevice d;
32e516572fSJason Baron 
33e516572fSJason Baron     /* (pci device, intx) -> pirq
34e516572fSJason Baron      * In real chipset case, the unused slots are never used
350668a06bSCao jin      * as ICH9 supports only D25-D31 irq routing.
36e516572fSJason Baron      * On the other hand in qemu case, any slot/function can be populated
37e516572fSJason Baron      * via command line option.
38e516572fSJason Baron      * So fallback interrupt routing for any devices in any slots is necessary.
39e516572fSJason Baron     */
40e516572fSJason Baron     uint8_t irr[PCI_SLOT_MAX][PCI_NUM_PINS];
41e516572fSJason Baron 
42e516572fSJason Baron     APMState apm;
43e516572fSJason Baron     ICH9LPCPMRegs pm;
44e516572fSJason Baron     uint32_t sci_level; /* track sci level */
458f242cb7SPaolo Bonzini     uint8_t sci_gsi;
46e516572fSJason Baron 
475add35beSPaulo Alcantara     /* 2.24 Pin Straps */
485add35beSPaulo Alcantara     struct {
495add35beSPaulo Alcantara         bool spkr_hi;
505add35beSPaulo Alcantara     } pin_strap;
515add35beSPaulo Alcantara 
52e516572fSJason Baron     /* 10.1 Chipset Configuration registers(Memory Space)
53e516572fSJason Baron      which is pointed by RCBA */
54e516572fSJason Baron     uint8_t chip_config[ICH9_CC_SIZE];
550e98b436SLaszlo Ersek 
560e98b436SLaszlo Ersek     /*
570e98b436SLaszlo Ersek      * 13.7.5 RST_CNT---Reset Control Register (LPC I/F---D31:F0)
580e98b436SLaszlo Ersek      *
590e98b436SLaszlo Ersek      * register contents and IO memory region
600e98b436SLaszlo Ersek      */
610e98b436SLaszlo Ersek     uint8_t rst_cnt;
620e98b436SLaszlo Ersek     MemoryRegion rst_cnt_mem;
630e98b436SLaszlo Ersek 
6450de920bSLaszlo Ersek     /* SMI feature negotiation via fw_cfg */
6550de920bSLaszlo Ersek     uint64_t smi_host_features;       /* guest-invisible, host endian */
6650de920bSLaszlo Ersek     uint8_t smi_host_features_le[8];  /* guest-visible, read-only, little
6750de920bSLaszlo Ersek                                        * endian uint64_t */
6850de920bSLaszlo Ersek     uint8_t smi_guest_features_le[8]; /* guest-visible, read-write, little
6950de920bSLaszlo Ersek                                        * endian uint64_t */
7050de920bSLaszlo Ersek     uint8_t smi_features_ok;          /* guest-visible, read-only; selecting it
7150de920bSLaszlo Ersek                                        * triggers feature lockdown */
7250de920bSLaszlo Ersek     uint64_t smi_negotiated_features; /* guest-invisible, host endian */
7350de920bSLaszlo Ersek 
74e516572fSJason Baron     /* isa bus */
75e516572fSJason Baron     ISABus *isa_bus;
767335a95aSCao jin     MemoryRegion rcrb_mem; /* root complex register block */
773f5bc9e8SGerd Hoffmann     Notifier machine_ready;
78e516572fSJason Baron 
79f999c0deSEfimov Vasily     qemu_irq gsi[GSI_NUM_PINS];
80db1015e9SEduardo Habkost };
81e516572fSJason Baron 
82e516572fSJason Baron #define Q35_MASK(bit, ms_bit, ls_bit) \
83e516572fSJason Baron ((uint##bit##_t)(((1ULL << ((ms_bit) + 1)) - 1) & ~((1ULL << ls_bit) - 1)))
84e516572fSJason Baron 
85e516572fSJason Baron /* ICH9: Chipset Configuration Registers */
86e516572fSJason Baron #define ICH9_CC_ADDR_MASK                       (ICH9_CC_SIZE - 1)
87e516572fSJason Baron 
88e516572fSJason Baron #define ICH9_CC
89e516572fSJason Baron #define ICH9_CC_D28IP                           0x310C
90e516572fSJason Baron #define ICH9_CC_D28IP_SHIFT                     4
91e516572fSJason Baron #define ICH9_CC_D28IP_MASK                      0xf
92e516572fSJason Baron #define ICH9_CC_D28IP_DEFAULT                   0x00214321
93e516572fSJason Baron #define ICH9_CC_D31IR                           0x3140
94e516572fSJason Baron #define ICH9_CC_D30IR                           0x3142
95e516572fSJason Baron #define ICH9_CC_D29IR                           0x3144
96e516572fSJason Baron #define ICH9_CC_D28IR                           0x3146
97e516572fSJason Baron #define ICH9_CC_D27IR                           0x3148
98e516572fSJason Baron #define ICH9_CC_D26IR                           0x314C
99e516572fSJason Baron #define ICH9_CC_D25IR                           0x3150
100e516572fSJason Baron #define ICH9_CC_DIR_DEFAULT                     0x3210
101e516572fSJason Baron #define ICH9_CC_D30IR_DEFAULT                   0x0
102e516572fSJason Baron #define ICH9_CC_DIR_SHIFT                       4
103e516572fSJason Baron #define ICH9_CC_DIR_MASK                        0x7
104e516572fSJason Baron #define ICH9_CC_OIC                             0x31FF
105e516572fSJason Baron #define ICH9_CC_OIC_AEN                         0x1
10692055797SPaulo Alcantara #define ICH9_CC_GCS                             0x3410
10792055797SPaulo Alcantara #define ICH9_CC_GCS_DEFAULT                     0x00000020
10892055797SPaulo Alcantara #define ICH9_CC_GCS_NO_REBOOT                   (1 << 5)
109e516572fSJason Baron 
110e516572fSJason Baron /* D28:F[0-5] */
111e516572fSJason Baron #define ICH9_PCIE_DEV                           28
112e516572fSJason Baron #define ICH9_PCIE_FUNC_MAX                      6
113e516572fSJason Baron 
114e516572fSJason Baron 
115e516572fSJason Baron /* D29:F0 USB UHCI Controller #1 */
116e516572fSJason Baron #define ICH9_USB_UHCI1_DEV                      29
117e516572fSJason Baron #define ICH9_USB_UHCI1_FUNC                     0
118e516572fSJason Baron 
119263cf436SBALATON Zoltan /* D30:F0 DMI-to-PCI bridge */
120e516572fSJason Baron #define ICH9_D2P_BRIDGE                         "ICH9 D2P BRIDGE"
121e516572fSJason Baron #define ICH9_D2P_BRIDGE_SAVEVM_VERSION          0
122e516572fSJason Baron 
123e516572fSJason Baron #define ICH9_D2P_BRIDGE_DEV                     30
124e516572fSJason Baron #define ICH9_D2P_BRIDGE_FUNC                    0
125e516572fSJason Baron 
126e516572fSJason Baron #define ICH9_D2P_SECONDARY_DEFAULT              (256 - 8)
127e516572fSJason Baron 
128e516572fSJason Baron #define ICH9_D2P_A2_REVISION                    0x92
129e516572fSJason Baron 
1300e98b436SLaszlo Ersek /* D31:F0 LPC Processor Interface */
1310e98b436SLaszlo Ersek #define ICH9_RST_CNT_IOPORT                     0xCF9
132e516572fSJason Baron 
133e516572fSJason Baron /* D31:F1 LPC controller */
134e516572fSJason Baron #define ICH9_A2_LPC                             "ICH9 A2 LPC"
135e516572fSJason Baron #define ICH9_A2_LPC_SAVEVM_VERSION              0
136e516572fSJason Baron 
137e516572fSJason Baron #define ICH9_LPC_DEV                            31
138e516572fSJason Baron #define ICH9_LPC_FUNC                           0
139e516572fSJason Baron 
140e516572fSJason Baron #define ICH9_A2_LPC_REVISION                    0x2
141e516572fSJason Baron #define ICH9_LPC_NB_PIRQS                       8       /* PCI A-H */
142e516572fSJason Baron 
143e516572fSJason Baron #define ICH9_LPC_PMBASE                         0x40
144e516572fSJason Baron #define ICH9_LPC_PMBASE_BASE_ADDRESS_MASK       Q35_MASK(32, 15, 7)
145e516572fSJason Baron #define ICH9_LPC_PMBASE_RTE                     0x1
146e516572fSJason Baron #define ICH9_LPC_PMBASE_DEFAULT                 0x1
1474177b062SPhilippe Mathieu-Daudé 
148e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL                      0x44
149e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_ACPI_EN              0x80
150e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK     Q35_MASK(8, 2, 0)
151e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_9                    0x0
152e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_10                   0x1
153e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_11                   0x2
154e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_20                   0x4
155e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_21                   0x5
156e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_DEFAULT              0x0
157e516572fSJason Baron 
158e516572fSJason Baron #define ICH9_LPC_PIRQA_ROUT                     0x60
159e516572fSJason Baron #define ICH9_LPC_PIRQB_ROUT                     0x61
160e516572fSJason Baron #define ICH9_LPC_PIRQC_ROUT                     0x62
161e516572fSJason Baron #define ICH9_LPC_PIRQD_ROUT                     0x63
162e516572fSJason Baron 
163e516572fSJason Baron #define ICH9_LPC_PIRQE_ROUT                     0x68
164e516572fSJason Baron #define ICH9_LPC_PIRQF_ROUT                     0x69
165e516572fSJason Baron #define ICH9_LPC_PIRQG_ROUT                     0x6a
166e516572fSJason Baron #define ICH9_LPC_PIRQH_ROUT                     0x6b
167e516572fSJason Baron 
168e516572fSJason Baron #define ICH9_LPC_PIRQ_ROUT_IRQEN                0x80
169e516572fSJason Baron #define ICH9_LPC_PIRQ_ROUT_MASK                 Q35_MASK(8, 3, 0)
170e516572fSJason Baron #define ICH9_LPC_PIRQ_ROUT_DEFAULT              0x80
171e516572fSJason Baron 
17211e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_1                    0xa0
17311e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_1_SMI_LOCK           (1 << 4)
17411e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_2                    0xa2
17511e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_3                    0xa4
17611e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_LOCK                 0xa6
17711e66a15SGerd Hoffmann 
178e516572fSJason Baron #define ICH9_LPC_RCBA                           0xf0
179e516572fSJason Baron #define ICH9_LPC_RCBA_BA_MASK                   Q35_MASK(32, 31, 14)
180e516572fSJason Baron #define ICH9_LPC_RCBA_EN                        0x1
181e516572fSJason Baron #define ICH9_LPC_RCBA_DEFAULT                   0x0
182e516572fSJason Baron 
183e516572fSJason Baron #define ICH9_LPC_PIC_NUM_PINS                   16
184e516572fSJason Baron #define ICH9_LPC_IOAPIC_NUM_PINS                24
185e516572fSJason Baron 
186f999c0deSEfimov Vasily #define ICH9_GPIO_GSI "gsi"
187f999c0deSEfimov Vasily 
188e516572fSJason Baron /* D31:F2 SATA Controller #1 */
189e516572fSJason Baron #define ICH9_SATA1_DEV                          31
190e516572fSJason Baron #define ICH9_SATA1_FUNC                         2
191e516572fSJason Baron 
1920668a06bSCao jin /* D31:F0 power management I/O registers
193e516572fSJason Baron    offset from the address ICH9_LPC_PMBASE */
194e516572fSJason Baron 
195e516572fSJason Baron /* ICH9 LPC PM I/O registers are 128 ports and 128-aligned */
196e516572fSJason Baron #define ICH9_PMIO_SIZE                          128
197e516572fSJason Baron #define ICH9_PMIO_MASK                          (ICH9_PMIO_SIZE - 1)
198e516572fSJason Baron 
199e516572fSJason Baron #define ICH9_PMIO_PM1_STS                       0x00
200e516572fSJason Baron #define ICH9_PMIO_PM1_EN                        0x02
201e516572fSJason Baron #define ICH9_PMIO_PM1_CNT                       0x04
202e516572fSJason Baron #define ICH9_PMIO_PM1_TMR                       0x08
203e516572fSJason Baron #define ICH9_PMIO_GPE0_STS                      0x20
204e516572fSJason Baron #define ICH9_PMIO_GPE0_EN                       0x28
205e516572fSJason Baron #define ICH9_PMIO_GPE0_LEN                      16
206e516572fSJason Baron #define ICH9_PMIO_SMI_EN                        0x30
207e516572fSJason Baron #define ICH9_PMIO_SMI_EN_APMC_EN                (1 << 5)
20892055797SPaulo Alcantara #define ICH9_PMIO_SMI_EN_TCO_EN                 (1 << 13)
209e516572fSJason Baron #define ICH9_PMIO_SMI_STS                       0x34
21092055797SPaulo Alcantara #define ICH9_PMIO_TCO_RLD                       0x60
21192055797SPaulo Alcantara #define ICH9_PMIO_TCO_LEN                       32
212e516572fSJason Baron 
213e516572fSJason Baron /* FADT ACPI_ENABLE/ACPI_DISABLE */
214e516572fSJason Baron #define ICH9_APM_ACPI_ENABLE                    0x2
215e516572fSJason Baron #define ICH9_APM_ACPI_DISABLE                   0x3
216e516572fSJason Baron 
217e516572fSJason Baron 
218e516572fSJason Baron /* D31:F3 SMBus controller */
219*e178113fSMarkus Armbruster #define TYPE_ICH9_SMB_DEVICE "ICH9-SMB"
220f2dd8ebdSEfimov Vasily 
221e516572fSJason Baron #define ICH9_A2_SMB_REVISION                    0x02
222e516572fSJason Baron #define ICH9_SMB_PI                             0x00
223e516572fSJason Baron 
224e516572fSJason Baron #define ICH9_SMB_SMBMBAR0                       0x10
225e516572fSJason Baron #define ICH9_SMB_SMBMBAR1                       0x14
226e516572fSJason Baron #define ICH9_SMB_SMBM_BAR                       0
227e516572fSJason Baron #define ICH9_SMB_SMBM_SIZE                      (1 << 8)
228e516572fSJason Baron #define ICH9_SMB_SMB_BASE                       0x20
229e516572fSJason Baron #define ICH9_SMB_SMB_BASE_BAR                   4
230e516572fSJason Baron #define ICH9_SMB_SMB_BASE_SIZE                  (1 << 5)
231e516572fSJason Baron #define ICH9_SMB_HOSTC                          0x40
232e516572fSJason Baron #define ICH9_SMB_HOSTC_SSRESET                  ((uint8_t)(1 << 3))
233e516572fSJason Baron #define ICH9_SMB_HOSTC_I2C_EN                   ((uint8_t)(1 << 2))
234e516572fSJason Baron #define ICH9_SMB_HOSTC_SMB_SMI_EN               ((uint8_t)(1 << 1))
235e516572fSJason Baron #define ICH9_SMB_HOSTC_HST_EN                   ((uint8_t)(1 << 0))
236e516572fSJason Baron 
237e516572fSJason Baron /* D31:F3 SMBus I/O and memory mapped I/O registers */
238e516572fSJason Baron #define ICH9_SMB_DEV                            31
239e516572fSJason Baron #define ICH9_SMB_FUNC                           3
240e516572fSJason Baron 
241e516572fSJason Baron #define ICH9_SMB_HST_STS                        0x00
242e516572fSJason Baron #define ICH9_SMB_HST_CNT                        0x02
243e516572fSJason Baron #define ICH9_SMB_HST_CMD                        0x03
244e516572fSJason Baron #define ICH9_SMB_XMIT_SLVA                      0x04
245e516572fSJason Baron #define ICH9_SMB_HST_D0                         0x05
246e516572fSJason Baron #define ICH9_SMB_HST_D1                         0x06
247e516572fSJason Baron #define ICH9_SMB_HOST_BLOCK_DB                  0x07
248e516572fSJason Baron 
249eb8f7f91SIgor Mammedov #define ICH9_LPC_SMI_NEGOTIATED_FEAT_PROP "x-smi-negotiated-features"
250eb8f7f91SIgor Mammedov 
2515ce45c7aSLaszlo Ersek /* bit positions used in fw_cfg SMI feature negotiation */
2525ce45c7aSLaszlo Ersek #define ICH9_LPC_SMI_F_BROADCAST_BIT            0
25300dc02d2SIgor Mammedov #define ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT          1
25400dc02d2SIgor Mammedov #define ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT       2
2555ce45c7aSLaszlo Ersek 
256e516572fSJason Baron #endif /* HW_ICH9_H */
257