xref: /qemu/include/hw/southbridge/ich9.h (revision 18d6abae3ea092950629e5d26aff1dcfc9a2d78e)
1e516572fSJason Baron #ifndef HW_ICH9_H
2e516572fSJason Baron #define HW_ICH9_H
3e516572fSJason Baron 
483c9f4caSPaolo Bonzini #include "hw/hw.h"
50d09e41aSPaolo Bonzini #include "hw/isa/isa.h"
683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
70d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
80d09e41aSPaolo Bonzini #include "hw/isa/apm.h"
90d09e41aSPaolo Bonzini #include "hw/i386/ioapic.h"
1083c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
1183c9f4caSPaolo Bonzini #include "hw/pci/pcie_host.h"
1283c9f4caSPaolo Bonzini #include "hw/pci/pci_bridge.h"
130d09e41aSPaolo Bonzini #include "hw/acpi/acpi.h"
140d09e41aSPaolo Bonzini #include "hw/acpi/ich9.h"
1583c9f4caSPaolo Bonzini #include "hw/pci/pci_bus.h"
16e516572fSJason Baron 
17e516572fSJason Baron void ich9_lpc_set_irq(void *opaque, int irq_num, int level);
18e516572fSJason Baron int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx);
1991c3f2f0SJason Baron PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin);
20*18d6abaeSEduardo Habkost void ich9_lpc_pm_init(PCIDevice *pci_lpc, bool smm_enabled);
21a5c82852SAndreas Färber I2CBus *ich9_smb_init(PCIBus *bus, int devfn, uint32_t smb_io_base);
22e516572fSJason Baron 
2392055797SPaulo Alcantara void ich9_generate_smi(void);
2492055797SPaulo Alcantara void ich9_generate_nmi(void);
2592055797SPaulo Alcantara 
26e516572fSJason Baron #define ICH9_CC_SIZE                            (16 * 1024)     /* 16KB */
27e516572fSJason Baron 
28292b1634SMichael S. Tsirkin #define TYPE_ICH9_LPC_DEVICE "ICH9-LPC"
29e516572fSJason Baron #define ICH9_LPC_DEVICE(obj) \
30e516572fSJason Baron      OBJECT_CHECK(ICH9LPCState, (obj), TYPE_ICH9_LPC_DEVICE)
31e516572fSJason Baron 
32e516572fSJason Baron typedef struct ICH9LPCState {
33e516572fSJason Baron     /* ICH9 LPC PCI to ISA bridge */
34e516572fSJason Baron     PCIDevice d;
35e516572fSJason Baron 
36e516572fSJason Baron     /* (pci device, intx) -> pirq
37e516572fSJason Baron      * In real chipset case, the unused slots are never used
38e516572fSJason Baron      * as ICH9 supports only D25-D32 irq routing.
39e516572fSJason Baron      * On the other hand in qemu case, any slot/function can be populated
40e516572fSJason Baron      * via command line option.
41e516572fSJason Baron      * So fallback interrupt routing for any devices in any slots is necessary.
42e516572fSJason Baron     */
43e516572fSJason Baron     uint8_t irr[PCI_SLOT_MAX][PCI_NUM_PINS];
44e516572fSJason Baron 
45e516572fSJason Baron     APMState apm;
46e516572fSJason Baron     ICH9LPCPMRegs pm;
47e516572fSJason Baron     uint32_t sci_level; /* track sci level */
48e516572fSJason Baron 
495add35beSPaulo Alcantara     /* 2.24 Pin Straps */
505add35beSPaulo Alcantara     struct {
515add35beSPaulo Alcantara         bool spkr_hi;
525add35beSPaulo Alcantara     } pin_strap;
535add35beSPaulo Alcantara 
54e516572fSJason Baron     /* 10.1 Chipset Configuration registers(Memory Space)
55e516572fSJason Baron      which is pointed by RCBA */
56e516572fSJason Baron     uint8_t chip_config[ICH9_CC_SIZE];
570e98b436SLaszlo Ersek 
580e98b436SLaszlo Ersek     /*
590e98b436SLaszlo Ersek      * 13.7.5 RST_CNT---Reset Control Register (LPC I/F---D31:F0)
600e98b436SLaszlo Ersek      *
610e98b436SLaszlo Ersek      * register contents and IO memory region
620e98b436SLaszlo Ersek      */
630e98b436SLaszlo Ersek     uint8_t rst_cnt;
640e98b436SLaszlo Ersek     MemoryRegion rst_cnt_mem;
650e98b436SLaszlo Ersek 
66e516572fSJason Baron     /* isa bus */
67e516572fSJason Baron     ISABus *isa_bus;
68e516572fSJason Baron     MemoryRegion rbca_mem;
693f5bc9e8SGerd Hoffmann     Notifier machine_ready;
70e516572fSJason Baron 
71e516572fSJason Baron     qemu_irq *pic;
72e516572fSJason Baron     qemu_irq *ioapic;
73e516572fSJason Baron } ICH9LPCState;
74e516572fSJason Baron 
756f1426abSMichael S. Tsirkin Object *ich9_lpc_find(void);
766f1426abSMichael S. Tsirkin 
77e516572fSJason Baron #define Q35_MASK(bit, ms_bit, ls_bit) \
78e516572fSJason Baron ((uint##bit##_t)(((1ULL << ((ms_bit) + 1)) - 1) & ~((1ULL << ls_bit) - 1)))
79e516572fSJason Baron 
80e516572fSJason Baron /* ICH9: Chipset Configuration Registers */
81e516572fSJason Baron #define ICH9_CC_ADDR_MASK                       (ICH9_CC_SIZE - 1)
82e516572fSJason Baron 
83e516572fSJason Baron #define ICH9_CC
84e516572fSJason Baron #define ICH9_CC_D28IP                           0x310C
85e516572fSJason Baron #define ICH9_CC_D28IP_SHIFT                     4
86e516572fSJason Baron #define ICH9_CC_D28IP_MASK                      0xf
87e516572fSJason Baron #define ICH9_CC_D28IP_DEFAULT                   0x00214321
88e516572fSJason Baron #define ICH9_CC_D31IR                           0x3140
89e516572fSJason Baron #define ICH9_CC_D30IR                           0x3142
90e516572fSJason Baron #define ICH9_CC_D29IR                           0x3144
91e516572fSJason Baron #define ICH9_CC_D28IR                           0x3146
92e516572fSJason Baron #define ICH9_CC_D27IR                           0x3148
93e516572fSJason Baron #define ICH9_CC_D26IR                           0x314C
94e516572fSJason Baron #define ICH9_CC_D25IR                           0x3150
95e516572fSJason Baron #define ICH9_CC_DIR_DEFAULT                     0x3210
96e516572fSJason Baron #define ICH9_CC_D30IR_DEFAULT                   0x0
97e516572fSJason Baron #define ICH9_CC_DIR_SHIFT                       4
98e516572fSJason Baron #define ICH9_CC_DIR_MASK                        0x7
99e516572fSJason Baron #define ICH9_CC_OIC                             0x31FF
100e516572fSJason Baron #define ICH9_CC_OIC_AEN                         0x1
10192055797SPaulo Alcantara #define ICH9_CC_GCS                             0x3410
10292055797SPaulo Alcantara #define ICH9_CC_GCS_DEFAULT                     0x00000020
10392055797SPaulo Alcantara #define ICH9_CC_GCS_NO_REBOOT                   (1 << 5)
104e516572fSJason Baron 
105e516572fSJason Baron /* D28:F[0-5] */
106e516572fSJason Baron #define ICH9_PCIE_DEV                           28
107e516572fSJason Baron #define ICH9_PCIE_FUNC_MAX                      6
108e516572fSJason Baron 
109e516572fSJason Baron 
110e516572fSJason Baron /* D29:F0 USB UHCI Controller #1 */
111e516572fSJason Baron #define ICH9_USB_UHCI1_DEV                      29
112e516572fSJason Baron #define ICH9_USB_UHCI1_FUNC                     0
113e516572fSJason Baron 
114263cf436SBALATON Zoltan /* D30:F0 DMI-to-PCI bridge */
115e516572fSJason Baron #define ICH9_D2P_BRIDGE                         "ICH9 D2P BRIDGE"
116e516572fSJason Baron #define ICH9_D2P_BRIDGE_SAVEVM_VERSION          0
117e516572fSJason Baron 
118e516572fSJason Baron #define ICH9_D2P_BRIDGE_DEV                     30
119e516572fSJason Baron #define ICH9_D2P_BRIDGE_FUNC                    0
120e516572fSJason Baron 
121e516572fSJason Baron #define ICH9_D2P_SECONDARY_DEFAULT              (256 - 8)
122e516572fSJason Baron 
123e516572fSJason Baron #define ICH9_D2P_A2_REVISION                    0x92
124e516572fSJason Baron 
1250e98b436SLaszlo Ersek /* D31:F0 LPC Processor Interface */
1260e98b436SLaszlo Ersek #define ICH9_RST_CNT_IOPORT                     0xCF9
127e516572fSJason Baron 
128e516572fSJason Baron /* D31:F1 LPC controller */
129e516572fSJason Baron #define ICH9_A2_LPC                             "ICH9 A2 LPC"
130e516572fSJason Baron #define ICH9_A2_LPC_SAVEVM_VERSION              0
131e516572fSJason Baron 
132e516572fSJason Baron #define ICH9_LPC_DEV                            31
133e516572fSJason Baron #define ICH9_LPC_FUNC                           0
134e516572fSJason Baron 
135e516572fSJason Baron #define ICH9_A2_LPC_REVISION                    0x2
136e516572fSJason Baron #define ICH9_LPC_NB_PIRQS                       8       /* PCI A-H */
137e516572fSJason Baron 
138e516572fSJason Baron #define ICH9_LPC_PMBASE                         0x40
139e516572fSJason Baron #define ICH9_LPC_PMBASE_BASE_ADDRESS_MASK       Q35_MASK(32, 15, 7)
140e516572fSJason Baron #define ICH9_LPC_PMBASE_RTE                     0x1
141e516572fSJason Baron #define ICH9_LPC_PMBASE_DEFAULT                 0x1
142e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL                      0x44
143e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_ACPI_EN              0x80
144e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK     Q35_MASK(8, 2, 0)
145e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_9                    0x0
146e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_10                   0x1
147e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_11                   0x2
148e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_20                   0x4
149e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_21                   0x5
150e516572fSJason Baron #define ICH9_LPC_ACPI_CTRL_DEFAULT              0x0
151e516572fSJason Baron 
152e516572fSJason Baron #define ICH9_LPC_PIRQA_ROUT                     0x60
153e516572fSJason Baron #define ICH9_LPC_PIRQB_ROUT                     0x61
154e516572fSJason Baron #define ICH9_LPC_PIRQC_ROUT                     0x62
155e516572fSJason Baron #define ICH9_LPC_PIRQD_ROUT                     0x63
156e516572fSJason Baron 
157e516572fSJason Baron #define ICH9_LPC_PIRQE_ROUT                     0x68
158e516572fSJason Baron #define ICH9_LPC_PIRQF_ROUT                     0x69
159e516572fSJason Baron #define ICH9_LPC_PIRQG_ROUT                     0x6a
160e516572fSJason Baron #define ICH9_LPC_PIRQH_ROUT                     0x6b
161e516572fSJason Baron 
162e516572fSJason Baron #define ICH9_LPC_PIRQ_ROUT_IRQEN                0x80
163e516572fSJason Baron #define ICH9_LPC_PIRQ_ROUT_MASK                 Q35_MASK(8, 3, 0)
164e516572fSJason Baron #define ICH9_LPC_PIRQ_ROUT_DEFAULT              0x80
165e516572fSJason Baron 
16611e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_1                    0xa0
16711e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_1_SMI_LOCK           (1 << 4)
16811e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_2                    0xa2
16911e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_3                    0xa4
17011e66a15SGerd Hoffmann #define ICH9_LPC_GEN_PMCON_LOCK                 0xa6
17111e66a15SGerd Hoffmann 
172e516572fSJason Baron #define ICH9_LPC_RCBA                           0xf0
173e516572fSJason Baron #define ICH9_LPC_RCBA_BA_MASK                   Q35_MASK(32, 31, 14)
174e516572fSJason Baron #define ICH9_LPC_RCBA_EN                        0x1
175e516572fSJason Baron #define ICH9_LPC_RCBA_DEFAULT                   0x0
176e516572fSJason Baron 
177e516572fSJason Baron #define ICH9_LPC_PIC_NUM_PINS                   16
178e516572fSJason Baron #define ICH9_LPC_IOAPIC_NUM_PINS                24
179e516572fSJason Baron 
180e516572fSJason Baron /* D31:F2 SATA Controller #1 */
181e516572fSJason Baron #define ICH9_SATA1_DEV                          31
182e516572fSJason Baron #define ICH9_SATA1_FUNC                         2
183e516572fSJason Baron 
184e516572fSJason Baron /* D30:F1 power management I/O registers
185e516572fSJason Baron    offset from the address ICH9_LPC_PMBASE */
186e516572fSJason Baron 
187e516572fSJason Baron /* ICH9 LPC PM I/O registers are 128 ports and 128-aligned */
188e516572fSJason Baron #define ICH9_PMIO_SIZE                          128
189e516572fSJason Baron #define ICH9_PMIO_MASK                          (ICH9_PMIO_SIZE - 1)
190e516572fSJason Baron 
191e516572fSJason Baron #define ICH9_PMIO_PM1_STS                       0x00
192e516572fSJason Baron #define ICH9_PMIO_PM1_EN                        0x02
193e516572fSJason Baron #define ICH9_PMIO_PM1_CNT                       0x04
194e516572fSJason Baron #define ICH9_PMIO_PM1_TMR                       0x08
195e516572fSJason Baron #define ICH9_PMIO_GPE0_STS                      0x20
196e516572fSJason Baron #define ICH9_PMIO_GPE0_EN                       0x28
197e516572fSJason Baron #define ICH9_PMIO_GPE0_LEN                      16
198e516572fSJason Baron #define ICH9_PMIO_SMI_EN                        0x30
199e516572fSJason Baron #define ICH9_PMIO_SMI_EN_APMC_EN                (1 << 5)
20092055797SPaulo Alcantara #define ICH9_PMIO_SMI_EN_TCO_EN                 (1 << 13)
201e516572fSJason Baron #define ICH9_PMIO_SMI_STS                       0x34
20292055797SPaulo Alcantara #define ICH9_PMIO_TCO_RLD                       0x60
20392055797SPaulo Alcantara #define ICH9_PMIO_TCO_LEN                       32
204e516572fSJason Baron 
205e516572fSJason Baron /* FADT ACPI_ENABLE/ACPI_DISABLE */
206e516572fSJason Baron #define ICH9_APM_ACPI_ENABLE                    0x2
207e516572fSJason Baron #define ICH9_APM_ACPI_DISABLE                   0x3
208e516572fSJason Baron 
209e516572fSJason Baron 
210e516572fSJason Baron /* D31:F3 SMBus controller */
211e516572fSJason Baron #define ICH9_A2_SMB_REVISION                    0x02
212e516572fSJason Baron #define ICH9_SMB_PI                             0x00
213e516572fSJason Baron 
214e516572fSJason Baron #define ICH9_SMB_SMBMBAR0                       0x10
215e516572fSJason Baron #define ICH9_SMB_SMBMBAR1                       0x14
216e516572fSJason Baron #define ICH9_SMB_SMBM_BAR                       0
217e516572fSJason Baron #define ICH9_SMB_SMBM_SIZE                      (1 << 8)
218e516572fSJason Baron #define ICH9_SMB_SMB_BASE                       0x20
219e516572fSJason Baron #define ICH9_SMB_SMB_BASE_BAR                   4
220e516572fSJason Baron #define ICH9_SMB_SMB_BASE_SIZE                  (1 << 5)
221e516572fSJason Baron #define ICH9_SMB_HOSTC                          0x40
222e516572fSJason Baron #define ICH9_SMB_HOSTC_SSRESET                  ((uint8_t)(1 << 3))
223e516572fSJason Baron #define ICH9_SMB_HOSTC_I2C_EN                   ((uint8_t)(1 << 2))
224e516572fSJason Baron #define ICH9_SMB_HOSTC_SMB_SMI_EN               ((uint8_t)(1 << 1))
225e516572fSJason Baron #define ICH9_SMB_HOSTC_HST_EN                   ((uint8_t)(1 << 0))
226e516572fSJason Baron 
227e516572fSJason Baron /* D31:F3 SMBus I/O and memory mapped I/O registers */
228e516572fSJason Baron #define ICH9_SMB_DEV                            31
229e516572fSJason Baron #define ICH9_SMB_FUNC                           3
230e516572fSJason Baron 
231e516572fSJason Baron #define ICH9_SMB_HST_STS                        0x00
232e516572fSJason Baron #define ICH9_SMB_HST_CNT                        0x02
233e516572fSJason Baron #define ICH9_SMB_HST_CMD                        0x03
234e516572fSJason Baron #define ICH9_SMB_XMIT_SLVA                      0x04
235e516572fSJason Baron #define ICH9_SMB_HST_D0                         0x05
236e516572fSJason Baron #define ICH9_SMB_HST_D1                         0x06
237e516572fSJason Baron #define ICH9_SMB_HOST_BLOCK_DB                  0x07
238e516572fSJason Baron 
239e516572fSJason Baron #endif /* HW_ICH9_H */
240