xref: /qemu/include/hw/sd/sdhci.h (revision aceb5b064cbc44443c257e88364740e9db11549c)
1637d23beSSai Pavan Boddu /*
2637d23beSSai Pavan Boddu  * SD Association Host Standard Specification v2.0 controller emulation
3637d23beSSai Pavan Boddu  *
4637d23beSSai Pavan Boddu  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5637d23beSSai Pavan Boddu  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6637d23beSSai Pavan Boddu  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7637d23beSSai Pavan Boddu  *
8637d23beSSai Pavan Boddu  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9637d23beSSai Pavan Boddu  * by Alexey Merkulov and Vladimir Monakhov.
10637d23beSSai Pavan Boddu  *
11637d23beSSai Pavan Boddu  * This program is free software; you can redistribute it and/or modify it
12637d23beSSai Pavan Boddu  * under the terms of the GNU General Public License as published by the
13637d23beSSai Pavan Boddu  * Free Software Foundation; either version 2 of the License, or (at your
14637d23beSSai Pavan Boddu  * option) any later version.
15637d23beSSai Pavan Boddu  *
16637d23beSSai Pavan Boddu  * This program is distributed in the hope that it will be useful,
17637d23beSSai Pavan Boddu  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18637d23beSSai Pavan Boddu  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19637d23beSSai Pavan Boddu  * See the GNU General Public License for more details.
20637d23beSSai Pavan Boddu  *
21637d23beSSai Pavan Boddu  * You should have received a copy of the GNU _General Public License along
22637d23beSSai Pavan Boddu  * with this program; if not, see <http://www.gnu.org/licenses/>.
23637d23beSSai Pavan Boddu  */
24637d23beSSai Pavan Boddu 
25637d23beSSai Pavan Boddu #ifndef SDHCI_H
26637d23beSSai Pavan Boddu #define SDHCI_H
27637d23beSSai Pavan Boddu 
28637d23beSSai Pavan Boddu #include "qemu-common.h"
29637d23beSSai Pavan Boddu #include "hw/pci/pci.h"
30637d23beSSai Pavan Boddu #include "hw/sysbus.h"
31637d23beSSai Pavan Boddu #include "hw/sd/sd.h"
32637d23beSSai Pavan Boddu 
33637d23beSSai Pavan Boddu /* SD/MMC host controller state */
34637d23beSSai Pavan Boddu typedef struct SDHCIState {
35f82a0f44SPhilippe Mathieu-Daudé     /*< private >*/
36637d23beSSai Pavan Boddu     union {
37637d23beSSai Pavan Boddu         PCIDevice pcidev;
38637d23beSSai Pavan Boddu         SysBusDevice busdev;
39637d23beSSai Pavan Boddu     };
40f82a0f44SPhilippe Mathieu-Daudé 
41f82a0f44SPhilippe Mathieu-Daudé     /*< public >*/
4240bbc194SPeter Maydell     SDBus sdbus;
43637d23beSSai Pavan Boddu     MemoryRegion iomem;
4402e57e1cSPhilippe Mathieu-Daudé     AddressSpace sysbus_dma_as;
45dd55c485SPhilippe Mathieu-Daudé     AddressSpace *dma_as;
4660765b6cSPhilippe Mathieu-Daudé     MemoryRegion *dma_mr;
47fd1e5c81SAndrey Smirnov     const MemoryRegionOps *io_ops;
48637d23beSSai Pavan Boddu 
49637d23beSSai Pavan Boddu     QEMUTimer *insert_timer;       /* timer for 'changing' sd card. */
50637d23beSSai Pavan Boddu     QEMUTimer *transfer_timer;
51637d23beSSai Pavan Boddu     qemu_irq irq;
52637d23beSSai Pavan Boddu 
53f82a0f44SPhilippe Mathieu-Daudé     /* Registers cleared on reset */
54637d23beSSai Pavan Boddu     uint32_t sdmasysad;    /* SDMA System Address register */
55637d23beSSai Pavan Boddu     uint16_t blksize;      /* Host DMA Buff Boundary and Transfer BlkSize Reg */
56637d23beSSai Pavan Boddu     uint16_t blkcnt;       /* Blocks count for current transfer */
57637d23beSSai Pavan Boddu     uint32_t argument;     /* Command Argument Register */
58637d23beSSai Pavan Boddu     uint16_t trnmod;       /* Transfer Mode Setting Register */
59637d23beSSai Pavan Boddu     uint16_t cmdreg;       /* Command Register */
60637d23beSSai Pavan Boddu     uint32_t rspreg[4];    /* Response Registers 0-3 */
61637d23beSSai Pavan Boddu     uint32_t prnsts;       /* Present State Register */
62637d23beSSai Pavan Boddu     uint8_t  hostctl;      /* Host Control Register */
63637d23beSSai Pavan Boddu     uint8_t  pwrcon;       /* Power control Register */
64637d23beSSai Pavan Boddu     uint8_t  blkgap;       /* Block Gap Control Register */
65637d23beSSai Pavan Boddu     uint8_t  wakcon;       /* WakeUp Control Register */
66637d23beSSai Pavan Boddu     uint16_t clkcon;       /* Clock control Register */
67637d23beSSai Pavan Boddu     uint8_t  timeoutcon;   /* Timeout Control Register */
68637d23beSSai Pavan Boddu     uint8_t  admaerr;      /* ADMA Error Status Register */
69637d23beSSai Pavan Boddu     uint16_t norintsts;    /* Normal Interrupt Status Register */
70637d23beSSai Pavan Boddu     uint16_t errintsts;    /* Error Interrupt Status Register */
71637d23beSSai Pavan Boddu     uint16_t norintstsen;  /* Normal Interrupt Status Enable Register */
72637d23beSSai Pavan Boddu     uint16_t errintstsen;  /* Error Interrupt Status Enable Register */
73637d23beSSai Pavan Boddu     uint16_t norintsigen;  /* Normal Interrupt Signal Enable Register */
74637d23beSSai Pavan Boddu     uint16_t errintsigen;  /* Error Interrupt Signal Enable Register */
75637d23beSSai Pavan Boddu     uint16_t acmd12errsts; /* Auto CMD12 error status register */
76637d23beSSai Pavan Boddu     uint64_t admasysaddr;  /* ADMA System Address Register */
77637d23beSSai Pavan Boddu 
78f82a0f44SPhilippe Mathieu-Daudé     /* Read-only registers */
795efc9016SPhilippe Mathieu-Daudé     uint64_t capareg;      /* Capabilities Register */
805efc9016SPhilippe Mathieu-Daudé     uint64_t maxcurr;      /* Maximum Current Capabilities Register */
81*aceb5b06SPhilippe Mathieu-Daudé     uint16_t version;      /* Host Controller Version Register */
82f82a0f44SPhilippe Mathieu-Daudé 
83637d23beSSai Pavan Boddu     uint8_t  *fifo_buffer; /* SD host i/o FIFO buffer */
84637d23beSSai Pavan Boddu     uint32_t buf_maxsz;
85637d23beSSai Pavan Boddu     uint16_t data_count;   /* current element in FIFO buffer */
86637d23beSSai Pavan Boddu     uint8_t  stopped_state;/* Current SDHC state */
870a7ac9f9SAndrew Baumann     bool     pending_insert_state;
88637d23beSSai Pavan Boddu     /* Buffer Data Port Register - virtual access point to R and W buffers */
89637d23beSSai Pavan Boddu     /* Software Reset Register - always reads as 0 */
90637d23beSSai Pavan Boddu     /* Force Event Auto CMD12 Error Interrupt Reg - write only */
91637d23beSSai Pavan Boddu     /* Force Event Error Interrupt Register- write only */
92637d23beSSai Pavan Boddu     /* RO Host Controller Version Register always reads as 0x2401 */
93b635d98cSPhilippe Mathieu-Daudé 
94b635d98cSPhilippe Mathieu-Daudé     /* Configurable properties */
95b635d98cSPhilippe Mathieu-Daudé     bool pending_insert_quirk; /* Quirk for Raspberry Pi card insert int */
96fd1e5c81SAndrey Smirnov     uint32_t quirks;
97*aceb5b06SPhilippe Mathieu-Daudé     uint8_t sd_spec_version;
98637d23beSSai Pavan Boddu } SDHCIState;
99637d23beSSai Pavan Boddu 
100fd1e5c81SAndrey Smirnov /*
101fd1e5c81SAndrey Smirnov  * Controller does not provide transfer-complete interrupt when not
102fd1e5c81SAndrey Smirnov  * busy.
103fd1e5c81SAndrey Smirnov  *
104fd1e5c81SAndrey Smirnov  * NOTE: This definition is taken out of Linux kernel and so the
105fd1e5c81SAndrey Smirnov  * original bit number is preserved
106fd1e5c81SAndrey Smirnov  */
107fd1e5c81SAndrey Smirnov #define SDHCI_QUIRK_NO_BUSY_IRQ    BIT(14)
108fd1e5c81SAndrey Smirnov 
109637d23beSSai Pavan Boddu #define TYPE_PCI_SDHCI "sdhci-pci"
110637d23beSSai Pavan Boddu #define PCI_SDHCI(obj) OBJECT_CHECK(SDHCIState, (obj), TYPE_PCI_SDHCI)
111637d23beSSai Pavan Boddu 
112637d23beSSai Pavan Boddu #define TYPE_SYSBUS_SDHCI "generic-sdhci"
113637d23beSSai Pavan Boddu #define SYSBUS_SDHCI(obj)                               \
114637d23beSSai Pavan Boddu      OBJECT_CHECK(SDHCIState, (obj), TYPE_SYSBUS_SDHCI)
115637d23beSSai Pavan Boddu 
116fd1e5c81SAndrey Smirnov #define TYPE_IMX_USDHC "imx-usdhc"
117fd1e5c81SAndrey Smirnov 
118637d23beSSai Pavan Boddu #endif /* SDHCI_H */
119