xref: /qemu/include/hw/s390x/s390-pci-bus.h (revision b2892a2b9d45d25b909108ca633d19f9d8d673f5)
18cba80c3SFrank Blaschka /*
28cba80c3SFrank Blaschka  * s390 PCI BUS definitions
38cba80c3SFrank Blaschka  *
48cba80c3SFrank Blaschka  * Copyright 2014 IBM Corp.
58cba80c3SFrank Blaschka  * Author(s): Frank Blaschka <frank.blaschka@de.ibm.com>
68cba80c3SFrank Blaschka  *            Hong Bo Li <lihbbj@cn.ibm.com>
78cba80c3SFrank Blaschka  *            Yi Min Zhao <zyimin@cn.ibm.com>
88cba80c3SFrank Blaschka  *
98cba80c3SFrank Blaschka  * This work is licensed under the terms of the GNU GPL, version 2 or (at
108cba80c3SFrank Blaschka  * your option) any later version. See the COPYING file in the top-level
118cba80c3SFrank Blaschka  * directory.
128cba80c3SFrank Blaschka  */
138cba80c3SFrank Blaschka 
148cba80c3SFrank Blaschka #ifndef HW_S390_PCI_BUS_H
158cba80c3SFrank Blaschka #define HW_S390_PCI_BUS_H
168cba80c3SFrank Blaschka 
17a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
18a9c94277SMarkus Armbruster #include "hw/pci/pci_host.h"
198cba80c3SFrank Blaschka #include "hw/s390x/sclp.h"
208cba80c3SFrank Blaschka #include "hw/s390x/s390_flic.h"
218cba80c3SFrank Blaschka #include "hw/s390x/css.h"
22c04274f4SPierre Morel #include "hw/s390x/s390-pci-clp.h"
23db1015e9SEduardo Habkost #include "qom/object.h"
248cba80c3SFrank Blaschka 
258cba80c3SFrank Blaschka #define TYPE_S390_PCI_HOST_BRIDGE "s390-pcihost"
2690a0f9afSYi Min Zhao #define TYPE_S390_PCI_BUS "s390-pcibus"
273e5cfba3SYi Min Zhao #define TYPE_S390_PCI_DEVICE "zpci"
28de91ea92SYi Min Zhao #define TYPE_S390_PCI_IOMMU "s390-pci-iommu"
291221a474SAlexey Kardashevskiy #define TYPE_S390_IOMMU_MEMORY_REGION "s390-iommu-memory-region"
30c188e303SYi Min Zhao #define FH_MASK_ENABLE   0x80000000
31c188e303SYi Min Zhao #define FH_MASK_INSTANCE 0x7f000000
32c188e303SYi Min Zhao #define FH_MASK_SHM      0x00ff0000
33e70377dfSPierre Morel #define FH_MASK_INDEX    0x0000ffff
34c188e303SYi Min Zhao #define FH_SHM_VFIO      0x00010000
35c188e303SYi Min Zhao #define FH_SHM_EMUL      0x00020000
363e5cfba3SYi Min Zhao #define ZPCI_MAX_FID 0xffffffff
373e5cfba3SYi Min Zhao #define ZPCI_MAX_UID 0xffff
383e5cfba3SYi Min Zhao #define UID_UNDEFINED 0
39bf328399SYi Min Zhao #define UID_CHECKING_ENABLED 0x01
408cba80c3SFrank Blaschka 
418063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(S390pciState, S390_PCI_HOST_BRIDGE)
428063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(S390PCIBus, S390_PCI_BUS)
438063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(S390PCIBusDevice, S390_PCI_DEVICE)
448063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(S390PCIIOMMU, S390_PCI_IOMMU)
458cba80c3SFrank Blaschka 
468cba80c3SFrank Blaschka #define HP_EVENT_TO_CONFIGURED        0x0301
478cba80c3SFrank Blaschka #define HP_EVENT_RESERVED_TO_STANDBY  0x0302
4893d16d81SYi Min Zhao #define HP_EVENT_DECONFIGURE_REQUEST  0x0303
498cba80c3SFrank Blaschka #define HP_EVENT_CONFIGURED_TO_STBRES 0x0304
508cba80c3SFrank Blaschka #define HP_EVENT_STANDBY_TO_RESERVED  0x0308
518cba80c3SFrank Blaschka 
528cba80c3SFrank Blaschka #define ERR_EVENT_INVALAS 0x1
538cba80c3SFrank Blaschka #define ERR_EVENT_OORANGE 0x2
548cba80c3SFrank Blaschka #define ERR_EVENT_INVALTF 0x3
558cba80c3SFrank Blaschka #define ERR_EVENT_TPROTE  0x4
568cba80c3SFrank Blaschka #define ERR_EVENT_APROTE  0x5
578cba80c3SFrank Blaschka #define ERR_EVENT_KEYE    0x6
588cba80c3SFrank Blaschka #define ERR_EVENT_INVALTE 0x7
598cba80c3SFrank Blaschka #define ERR_EVENT_INVALTL 0x8
608cba80c3SFrank Blaschka #define ERR_EVENT_TT      0x9
618cba80c3SFrank Blaschka #define ERR_EVENT_INVALMS 0xa
628cba80c3SFrank Blaschka #define ERR_EVENT_SERR    0xb
638cba80c3SFrank Blaschka #define ERR_EVENT_NOMSI   0x10
648cba80c3SFrank Blaschka #define ERR_EVENT_INVALBV 0x11
658cba80c3SFrank Blaschka #define ERR_EVENT_AIBV    0x12
668cba80c3SFrank Blaschka #define ERR_EVENT_AIRERR  0x13
678cba80c3SFrank Blaschka #define ERR_EVENT_FMBA    0x2a
688cba80c3SFrank Blaschka #define ERR_EVENT_FMBUP   0x2b
698cba80c3SFrank Blaschka #define ERR_EVENT_FMBPRO  0x2c
708cba80c3SFrank Blaschka #define ERR_EVENT_CCONF   0x30
718cba80c3SFrank Blaschka #define ERR_EVENT_SERVAC  0x3a
728cba80c3SFrank Blaschka #define ERR_EVENT_PERMERR 0x3b
738cba80c3SFrank Blaschka 
748cba80c3SFrank Blaschka #define ERR_EVENT_Q_BIT 0x2
758cba80c3SFrank Blaschka #define ERR_EVENT_MVN_OFFSET 16
768cba80c3SFrank Blaschka 
778cba80c3SFrank Blaschka #define ZPCI_MSI_VEC_BITS 11
788cba80c3SFrank Blaschka #define ZPCI_MSI_VEC_MASK 0x7ff
798cba80c3SFrank Blaschka 
808cba80c3SFrank Blaschka #define ZPCI_MSI_ADDR  0xfe00000000000000ULL
818cba80c3SFrank Blaschka #define ZPCI_SDMA_ADDR 0x100000000ULL
828cba80c3SFrank Blaschka #define ZPCI_EDMA_ADDR 0x1ffffffffffffffULL
838cba80c3SFrank Blaschka 
848cba80c3SFrank Blaschka #define PAGE_DEFAULT_ACC        0
858cba80c3SFrank Blaschka #define PAGE_DEFAULT_KEY        (PAGE_DEFAULT_ACC << 4)
868cba80c3SFrank Blaschka 
878cba80c3SFrank Blaschka /* I/O Translation Anchor (IOTA) */
888cba80c3SFrank Blaschka enum ZpciIoatDtype {
898cba80c3SFrank Blaschka     ZPCI_IOTA_STO = 0,
908cba80c3SFrank Blaschka     ZPCI_IOTA_RTTO = 1,
918cba80c3SFrank Blaschka     ZPCI_IOTA_RSTO = 2,
928cba80c3SFrank Blaschka     ZPCI_IOTA_RFTO = 3,
938cba80c3SFrank Blaschka     ZPCI_IOTA_PFAA = 4,
948cba80c3SFrank Blaschka     ZPCI_IOTA_IOPFAA = 5,
958cba80c3SFrank Blaschka     ZPCI_IOTA_IOPTO = 7
968cba80c3SFrank Blaschka };
978cba80c3SFrank Blaschka 
988cba80c3SFrank Blaschka #define ZPCI_IOTA_IOT_ENABLED           0x800ULL
998cba80c3SFrank Blaschka #define ZPCI_IOTA_DT_ST                 (ZPCI_IOTA_STO  << 2)
1008cba80c3SFrank Blaschka #define ZPCI_IOTA_DT_RT                 (ZPCI_IOTA_RTTO << 2)
1018cba80c3SFrank Blaschka #define ZPCI_IOTA_DT_RS                 (ZPCI_IOTA_RSTO << 2)
1028cba80c3SFrank Blaschka #define ZPCI_IOTA_DT_RF                 (ZPCI_IOTA_RFTO << 2)
1038cba80c3SFrank Blaschka #define ZPCI_IOTA_DT_PF                 (ZPCI_IOTA_PFAA << 2)
1048cba80c3SFrank Blaschka #define ZPCI_IOTA_FS_4K                 0
1058cba80c3SFrank Blaschka #define ZPCI_IOTA_FS_1M                 1
1068cba80c3SFrank Blaschka #define ZPCI_IOTA_FS_2G                 2
1078cba80c3SFrank Blaschka #define ZPCI_KEY                        (PAGE_DEFAULT_KEY << 5)
1088cba80c3SFrank Blaschka 
1098cba80c3SFrank Blaschka #define ZPCI_IOTA_STO_FLAG  (ZPCI_IOTA_IOT_ENABLED | ZPCI_KEY | ZPCI_IOTA_DT_ST)
1108cba80c3SFrank Blaschka #define ZPCI_IOTA_RTTO_FLAG (ZPCI_IOTA_IOT_ENABLED | ZPCI_KEY | ZPCI_IOTA_DT_RT)
1118cba80c3SFrank Blaschka #define ZPCI_IOTA_RSTO_FLAG (ZPCI_IOTA_IOT_ENABLED | ZPCI_KEY | ZPCI_IOTA_DT_RS)
1128cba80c3SFrank Blaschka #define ZPCI_IOTA_RFTO_FLAG (ZPCI_IOTA_IOT_ENABLED | ZPCI_KEY | ZPCI_IOTA_DT_RF)
1138cba80c3SFrank Blaschka #define ZPCI_IOTA_RFAA_FLAG (ZPCI_IOTA_IOT_ENABLED | ZPCI_KEY |\
1148cba80c3SFrank Blaschka                              ZPCI_IOTA_DT_PF | ZPCI_IOTA_FS_2G)
1158cba80c3SFrank Blaschka 
1168cba80c3SFrank Blaschka /* I/O Region and segment tables */
1178cba80c3SFrank Blaschka #define ZPCI_INDEX_MASK         0x7ffULL
1188cba80c3SFrank Blaschka 
1198cba80c3SFrank Blaschka #define ZPCI_TABLE_TYPE_MASK    0xc
1208cba80c3SFrank Blaschka #define ZPCI_TABLE_TYPE_RFX     0xc
1218cba80c3SFrank Blaschka #define ZPCI_TABLE_TYPE_RSX     0x8
1228cba80c3SFrank Blaschka #define ZPCI_TABLE_TYPE_RTX     0x4
1238cba80c3SFrank Blaschka #define ZPCI_TABLE_TYPE_SX      0x0
1248cba80c3SFrank Blaschka 
1258cba80c3SFrank Blaschka #define ZPCI_TABLE_LEN_RFX      0x3
1268cba80c3SFrank Blaschka #define ZPCI_TABLE_LEN_RSX      0x3
1278cba80c3SFrank Blaschka #define ZPCI_TABLE_LEN_RTX      0x3
1288cba80c3SFrank Blaschka 
1298cba80c3SFrank Blaschka #define ZPCI_TABLE_OFFSET_MASK  0xc0
1308cba80c3SFrank Blaschka #define ZPCI_TABLE_SIZE         0x4000
1318cba80c3SFrank Blaschka #define ZPCI_TABLE_ALIGN        ZPCI_TABLE_SIZE
1328cba80c3SFrank Blaschka #define ZPCI_TABLE_ENTRY_SIZE   (sizeof(unsigned long))
1338cba80c3SFrank Blaschka #define ZPCI_TABLE_ENTRIES      (ZPCI_TABLE_SIZE / ZPCI_TABLE_ENTRY_SIZE)
1348cba80c3SFrank Blaschka 
1358cba80c3SFrank Blaschka #define ZPCI_TABLE_BITS         11
1368cba80c3SFrank Blaschka #define ZPCI_PT_BITS            8
137ed3288ffSThomas Huth #define ZPCI_ST_SHIFT           (ZPCI_PT_BITS + TARGET_PAGE_BITS)
1388cba80c3SFrank Blaschka #define ZPCI_RT_SHIFT           (ZPCI_ST_SHIFT + ZPCI_TABLE_BITS)
1398cba80c3SFrank Blaschka 
1408cba80c3SFrank Blaschka #define ZPCI_RTE_FLAG_MASK      0x3fffULL
1418cba80c3SFrank Blaschka #define ZPCI_RTE_ADDR_MASK      (~ZPCI_RTE_FLAG_MASK)
1428cba80c3SFrank Blaschka #define ZPCI_STE_FLAG_MASK      0x7ffULL
1438cba80c3SFrank Blaschka #define ZPCI_STE_ADDR_MASK      (~ZPCI_STE_FLAG_MASK)
1448cba80c3SFrank Blaschka 
1450125861eSYi Min Zhao #define ZPCI_SFAA_MASK          (~((1ULL << 20) - 1))
1460125861eSYi Min Zhao 
1478cba80c3SFrank Blaschka /* I/O Page tables */
1488cba80c3SFrank Blaschka #define ZPCI_PTE_VALID_MASK             0x400
1498cba80c3SFrank Blaschka #define ZPCI_PTE_INVALID                0x400
1508cba80c3SFrank Blaschka #define ZPCI_PTE_VALID                  0x000
1518cba80c3SFrank Blaschka #define ZPCI_PT_SIZE                    0x800
1528cba80c3SFrank Blaschka #define ZPCI_PT_ALIGN                   ZPCI_PT_SIZE
1538cba80c3SFrank Blaschka #define ZPCI_PT_ENTRIES                 (ZPCI_PT_SIZE / ZPCI_TABLE_ENTRY_SIZE)
1548cba80c3SFrank Blaschka #define ZPCI_PT_MASK                    (ZPCI_PT_ENTRIES - 1)
1558cba80c3SFrank Blaschka 
1568cba80c3SFrank Blaschka #define ZPCI_PTE_FLAG_MASK              0xfffULL
1578cba80c3SFrank Blaschka #define ZPCI_PTE_ADDR_MASK              (~ZPCI_PTE_FLAG_MASK)
1588cba80c3SFrank Blaschka 
1598cba80c3SFrank Blaschka /* Shared bits */
1608cba80c3SFrank Blaschka #define ZPCI_TABLE_VALID                0x00
1618cba80c3SFrank Blaschka #define ZPCI_TABLE_INVALID              0x20
1628cba80c3SFrank Blaschka #define ZPCI_TABLE_PROTECTED            0x200
1638cba80c3SFrank Blaschka #define ZPCI_TABLE_UNPROTECTED          0x000
1640125861eSYi Min Zhao #define ZPCI_TABLE_FC                   0x400
1658cba80c3SFrank Blaschka 
1668cba80c3SFrank Blaschka #define ZPCI_TABLE_VALID_MASK           0x20
1678cba80c3SFrank Blaschka #define ZPCI_TABLE_PROT_MASK            0x200
1688cba80c3SFrank Blaschka 
1690125861eSYi Min Zhao #define ZPCI_ETT_RT 1
1700125861eSYi Min Zhao #define ZPCI_ETT_ST 0
1710125861eSYi Min Zhao #define ZPCI_ETT_PT -1
1720125861eSYi Min Zhao 
1735d1abf23SYi Min Zhao /* PCI Function States
1745d1abf23SYi Min Zhao  *
1755d1abf23SYi Min Zhao  * reserved: default; device has just been plugged or is in progress of being
1765d1abf23SYi Min Zhao  *           unplugged
1775d1abf23SYi Min Zhao  * standby: device is present but not configured; transition from any
1785d1abf23SYi Min Zhao  *          configured state/to this state via sclp configure/deconfigure
1795d1abf23SYi Min Zhao  *
1805d1abf23SYi Min Zhao  * The following states make up the "configured" meta-state:
1815d1abf23SYi Min Zhao  * disabled: device is configured but not enabled; transition between this
1825d1abf23SYi Min Zhao  *           state and enabled via clp enable/disable
1835d1abf23SYi Min Zhao  * enbaled: device is ready for use; transition to disabled via clp disable;
1845d1abf23SYi Min Zhao  *          may enter an error state
1855d1abf23SYi Min Zhao  * blocked: ignore all DMA and interrupts; transition back to enabled or from
1865d1abf23SYi Min Zhao  *          error state via mpcifc
187b12227afSStefan Weil  * error: an error occurred; transition back to enabled via mpcifc
188b12227afSStefan Weil  * permanent error: an unrecoverable error occurred; transition to standby via
1895d1abf23SYi Min Zhao  *                  sclp deconfigure
1905d1abf23SYi Min Zhao  */
1915d1abf23SYi Min Zhao typedef enum {
1925d1abf23SYi Min Zhao     ZPCI_FS_RESERVED,
1935d1abf23SYi Min Zhao     ZPCI_FS_STANDBY,
1945d1abf23SYi Min Zhao     ZPCI_FS_DISABLED,
1955d1abf23SYi Min Zhao     ZPCI_FS_ENABLED,
1965d1abf23SYi Min Zhao     ZPCI_FS_BLOCKED,
1975d1abf23SYi Min Zhao     ZPCI_FS_ERROR,
1985d1abf23SYi Min Zhao     ZPCI_FS_PERMANENT_ERROR,
1995d1abf23SYi Min Zhao } ZpciState;
2005d1abf23SYi Min Zhao 
2018cba80c3SFrank Blaschka typedef struct SeiContainer {
2028cba80c3SFrank Blaschka     QTAILQ_ENTRY(SeiContainer) link;
2038cba80c3SFrank Blaschka     uint32_t fid;
2048cba80c3SFrank Blaschka     uint32_t fh;
2058cba80c3SFrank Blaschka     uint8_t cc;
2068cba80c3SFrank Blaschka     uint16_t pec;
2078cba80c3SFrank Blaschka     uint64_t faddr;
2088cba80c3SFrank Blaschka     uint32_t e;
2098cba80c3SFrank Blaschka } SeiContainer;
2108cba80c3SFrank Blaschka 
2118cba80c3SFrank Blaschka typedef struct PciCcdfErr {
2128cba80c3SFrank Blaschka     uint32_t reserved1;
2138cba80c3SFrank Blaschka     uint32_t fh;
2148cba80c3SFrank Blaschka     uint32_t fid;
2158cba80c3SFrank Blaschka     uint32_t e;
2168cba80c3SFrank Blaschka     uint64_t faddr;
2178cba80c3SFrank Blaschka     uint32_t reserved3;
2188cba80c3SFrank Blaschka     uint16_t reserved4;
2198cba80c3SFrank Blaschka     uint16_t pec;
2208cba80c3SFrank Blaschka } QEMU_PACKED PciCcdfErr;
2218cba80c3SFrank Blaschka 
2228cba80c3SFrank Blaschka typedef struct PciCcdfAvail {
2238cba80c3SFrank Blaschka     uint32_t reserved1;
2248cba80c3SFrank Blaschka     uint32_t fh;
2258cba80c3SFrank Blaschka     uint32_t fid;
2268cba80c3SFrank Blaschka     uint32_t reserved2;
2278cba80c3SFrank Blaschka     uint32_t reserved3;
2288cba80c3SFrank Blaschka     uint32_t reserved4;
2298cba80c3SFrank Blaschka     uint32_t reserved5;
2308cba80c3SFrank Blaschka     uint16_t reserved6;
2318cba80c3SFrank Blaschka     uint16_t pec;
2328cba80c3SFrank Blaschka } QEMU_PACKED PciCcdfAvail;
2338cba80c3SFrank Blaschka 
2348cba80c3SFrank Blaschka typedef struct ChscSeiNt2Res {
2358cba80c3SFrank Blaschka     uint16_t length;
2368cba80c3SFrank Blaschka     uint16_t code;
2378cba80c3SFrank Blaschka     uint16_t reserved1;
2388cba80c3SFrank Blaschka     uint8_t reserved2;
2398cba80c3SFrank Blaschka     uint8_t nt;
2408cba80c3SFrank Blaschka     uint8_t flags;
2418cba80c3SFrank Blaschka     uint8_t reserved3;
2428cba80c3SFrank Blaschka     uint8_t reserved4;
2438cba80c3SFrank Blaschka     uint8_t cc;
2448cba80c3SFrank Blaschka     uint32_t reserved5[13];
2458cba80c3SFrank Blaschka     uint8_t ccdf[4016];
2468cba80c3SFrank Blaschka } QEMU_PACKED ChscSeiNt2Res;
2478cba80c3SFrank Blaschka 
2488cba80c3SFrank Blaschka typedef struct S390MsixInfo {
2498cba80c3SFrank Blaschka     uint8_t table_bar;
2508cba80c3SFrank Blaschka     uint8_t pba_bar;
2518cba80c3SFrank Blaschka     uint16_t entries;
2528cba80c3SFrank Blaschka     uint32_t table_offset;
2538cba80c3SFrank Blaschka     uint32_t pba_offset;
2548cba80c3SFrank Blaschka } S390MsixInfo;
2558cba80c3SFrank Blaschka 
2560125861eSYi Min Zhao typedef struct S390IOTLBEntry {
2570125861eSYi Min Zhao     uint64_t iova;
2580125861eSYi Min Zhao     uint64_t translated_addr;
2590125861eSYi Min Zhao     uint64_t len;
2600125861eSYi Min Zhao     uint64_t perm;
2610125861eSYi Min Zhao } S390IOTLBEntry;
2620125861eSYi Min Zhao 
26337fa32deSMatthew Rosato typedef struct S390PCIDMACount {
26437fa32deSMatthew Rosato     int id;
26537fa32deSMatthew Rosato     int users;
26637fa32deSMatthew Rosato     uint32_t avail;
26737fa32deSMatthew Rosato     QTAILQ_ENTRY(S390PCIDMACount) link;
26837fa32deSMatthew Rosato } S390PCIDMACount;
26937fa32deSMatthew Rosato 
270db1015e9SEduardo Habkost struct S390PCIIOMMU {
271de91ea92SYi Min Zhao     Object parent_obj;
272de91ea92SYi Min Zhao     S390PCIBusDevice *pbdev;
27367d5cd97SYi Min Zhao     AddressSpace as;
27467d5cd97SYi Min Zhao     MemoryRegion mr;
2753df9d748SAlexey Kardashevskiy     IOMMUMemoryRegion iommu_mr;
276de91ea92SYi Min Zhao     bool enabled;
277de91ea92SYi Min Zhao     uint64_t g_iota;
278de91ea92SYi Min Zhao     uint64_t pba;
279de91ea92SYi Min Zhao     uint64_t pal;
280b3f05d8cSYi Min Zhao     GHashTable *iotlb;
28137fa32deSMatthew Rosato     S390PCIDMACount *dma_limit;
282db1015e9SEduardo Habkost };
28367d5cd97SYi Min Zhao 
28403805be0SYi Min Zhao typedef struct S390PCIIOMMUTable {
28503805be0SYi Min Zhao     uint64_t key;
28603805be0SYi Min Zhao     S390PCIIOMMU *iommu[PCI_SLOT_MAX];
28703805be0SYi Min Zhao } S390PCIIOMMUTable;
28803805be0SYi Min Zhao 
2896e92c70cSYi Min Zhao /* Function Measurement Block */
2906e92c70cSYi Min Zhao #define DEFAULT_MUI 4000
2916e92c70cSYi Min Zhao #define UPDATE_U_BIT 0x1ULL
2926e92c70cSYi Min Zhao #define FMBK_MASK 0xfULL
2936e92c70cSYi Min Zhao 
2946e92c70cSYi Min Zhao typedef struct ZpciFmbFmt0 {
2956e92c70cSYi Min Zhao     uint64_t dma_rbytes;
2966e92c70cSYi Min Zhao     uint64_t dma_wbytes;
2976e92c70cSYi Min Zhao } ZpciFmbFmt0;
2986e92c70cSYi Min Zhao 
2996e92c70cSYi Min Zhao #define ZPCI_FMB_CNT_LD    0
3006e92c70cSYi Min Zhao #define ZPCI_FMB_CNT_ST    1
3016e92c70cSYi Min Zhao #define ZPCI_FMB_CNT_STB   2
3026e92c70cSYi Min Zhao #define ZPCI_FMB_CNT_RPCIT 3
3036e92c70cSYi Min Zhao #define ZPCI_FMB_CNT_MAX   4
3046e92c70cSYi Min Zhao 
3056e92c70cSYi Min Zhao #define ZPCI_FMB_FORMAT    0
3066e92c70cSYi Min Zhao 
3076e92c70cSYi Min Zhao typedef struct ZpciFmb {
3086e92c70cSYi Min Zhao     uint32_t format;
3096e92c70cSYi Min Zhao     uint32_t sample;
3106e92c70cSYi Min Zhao     uint64_t last_update;
3116e92c70cSYi Min Zhao     uint64_t counter[ZPCI_FMB_CNT_MAX];
3126e92c70cSYi Min Zhao     ZpciFmbFmt0 fmt0;
3136e92c70cSYi Min Zhao } ZpciFmb;
3146e92c70cSYi Min Zhao QEMU_BUILD_BUG_MSG(offsetof(ZpciFmb, fmt0) != 48, "padding in ZpciFmb");
3156e92c70cSYi Min Zhao 
316*b2892a2bSMatthew Rosato #define ZPCI_DEFAULT_FN_GRP 0xFF
31728dc86a0SPierre Morel typedef struct S390PCIGroup {
31828dc86a0SPierre Morel     ClpRspQueryPciGrp zpci_group;
31928dc86a0SPierre Morel     int id;
32028dc86a0SPierre Morel     QTAILQ_ENTRY(S390PCIGroup) link;
32128dc86a0SPierre Morel } S390PCIGroup;
3221e7552ffSMatthew Rosato S390PCIGroup *s390_group_create(int id);
32328dc86a0SPierre Morel S390PCIGroup *s390_group_find(int id);
32428dc86a0SPierre Morel 
3252034ee51SPaolo Bonzini struct S390PCIBusDevice {
3263e5cfba3SYi Min Zhao     DeviceState qdev;
3278cba80c3SFrank Blaschka     PCIDevice *pdev;
3285d1abf23SYi Min Zhao     ZpciState state;
3293e5cfba3SYi Min Zhao     char *target;
3303e5cfba3SYi Min Zhao     uint16_t uid;
331e70377dfSPierre Morel     uint32_t idx;
3328cba80c3SFrank Blaschka     uint32_t fh;
3338cba80c3SFrank Blaschka     uint32_t fid;
3343e5cfba3SYi Min Zhao     bool fid_defined;
3358cba80c3SFrank Blaschka     uint64_t fmb_addr;
3366e92c70cSYi Min Zhao     ZpciFmb fmb;
3376e92c70cSYi Min Zhao     QEMUTimer *fmb_timer;
3388cba80c3SFrank Blaschka     uint8_t isc;
3398cba80c3SFrank Blaschka     uint16_t noi;
3400e7c259aSPierre Morel     uint16_t maxstbl;
3418cba80c3SFrank Blaschka     uint8_t sum;
34228dc86a0SPierre Morel     S390PCIGroup *pci_group;
3439670ee75SPierre Morel     ClpRspQueryPci zpci_fn;
3448cba80c3SFrank Blaschka     S390MsixInfo msix;
3458cba80c3SFrank Blaschka     AdapterRoutes routes;
34667d5cd97SYi Min Zhao     S390PCIIOMMU *iommu;
3478f955950SYi Min Zhao     MemoryRegion msix_notify_mr;
3488581c115SYi Min Zhao     IndAddr *summary_ind;
3498581c115SYi Min Zhao     IndAddr *indicator;
350e0998fe8SDavid Hildenbrand     bool pci_unplug_request_processed;
3519f2a46b1SDavid Hildenbrand     bool unplug_requested;
352e70377dfSPierre Morel     QTAILQ_ENTRY(S390PCIBusDevice) link;
3532034ee51SPaolo Bonzini };
3548cba80c3SFrank Blaschka 
355db1015e9SEduardo Habkost struct S390PCIBus {
35690a0f9afSYi Min Zhao     BusState qbus;
357db1015e9SEduardo Habkost };
35890a0f9afSYi Min Zhao 
359db1015e9SEduardo Habkost struct S390pciState {
3608cba80c3SFrank Blaschka     PCIHostState parent_obj;
361e70377dfSPierre Morel     uint32_t next_idx;
362d2f07120SPierre Morel     int bus_no;
36390a0f9afSYi Min Zhao     S390PCIBus *bus;
36403805be0SYi Min Zhao     GHashTable *iommu_table;
365df8dd91bSYi Min Zhao     GHashTable *zpci_table;
3668cba80c3SFrank Blaschka     QTAILQ_HEAD(, SeiContainer) pending_sei;
367e70377dfSPierre Morel     QTAILQ_HEAD(, S390PCIBusDevice) zpci_devs;
36837fa32deSMatthew Rosato     QTAILQ_HEAD(, S390PCIDMACount) zpci_dma_limit;
36928dc86a0SPierre Morel     QTAILQ_HEAD(, S390PCIGroup) zpci_groups;
370db1015e9SEduardo Habkost };
3718cba80c3SFrank Blaschka 
372a975a24aSYi Min Zhao S390pciState *s390_get_phb(void);
3731c5deaecSCornelia Huck int pci_chsc_sei_nt2_get_event(void *res);
3741c5deaecSCornelia Huck int pci_chsc_sei_nt2_have_event(void);
3758f5cb693SYi Min Zhao void s390_pci_sclp_configure(SCCB *sccb);
3768f5cb693SYi Min Zhao void s390_pci_sclp_deconfigure(SCCB *sccb);
377de91ea92SYi Min Zhao void s390_pci_iommu_enable(S390PCIIOMMU *iommu);
378de91ea92SYi Min Zhao void s390_pci_iommu_disable(S390PCIIOMMU *iommu);
3795d1abf23SYi Min Zhao void s390_pci_generate_error_event(uint16_t pec, uint32_t fh, uint32_t fid,
3805d1abf23SYi Min Zhao                                    uint64_t faddr, uint32_t e);
3810125861eSYi Min Zhao uint16_t s390_guest_io_table_walk(uint64_t g_iota, hwaddr addr,
3820125861eSYi Min Zhao                                   S390IOTLBEntry *entry);
383a975a24aSYi Min Zhao S390PCIBusDevice *s390_pci_find_dev_by_idx(S390pciState *s, uint32_t idx);
384a975a24aSYi Min Zhao S390PCIBusDevice *s390_pci_find_dev_by_fh(S390pciState *s, uint32_t fh);
385a975a24aSYi Min Zhao S390PCIBusDevice *s390_pci_find_dev_by_fid(S390pciState *s, uint32_t fid);
386ceb7054fSYi Min Zhao S390PCIBusDevice *s390_pci_find_dev_by_target(S390pciState *s,
387ceb7054fSYi Min Zhao                                               const char *target);
388a975a24aSYi Min Zhao S390PCIBusDevice *s390_pci_find_next_avail_dev(S390pciState *s,
389a975a24aSYi Min Zhao                                                S390PCIBusDevice *pbdev);
3908cba80c3SFrank Blaschka 
3918cba80c3SFrank Blaschka #endif
392