1db1c8f53SCornelia Huck /* 2db1c8f53SCornelia Huck * S/390 channel I/O instructions 3db1c8f53SCornelia Huck * 4db1c8f53SCornelia Huck * Copyright 2012 IBM Corp. 5db1c8f53SCornelia Huck * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com> 6db1c8f53SCornelia Huck * 7db1c8f53SCornelia Huck * This work is licensed under the terms of the GNU GPL, version 2 or (at 8db1c8f53SCornelia Huck * your option) any later version. See the COPYING file in the top-level 9db1c8f53SCornelia Huck * directory. 10db1c8f53SCornelia Huck */ 11db1c8f53SCornelia Huck 12db1c8f53SCornelia Huck #ifndef IOINST_S390X_H 13db1c8f53SCornelia Huck #define IOINST_S390X_H 14db1c8f53SCornelia Huck /* 15db1c8f53SCornelia Huck * Channel I/O related definitions, as defined in the Principles 16db1c8f53SCornelia Huck * Of Operation (and taken from the Linux implementation). 17db1c8f53SCornelia Huck */ 18db1c8f53SCornelia Huck 19db1c8f53SCornelia Huck /* subchannel status word (command mode only) */ 20db1c8f53SCornelia Huck typedef struct SCSW { 21db1c8f53SCornelia Huck uint16_t flags; 22db1c8f53SCornelia Huck uint16_t ctrl; 23db1c8f53SCornelia Huck uint32_t cpa; 24db1c8f53SCornelia Huck uint8_t dstat; 25db1c8f53SCornelia Huck uint8_t cstat; 26db1c8f53SCornelia Huck uint16_t count; 27db1c8f53SCornelia Huck } QEMU_PACKED SCSW; 28db1c8f53SCornelia Huck 29db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_KEY 0xf000 30db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_SCTL 0x0800 31db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ESWF 0x0400 32db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_CC 0x0300 33db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_FMT 0x0080 34db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_PFCH 0x0040 35db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ISIC 0x0020 36db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ALCC 0x0010 37db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_SSI 0x0008 38db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ZCC 0x0004 39db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ECTL 0x0002 40db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_PNO 0x0001 41db1c8f53SCornelia Huck 42db1c8f53SCornelia Huck #define SCSW_CTRL_MASK_FCTL 0x7000 43db1c8f53SCornelia Huck #define SCSW_CTRL_MASK_ACTL 0x0fe0 44db1c8f53SCornelia Huck #define SCSW_CTRL_MASK_STCTL 0x001f 45db1c8f53SCornelia Huck 46db1c8f53SCornelia Huck #define SCSW_FCTL_CLEAR_FUNC 0x1000 47db1c8f53SCornelia Huck #define SCSW_FCTL_HALT_FUNC 0x2000 48db1c8f53SCornelia Huck #define SCSW_FCTL_START_FUNC 0x4000 49db1c8f53SCornelia Huck 50db1c8f53SCornelia Huck #define SCSW_ACTL_SUSP 0x0020 51db1c8f53SCornelia Huck #define SCSW_ACTL_DEVICE_ACTIVE 0x0040 52db1c8f53SCornelia Huck #define SCSW_ACTL_SUBCH_ACTIVE 0x0080 53db1c8f53SCornelia Huck #define SCSW_ACTL_CLEAR_PEND 0x0100 54db1c8f53SCornelia Huck #define SCSW_ACTL_HALT_PEND 0x0200 55db1c8f53SCornelia Huck #define SCSW_ACTL_START_PEND 0x0400 56db1c8f53SCornelia Huck #define SCSW_ACTL_RESUME_PEND 0x0800 57db1c8f53SCornelia Huck 58db1c8f53SCornelia Huck #define SCSW_STCTL_STATUS_PEND 0x0001 59db1c8f53SCornelia Huck #define SCSW_STCTL_SECONDARY 0x0002 60db1c8f53SCornelia Huck #define SCSW_STCTL_PRIMARY 0x0004 61db1c8f53SCornelia Huck #define SCSW_STCTL_INTERMEDIATE 0x0008 62db1c8f53SCornelia Huck #define SCSW_STCTL_ALERT 0x0010 63db1c8f53SCornelia Huck 64db1c8f53SCornelia Huck #define SCSW_DSTAT_ATTENTION 0x80 65db1c8f53SCornelia Huck #define SCSW_DSTAT_STAT_MOD 0x40 66db1c8f53SCornelia Huck #define SCSW_DSTAT_CU_END 0x20 67db1c8f53SCornelia Huck #define SCSW_DSTAT_BUSY 0x10 68db1c8f53SCornelia Huck #define SCSW_DSTAT_CHANNEL_END 0x08 69db1c8f53SCornelia Huck #define SCSW_DSTAT_DEVICE_END 0x04 70db1c8f53SCornelia Huck #define SCSW_DSTAT_UNIT_CHECK 0x02 71db1c8f53SCornelia Huck #define SCSW_DSTAT_UNIT_EXCEP 0x01 72db1c8f53SCornelia Huck 73db1c8f53SCornelia Huck #define SCSW_CSTAT_PCI 0x80 74db1c8f53SCornelia Huck #define SCSW_CSTAT_INCORR_LEN 0x40 75db1c8f53SCornelia Huck #define SCSW_CSTAT_PROG_CHECK 0x20 76db1c8f53SCornelia Huck #define SCSW_CSTAT_PROT_CHECK 0x10 77db1c8f53SCornelia Huck #define SCSW_CSTAT_DATA_CHECK 0x08 78db1c8f53SCornelia Huck #define SCSW_CSTAT_CHN_CTRL_CHK 0x04 79db1c8f53SCornelia Huck #define SCSW_CSTAT_INTF_CTRL_CHK 0x02 80db1c8f53SCornelia Huck #define SCSW_CSTAT_CHAIN_CHECK 0x01 81db1c8f53SCornelia Huck 82db1c8f53SCornelia Huck /* path management control word */ 83db1c8f53SCornelia Huck typedef struct PMCW { 84db1c8f53SCornelia Huck uint32_t intparm; 85db1c8f53SCornelia Huck uint16_t flags; 86db1c8f53SCornelia Huck uint16_t devno; 87db1c8f53SCornelia Huck uint8_t lpm; 88db1c8f53SCornelia Huck uint8_t pnom; 89db1c8f53SCornelia Huck uint8_t lpum; 90db1c8f53SCornelia Huck uint8_t pim; 91db1c8f53SCornelia Huck uint16_t mbi; 92db1c8f53SCornelia Huck uint8_t pom; 93db1c8f53SCornelia Huck uint8_t pam; 94db1c8f53SCornelia Huck uint8_t chpid[8]; 95db1c8f53SCornelia Huck uint32_t chars; 96db1c8f53SCornelia Huck } QEMU_PACKED PMCW; 97db1c8f53SCornelia Huck 98db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_QF 0x8000 99db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_W 0x4000 100db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_ISC 0x3800 101db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_ENA 0x0080 102db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_LM 0x0060 103db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_MME 0x0018 104db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_MP 0x0004 105db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_TF 0x0002 106db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_DNV 0x0001 107db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_INVALID 0x0700 108db1c8f53SCornelia Huck 109db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_ST 0x00e00000 110db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_MBFC 0x00000004 111db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_XMWME 0x00000002 112db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_CSENSE 0x00000001 113db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_INVALID 0xff1ffff8 114db1c8f53SCornelia Huck 115db1c8f53SCornelia Huck /* subchannel information block */ 116db1c8f53SCornelia Huck typedef struct SCHIB { 117db1c8f53SCornelia Huck PMCW pmcw; 118db1c8f53SCornelia Huck SCSW scsw; 119db1c8f53SCornelia Huck uint64_t mba; 120db1c8f53SCornelia Huck uint8_t mda[4]; 121db1c8f53SCornelia Huck } QEMU_PACKED SCHIB; 122db1c8f53SCornelia Huck 123db1c8f53SCornelia Huck /* interruption response block */ 124db1c8f53SCornelia Huck typedef struct IRB { 125db1c8f53SCornelia Huck SCSW scsw; 126db1c8f53SCornelia Huck uint32_t esw[5]; 127db1c8f53SCornelia Huck uint32_t ecw[8]; 128db1c8f53SCornelia Huck uint32_t emw[8]; 129db1c8f53SCornelia Huck } QEMU_PACKED IRB; 130db1c8f53SCornelia Huck 131db1c8f53SCornelia Huck /* operation request block */ 132db1c8f53SCornelia Huck typedef struct ORB { 133db1c8f53SCornelia Huck uint32_t intparm; 134db1c8f53SCornelia Huck uint16_t ctrl0; 135db1c8f53SCornelia Huck uint8_t lpm; 136db1c8f53SCornelia Huck uint8_t ctrl1; 137db1c8f53SCornelia Huck uint32_t cpa; 138db1c8f53SCornelia Huck } QEMU_PACKED ORB; 139db1c8f53SCornelia Huck 140db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_KEY 0xf000 141db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_SPND 0x0800 142db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_STR 0x0400 143db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_MOD 0x0200 144db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_SYNC 0x0100 145db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_FMT 0x0080 146db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_PFCH 0x0040 147db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_ISIC 0x0020 148db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_ALCC 0x0010 149db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_SSIC 0x0008 150db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_C64 0x0002 151db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_I2K 0x0001 152db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_INVALID 0x0004 153db1c8f53SCornelia Huck 154db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_ILS 0x80 155db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_MIDAW 0x40 156db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_ORBX 0x01 157db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_INVALID 0x3e 158db1c8f53SCornelia Huck 159a327c921SCornelia Huck /* channel command word (type 0) */ 160a327c921SCornelia Huck typedef struct CCW0 { 161a327c921SCornelia Huck uint8_t cmd_code; 162a327c921SCornelia Huck uint8_t cda0; 163a327c921SCornelia Huck uint16_t cda1; 164a327c921SCornelia Huck uint8_t flags; 165a327c921SCornelia Huck uint8_t reserved; 166a327c921SCornelia Huck uint16_t count; 167a327c921SCornelia Huck } QEMU_PACKED CCW0; 168a327c921SCornelia Huck 169db1c8f53SCornelia Huck /* channel command word (type 1) */ 170db1c8f53SCornelia Huck typedef struct CCW1 { 171db1c8f53SCornelia Huck uint8_t cmd_code; 172db1c8f53SCornelia Huck uint8_t flags; 173db1c8f53SCornelia Huck uint16_t count; 174db1c8f53SCornelia Huck uint32_t cda; 175db1c8f53SCornelia Huck } QEMU_PACKED CCW1; 176db1c8f53SCornelia Huck 177db1c8f53SCornelia Huck #define CCW_FLAG_DC 0x80 178db1c8f53SCornelia Huck #define CCW_FLAG_CC 0x40 179db1c8f53SCornelia Huck #define CCW_FLAG_SLI 0x20 180db1c8f53SCornelia Huck #define CCW_FLAG_SKIP 0x10 181db1c8f53SCornelia Huck #define CCW_FLAG_PCI 0x08 182db1c8f53SCornelia Huck #define CCW_FLAG_IDA 0x04 183db1c8f53SCornelia Huck #define CCW_FLAG_SUSPEND 0x02 184db1c8f53SCornelia Huck 185db1c8f53SCornelia Huck #define CCW_CMD_NOOP 0x03 186db1c8f53SCornelia Huck #define CCW_CMD_BASIC_SENSE 0x04 187db1c8f53SCornelia Huck #define CCW_CMD_TIC 0x08 188db1c8f53SCornelia Huck #define CCW_CMD_SENSE_ID 0xe4 189db1c8f53SCornelia Huck 190db1c8f53SCornelia Huck typedef struct CRW { 191db1c8f53SCornelia Huck uint16_t flags; 192db1c8f53SCornelia Huck uint16_t rsid; 193db1c8f53SCornelia Huck } QEMU_PACKED CRW; 194db1c8f53SCornelia Huck 195db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_S 0x4000 196db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_R 0x2000 197db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_C 0x1000 198db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_RSC 0x0f00 199db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_A 0x0080 200db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_ERC 0x003f 201db1c8f53SCornelia Huck 202db1c8f53SCornelia Huck #define CRW_ERC_INIT 0x02 203db1c8f53SCornelia Huck #define CRW_ERC_IPI 0x04 204db1c8f53SCornelia Huck 205db1c8f53SCornelia Huck #define CRW_RSC_SUBCH 0x3 206db1c8f53SCornelia Huck #define CRW_RSC_CHP 0x4 207db1c8f53SCornelia Huck 20850c8d9bfSCornelia Huck /* I/O interruption code */ 20950c8d9bfSCornelia Huck typedef struct IOIntCode { 21050c8d9bfSCornelia Huck uint32_t subsys_id; 21150c8d9bfSCornelia Huck uint32_t intparm; 21250c8d9bfSCornelia Huck uint32_t interrupt_id; 21350c8d9bfSCornelia Huck } QEMU_PACKED IOIntCode; 21450c8d9bfSCornelia Huck 215db1c8f53SCornelia Huck /* schid disintegration */ 216db1c8f53SCornelia Huck #define IOINST_SCHID_ONE(_schid) ((_schid & 0x00010000) >> 16) 217db1c8f53SCornelia Huck #define IOINST_SCHID_M(_schid) ((_schid & 0x00080000) >> 19) 218db1c8f53SCornelia Huck #define IOINST_SCHID_CSSID(_schid) ((_schid & 0xff000000) >> 24) 219db1c8f53SCornelia Huck #define IOINST_SCHID_SSID(_schid) ((_schid & 0x00060000) >> 17) 220db1c8f53SCornelia Huck #define IOINST_SCHID_NR(_schid) (_schid & 0x0000ffff) 221db1c8f53SCornelia Huck 22291b0a8f3SCornelia Huck #define IO_INT_WORD_ISC(_int_word) ((_int_word & 0x38000000) >> 24) 22391b0a8f3SCornelia Huck #define ISC_TO_ISC_BITS(_isc) ((0x80 >> _isc) << 24) 22491b0a8f3SCornelia Huck 2257e749462SCornelia Huck #define IO_INT_WORD_AI 0x80000000 2267e749462SCornelia Huck 227db1c8f53SCornelia Huck int ioinst_disassemble_sch_ident(uint32_t value, int *m, int *cssid, int *ssid, 228db1c8f53SCornelia Huck int *schid); 2295d9bf1c0SThomas Huth void ioinst_handle_xsch(S390CPU *cpu, uint64_t reg1); 2305d9bf1c0SThomas Huth void ioinst_handle_csch(S390CPU *cpu, uint64_t reg1); 2315d9bf1c0SThomas Huth void ioinst_handle_hsch(S390CPU *cpu, uint64_t reg1); 2325d9bf1c0SThomas Huth void ioinst_handle_msch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); 2335d9bf1c0SThomas Huth void ioinst_handle_ssch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); 2345d9bf1c0SThomas Huth void ioinst_handle_stcrw(S390CPU *cpu, uint32_t ipb); 2355d9bf1c0SThomas Huth void ioinst_handle_stsch(S390CPU *cpu, uint64_t reg1, uint32_t ipb); 2367b18aad5SCornelia Huck int ioinst_handle_tsch(CPUS390XState *env, uint64_t reg1, uint32_t ipb); 2375d9bf1c0SThomas Huth void ioinst_handle_chsc(S390CPU *cpu, uint32_t ipb); 2387b18aad5SCornelia Huck int ioinst_handle_tpi(CPUS390XState *env, uint32_t ipb); 2395d9bf1c0SThomas Huth void ioinst_handle_schm(S390CPU *cpu, uint64_t reg1, uint64_t reg2, 2407b18aad5SCornelia Huck uint32_t ipb); 2415d9bf1c0SThomas Huth void ioinst_handle_rsch(S390CPU *cpu, uint64_t reg1); 2425d9bf1c0SThomas Huth void ioinst_handle_rchp(S390CPU *cpu, uint64_t reg1); 2435d9bf1c0SThomas Huth void ioinst_handle_sal(S390CPU *cpu, uint64_t reg1); 2447b18aad5SCornelia Huck 245db1c8f53SCornelia Huck #endif 246