1db1c8f53SCornelia Huck /* 2db1c8f53SCornelia Huck * S/390 channel I/O instructions 3db1c8f53SCornelia Huck * 4db1c8f53SCornelia Huck * Copyright 2012 IBM Corp. 5db1c8f53SCornelia Huck * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com> 6db1c8f53SCornelia Huck * 7db1c8f53SCornelia Huck * This work is licensed under the terms of the GNU GPL, version 2 or (at 8db1c8f53SCornelia Huck * your option) any later version. See the COPYING file in the top-level 9db1c8f53SCornelia Huck * directory. 10db1c8f53SCornelia Huck */ 11db1c8f53SCornelia Huck 12*121d0712SMarkus Armbruster #ifndef S390X_IOINST_H 13*121d0712SMarkus Armbruster #define S390X_IOINST_H 14bd3f16acSPaolo Bonzini 15db1c8f53SCornelia Huck /* 16db1c8f53SCornelia Huck * Channel I/O related definitions, as defined in the Principles 17db1c8f53SCornelia Huck * Of Operation (and taken from the Linux implementation). 18db1c8f53SCornelia Huck */ 19db1c8f53SCornelia Huck 20db1c8f53SCornelia Huck /* subchannel status word (command mode only) */ 21db1c8f53SCornelia Huck typedef struct SCSW { 22db1c8f53SCornelia Huck uint16_t flags; 23db1c8f53SCornelia Huck uint16_t ctrl; 24db1c8f53SCornelia Huck uint32_t cpa; 25db1c8f53SCornelia Huck uint8_t dstat; 26db1c8f53SCornelia Huck uint8_t cstat; 27db1c8f53SCornelia Huck uint16_t count; 28db1c8f53SCornelia Huck } QEMU_PACKED SCSW; 29db1c8f53SCornelia Huck 30db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_KEY 0xf000 31db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_SCTL 0x0800 32db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ESWF 0x0400 33db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_CC 0x0300 34db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_FMT 0x0080 35db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_PFCH 0x0040 36db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ISIC 0x0020 37db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ALCC 0x0010 38db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_SSI 0x0008 39db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ZCC 0x0004 40db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ECTL 0x0002 41db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_PNO 0x0001 42db1c8f53SCornelia Huck 43db1c8f53SCornelia Huck #define SCSW_CTRL_MASK_FCTL 0x7000 44db1c8f53SCornelia Huck #define SCSW_CTRL_MASK_ACTL 0x0fe0 45db1c8f53SCornelia Huck #define SCSW_CTRL_MASK_STCTL 0x001f 46db1c8f53SCornelia Huck 47db1c8f53SCornelia Huck #define SCSW_FCTL_CLEAR_FUNC 0x1000 48db1c8f53SCornelia Huck #define SCSW_FCTL_HALT_FUNC 0x2000 49db1c8f53SCornelia Huck #define SCSW_FCTL_START_FUNC 0x4000 50db1c8f53SCornelia Huck 51db1c8f53SCornelia Huck #define SCSW_ACTL_SUSP 0x0020 52db1c8f53SCornelia Huck #define SCSW_ACTL_DEVICE_ACTIVE 0x0040 53db1c8f53SCornelia Huck #define SCSW_ACTL_SUBCH_ACTIVE 0x0080 54db1c8f53SCornelia Huck #define SCSW_ACTL_CLEAR_PEND 0x0100 55db1c8f53SCornelia Huck #define SCSW_ACTL_HALT_PEND 0x0200 56db1c8f53SCornelia Huck #define SCSW_ACTL_START_PEND 0x0400 57db1c8f53SCornelia Huck #define SCSW_ACTL_RESUME_PEND 0x0800 58db1c8f53SCornelia Huck 59db1c8f53SCornelia Huck #define SCSW_STCTL_STATUS_PEND 0x0001 60db1c8f53SCornelia Huck #define SCSW_STCTL_SECONDARY 0x0002 61db1c8f53SCornelia Huck #define SCSW_STCTL_PRIMARY 0x0004 62db1c8f53SCornelia Huck #define SCSW_STCTL_INTERMEDIATE 0x0008 63db1c8f53SCornelia Huck #define SCSW_STCTL_ALERT 0x0010 64db1c8f53SCornelia Huck 65db1c8f53SCornelia Huck #define SCSW_DSTAT_ATTENTION 0x80 66db1c8f53SCornelia Huck #define SCSW_DSTAT_STAT_MOD 0x40 67db1c8f53SCornelia Huck #define SCSW_DSTAT_CU_END 0x20 68db1c8f53SCornelia Huck #define SCSW_DSTAT_BUSY 0x10 69db1c8f53SCornelia Huck #define SCSW_DSTAT_CHANNEL_END 0x08 70db1c8f53SCornelia Huck #define SCSW_DSTAT_DEVICE_END 0x04 71db1c8f53SCornelia Huck #define SCSW_DSTAT_UNIT_CHECK 0x02 72db1c8f53SCornelia Huck #define SCSW_DSTAT_UNIT_EXCEP 0x01 73db1c8f53SCornelia Huck 74db1c8f53SCornelia Huck #define SCSW_CSTAT_PCI 0x80 75db1c8f53SCornelia Huck #define SCSW_CSTAT_INCORR_LEN 0x40 76db1c8f53SCornelia Huck #define SCSW_CSTAT_PROG_CHECK 0x20 77db1c8f53SCornelia Huck #define SCSW_CSTAT_PROT_CHECK 0x10 78db1c8f53SCornelia Huck #define SCSW_CSTAT_DATA_CHECK 0x08 79db1c8f53SCornelia Huck #define SCSW_CSTAT_CHN_CTRL_CHK 0x04 80db1c8f53SCornelia Huck #define SCSW_CSTAT_INTF_CTRL_CHK 0x02 81db1c8f53SCornelia Huck #define SCSW_CSTAT_CHAIN_CHECK 0x01 82db1c8f53SCornelia Huck 83db1c8f53SCornelia Huck /* path management control word */ 84db1c8f53SCornelia Huck typedef struct PMCW { 85db1c8f53SCornelia Huck uint32_t intparm; 86db1c8f53SCornelia Huck uint16_t flags; 87db1c8f53SCornelia Huck uint16_t devno; 88db1c8f53SCornelia Huck uint8_t lpm; 89db1c8f53SCornelia Huck uint8_t pnom; 90db1c8f53SCornelia Huck uint8_t lpum; 91db1c8f53SCornelia Huck uint8_t pim; 92db1c8f53SCornelia Huck uint16_t mbi; 93db1c8f53SCornelia Huck uint8_t pom; 94db1c8f53SCornelia Huck uint8_t pam; 95db1c8f53SCornelia Huck uint8_t chpid[8]; 96db1c8f53SCornelia Huck uint32_t chars; 97db1c8f53SCornelia Huck } QEMU_PACKED PMCW; 98db1c8f53SCornelia Huck 99db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_QF 0x8000 100db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_W 0x4000 101db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_ISC 0x3800 102db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_ENA 0x0080 103db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_LM 0x0060 104db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_MME 0x0018 105db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_MP 0x0004 106db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_TF 0x0002 107db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_DNV 0x0001 108db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_INVALID 0x0700 109db1c8f53SCornelia Huck 110db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_ST 0x00e00000 111db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_MBFC 0x00000004 112db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_XMWME 0x00000002 113db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_CSENSE 0x00000001 114db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_INVALID 0xff1ffff8 115db1c8f53SCornelia Huck 116db1c8f53SCornelia Huck /* subchannel information block */ 117db1c8f53SCornelia Huck typedef struct SCHIB { 118db1c8f53SCornelia Huck PMCW pmcw; 119db1c8f53SCornelia Huck SCSW scsw; 120db1c8f53SCornelia Huck uint64_t mba; 121db1c8f53SCornelia Huck uint8_t mda[4]; 122db1c8f53SCornelia Huck } QEMU_PACKED SCHIB; 123db1c8f53SCornelia Huck 124db1c8f53SCornelia Huck /* interruption response block */ 125db1c8f53SCornelia Huck typedef struct IRB { 126db1c8f53SCornelia Huck SCSW scsw; 127db1c8f53SCornelia Huck uint32_t esw[5]; 128db1c8f53SCornelia Huck uint32_t ecw[8]; 129db1c8f53SCornelia Huck uint32_t emw[8]; 130db1c8f53SCornelia Huck } QEMU_PACKED IRB; 131db1c8f53SCornelia Huck 132db1c8f53SCornelia Huck /* operation request block */ 133db1c8f53SCornelia Huck typedef struct ORB { 134db1c8f53SCornelia Huck uint32_t intparm; 135db1c8f53SCornelia Huck uint16_t ctrl0; 136db1c8f53SCornelia Huck uint8_t lpm; 137db1c8f53SCornelia Huck uint8_t ctrl1; 138db1c8f53SCornelia Huck uint32_t cpa; 139db1c8f53SCornelia Huck } QEMU_PACKED ORB; 140db1c8f53SCornelia Huck 141db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_KEY 0xf000 142db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_SPND 0x0800 143db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_STR 0x0400 144db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_MOD 0x0200 145db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_SYNC 0x0100 146db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_FMT 0x0080 147db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_PFCH 0x0040 148db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_ISIC 0x0020 149db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_ALCC 0x0010 150db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_SSIC 0x0008 151db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_C64 0x0002 152db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_I2K 0x0001 153db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_INVALID 0x0004 154db1c8f53SCornelia Huck 155db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_ILS 0x80 156db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_MIDAW 0x40 157db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_ORBX 0x01 158db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_INVALID 0x3e 159db1c8f53SCornelia Huck 160a327c921SCornelia Huck /* channel command word (type 0) */ 161a327c921SCornelia Huck typedef struct CCW0 { 162a327c921SCornelia Huck uint8_t cmd_code; 163a327c921SCornelia Huck uint8_t cda0; 164a327c921SCornelia Huck uint16_t cda1; 165a327c921SCornelia Huck uint8_t flags; 166a327c921SCornelia Huck uint8_t reserved; 167a327c921SCornelia Huck uint16_t count; 168a327c921SCornelia Huck } QEMU_PACKED CCW0; 169a327c921SCornelia Huck 170db1c8f53SCornelia Huck /* channel command word (type 1) */ 171db1c8f53SCornelia Huck typedef struct CCW1 { 172db1c8f53SCornelia Huck uint8_t cmd_code; 173db1c8f53SCornelia Huck uint8_t flags; 174db1c8f53SCornelia Huck uint16_t count; 175db1c8f53SCornelia Huck uint32_t cda; 176db1c8f53SCornelia Huck } QEMU_PACKED CCW1; 177db1c8f53SCornelia Huck 178db1c8f53SCornelia Huck #define CCW_FLAG_DC 0x80 179db1c8f53SCornelia Huck #define CCW_FLAG_CC 0x40 180db1c8f53SCornelia Huck #define CCW_FLAG_SLI 0x20 181db1c8f53SCornelia Huck #define CCW_FLAG_SKIP 0x10 182db1c8f53SCornelia Huck #define CCW_FLAG_PCI 0x08 183db1c8f53SCornelia Huck #define CCW_FLAG_IDA 0x04 184db1c8f53SCornelia Huck #define CCW_FLAG_SUSPEND 0x02 185db1c8f53SCornelia Huck 186db1c8f53SCornelia Huck #define CCW_CMD_NOOP 0x03 187db1c8f53SCornelia Huck #define CCW_CMD_BASIC_SENSE 0x04 188db1c8f53SCornelia Huck #define CCW_CMD_TIC 0x08 189db1c8f53SCornelia Huck #define CCW_CMD_SENSE_ID 0xe4 190db1c8f53SCornelia Huck 191db1c8f53SCornelia Huck typedef struct CRW { 192db1c8f53SCornelia Huck uint16_t flags; 193db1c8f53SCornelia Huck uint16_t rsid; 194db1c8f53SCornelia Huck } QEMU_PACKED CRW; 195db1c8f53SCornelia Huck 196db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_S 0x4000 197db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_R 0x2000 198db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_C 0x1000 199db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_RSC 0x0f00 200db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_A 0x0080 201db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_ERC 0x003f 202db1c8f53SCornelia Huck 203db1c8f53SCornelia Huck #define CRW_ERC_INIT 0x02 204db1c8f53SCornelia Huck #define CRW_ERC_IPI 0x04 205db1c8f53SCornelia Huck 206db1c8f53SCornelia Huck #define CRW_RSC_SUBCH 0x3 207db1c8f53SCornelia Huck #define CRW_RSC_CHP 0x4 2088cba80c3SFrank Blaschka #define CRW_RSC_CSS 0xb 209db1c8f53SCornelia Huck 21050c8d9bfSCornelia Huck /* I/O interruption code */ 21150c8d9bfSCornelia Huck typedef struct IOIntCode { 21250c8d9bfSCornelia Huck uint32_t subsys_id; 21350c8d9bfSCornelia Huck uint32_t intparm; 21450c8d9bfSCornelia Huck uint32_t interrupt_id; 21550c8d9bfSCornelia Huck } QEMU_PACKED IOIntCode; 21650c8d9bfSCornelia Huck 217db1c8f53SCornelia Huck /* schid disintegration */ 218db1c8f53SCornelia Huck #define IOINST_SCHID_ONE(_schid) ((_schid & 0x00010000) >> 16) 219db1c8f53SCornelia Huck #define IOINST_SCHID_M(_schid) ((_schid & 0x00080000) >> 19) 220db1c8f53SCornelia Huck #define IOINST_SCHID_CSSID(_schid) ((_schid & 0xff000000) >> 24) 221db1c8f53SCornelia Huck #define IOINST_SCHID_SSID(_schid) ((_schid & 0x00060000) >> 17) 222db1c8f53SCornelia Huck #define IOINST_SCHID_NR(_schid) (_schid & 0x0000ffff) 223db1c8f53SCornelia Huck 224ae52e585SAurelien Jarno #define IO_INT_WORD_ISC(_int_word) ((_int_word & 0x38000000) >> 27) 22591b0a8f3SCornelia Huck #define ISC_TO_ISC_BITS(_isc) ((0x80 >> _isc) << 24) 22691b0a8f3SCornelia Huck 2277e749462SCornelia Huck #define IO_INT_WORD_AI 0x80000000 2287e749462SCornelia Huck 229db1c8f53SCornelia Huck int ioinst_disassemble_sch_ident(uint32_t value, int *m, int *cssid, int *ssid, 230db1c8f53SCornelia Huck int *schid); 2317b18aad5SCornelia Huck 232db1c8f53SCornelia Huck #endif 233