1db1c8f53SCornelia Huck /* 2db1c8f53SCornelia Huck * S/390 channel I/O instructions 3db1c8f53SCornelia Huck * 4db1c8f53SCornelia Huck * Copyright 2012 IBM Corp. 5db1c8f53SCornelia Huck * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com> 6db1c8f53SCornelia Huck * 7db1c8f53SCornelia Huck * This work is licensed under the terms of the GNU GPL, version 2 or (at 8db1c8f53SCornelia Huck * your option) any later version. See the COPYING file in the top-level 9db1c8f53SCornelia Huck * directory. 10db1c8f53SCornelia Huck */ 11db1c8f53SCornelia Huck 12121d0712SMarkus Armbruster #ifndef S390X_IOINST_H 13121d0712SMarkus Armbruster #define S390X_IOINST_H 14bd3f16acSPaolo Bonzini 15db1c8f53SCornelia Huck /* 16db1c8f53SCornelia Huck * Channel I/O related definitions, as defined in the Principles 17db1c8f53SCornelia Huck * Of Operation (and taken from the Linux implementation). 18db1c8f53SCornelia Huck */ 19db1c8f53SCornelia Huck 20db1c8f53SCornelia Huck /* subchannel status word (command mode only) */ 21db1c8f53SCornelia Huck typedef struct SCSW { 22db1c8f53SCornelia Huck uint16_t flags; 23db1c8f53SCornelia Huck uint16_t ctrl; 24db1c8f53SCornelia Huck uint32_t cpa; 25db1c8f53SCornelia Huck uint8_t dstat; 26db1c8f53SCornelia Huck uint8_t cstat; 27db1c8f53SCornelia Huck uint16_t count; 28cb89b349SThomas Huth } SCSW; 29cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(SCSW) != 12, "size of SCSW is wrong"); 30db1c8f53SCornelia Huck 31db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_KEY 0xf000 32db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_SCTL 0x0800 33db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ESWF 0x0400 34db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_CC 0x0300 35db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_FMT 0x0080 36db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_PFCH 0x0040 37db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ISIC 0x0020 38db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ALCC 0x0010 39db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_SSI 0x0008 40db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ZCC 0x0004 41db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_ECTL 0x0002 42db1c8f53SCornelia Huck #define SCSW_FLAGS_MASK_PNO 0x0001 43db1c8f53SCornelia Huck 44db1c8f53SCornelia Huck #define SCSW_CTRL_MASK_FCTL 0x7000 45db1c8f53SCornelia Huck #define SCSW_CTRL_MASK_ACTL 0x0fe0 46db1c8f53SCornelia Huck #define SCSW_CTRL_MASK_STCTL 0x001f 47db1c8f53SCornelia Huck 48db1c8f53SCornelia Huck #define SCSW_FCTL_CLEAR_FUNC 0x1000 49db1c8f53SCornelia Huck #define SCSW_FCTL_HALT_FUNC 0x2000 50db1c8f53SCornelia Huck #define SCSW_FCTL_START_FUNC 0x4000 51db1c8f53SCornelia Huck 52db1c8f53SCornelia Huck #define SCSW_ACTL_SUSP 0x0020 53db1c8f53SCornelia Huck #define SCSW_ACTL_DEVICE_ACTIVE 0x0040 54db1c8f53SCornelia Huck #define SCSW_ACTL_SUBCH_ACTIVE 0x0080 55db1c8f53SCornelia Huck #define SCSW_ACTL_CLEAR_PEND 0x0100 56db1c8f53SCornelia Huck #define SCSW_ACTL_HALT_PEND 0x0200 57db1c8f53SCornelia Huck #define SCSW_ACTL_START_PEND 0x0400 58db1c8f53SCornelia Huck #define SCSW_ACTL_RESUME_PEND 0x0800 59db1c8f53SCornelia Huck 60db1c8f53SCornelia Huck #define SCSW_STCTL_STATUS_PEND 0x0001 61db1c8f53SCornelia Huck #define SCSW_STCTL_SECONDARY 0x0002 62db1c8f53SCornelia Huck #define SCSW_STCTL_PRIMARY 0x0004 63db1c8f53SCornelia Huck #define SCSW_STCTL_INTERMEDIATE 0x0008 64db1c8f53SCornelia Huck #define SCSW_STCTL_ALERT 0x0010 65db1c8f53SCornelia Huck 66db1c8f53SCornelia Huck #define SCSW_DSTAT_ATTENTION 0x80 67db1c8f53SCornelia Huck #define SCSW_DSTAT_STAT_MOD 0x40 68db1c8f53SCornelia Huck #define SCSW_DSTAT_CU_END 0x20 69db1c8f53SCornelia Huck #define SCSW_DSTAT_BUSY 0x10 70db1c8f53SCornelia Huck #define SCSW_DSTAT_CHANNEL_END 0x08 71db1c8f53SCornelia Huck #define SCSW_DSTAT_DEVICE_END 0x04 72db1c8f53SCornelia Huck #define SCSW_DSTAT_UNIT_CHECK 0x02 73db1c8f53SCornelia Huck #define SCSW_DSTAT_UNIT_EXCEP 0x01 74db1c8f53SCornelia Huck 75db1c8f53SCornelia Huck #define SCSW_CSTAT_PCI 0x80 76db1c8f53SCornelia Huck #define SCSW_CSTAT_INCORR_LEN 0x40 77db1c8f53SCornelia Huck #define SCSW_CSTAT_PROG_CHECK 0x20 78db1c8f53SCornelia Huck #define SCSW_CSTAT_PROT_CHECK 0x10 79db1c8f53SCornelia Huck #define SCSW_CSTAT_DATA_CHECK 0x08 80db1c8f53SCornelia Huck #define SCSW_CSTAT_CHN_CTRL_CHK 0x04 81db1c8f53SCornelia Huck #define SCSW_CSTAT_INTF_CTRL_CHK 0x02 82db1c8f53SCornelia Huck #define SCSW_CSTAT_CHAIN_CHECK 0x01 83db1c8f53SCornelia Huck 84db1c8f53SCornelia Huck /* path management control word */ 85db1c8f53SCornelia Huck typedef struct PMCW { 86db1c8f53SCornelia Huck uint32_t intparm; 87db1c8f53SCornelia Huck uint16_t flags; 88db1c8f53SCornelia Huck uint16_t devno; 89db1c8f53SCornelia Huck uint8_t lpm; 90db1c8f53SCornelia Huck uint8_t pnom; 91db1c8f53SCornelia Huck uint8_t lpum; 92db1c8f53SCornelia Huck uint8_t pim; 93db1c8f53SCornelia Huck uint16_t mbi; 94db1c8f53SCornelia Huck uint8_t pom; 95db1c8f53SCornelia Huck uint8_t pam; 96db1c8f53SCornelia Huck uint8_t chpid[8]; 97db1c8f53SCornelia Huck uint32_t chars; 98cb89b349SThomas Huth } PMCW; 99cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(PMCW) != 28, "size of PMCW is wrong"); 100db1c8f53SCornelia Huck 101db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_QF 0x8000 102db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_W 0x4000 103db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_ISC 0x3800 104db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_ENA 0x0080 105db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_LM 0x0060 106db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_MME 0x0018 107db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_MP 0x0004 108db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_TF 0x0002 109db1c8f53SCornelia Huck #define PMCW_FLAGS_MASK_DNV 0x0001 110*2df59b73SNico Boehr #define PMCW_FLAGS_MASK_INVALID 0xc300 111db1c8f53SCornelia Huck 112db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_ST 0x00e00000 113db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_MBFC 0x00000004 114db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_XMWME 0x00000002 115db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_CSENSE 0x00000001 116db1c8f53SCornelia Huck #define PMCW_CHARS_MASK_INVALID 0xff1ffff8 117db1c8f53SCornelia Huck 118db1c8f53SCornelia Huck /* subchannel information block */ 119db1c8f53SCornelia Huck typedef struct SCHIB { 120db1c8f53SCornelia Huck PMCW pmcw; 121db1c8f53SCornelia Huck SCSW scsw; 122db1c8f53SCornelia Huck uint64_t mba; 123db1c8f53SCornelia Huck uint8_t mda[4]; 124db1c8f53SCornelia Huck } QEMU_PACKED SCHIB; 125db1c8f53SCornelia Huck 1263fdc622aSEric Farman /* format-0 extended-status word */ 1273fdc622aSEric Farman typedef struct ESW { 1283fdc622aSEric Farman uint32_t word0; /* subchannel logout for format 0 */ 1293fdc622aSEric Farman uint32_t erw; 1303fdc622aSEric Farman uint64_t word2; /* failing-storage address for format 0 */ 1313fdc622aSEric Farman uint32_t word4; /* secondary-CCW address for format 0 */ 1323fdc622aSEric Farman } QEMU_PACKED ESW; 1333fdc622aSEric Farman 1343fdc622aSEric Farman #define ESW_ERW_SENSE 0x01000000 1353fdc622aSEric Farman 136db1c8f53SCornelia Huck /* interruption response block */ 137db1c8f53SCornelia Huck typedef struct IRB { 138db1c8f53SCornelia Huck SCSW scsw; 1393fdc622aSEric Farman ESW esw; 140db1c8f53SCornelia Huck uint32_t ecw[8]; 141db1c8f53SCornelia Huck uint32_t emw[8]; 142cb89b349SThomas Huth } IRB; 143cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(IRB) != 96, "size of IRB is wrong"); 144db1c8f53SCornelia Huck 145db1c8f53SCornelia Huck /* operation request block */ 146db1c8f53SCornelia Huck typedef struct ORB { 147db1c8f53SCornelia Huck uint32_t intparm; 148db1c8f53SCornelia Huck uint16_t ctrl0; 149db1c8f53SCornelia Huck uint8_t lpm; 150db1c8f53SCornelia Huck uint8_t ctrl1; 151db1c8f53SCornelia Huck uint32_t cpa; 152cb89b349SThomas Huth } ORB; 153cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(ORB) != 12, "size of ORB is wrong"); 154db1c8f53SCornelia Huck 155db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_KEY 0xf000 156db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_SPND 0x0800 157db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_STR 0x0400 158db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_MOD 0x0200 159db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_SYNC 0x0100 160db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_FMT 0x0080 161db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_PFCH 0x0040 162db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_ISIC 0x0020 163db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_ALCC 0x0010 164db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_SSIC 0x0008 165db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_C64 0x0002 166db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_I2K 0x0001 167db1c8f53SCornelia Huck #define ORB_CTRL0_MASK_INVALID 0x0004 168db1c8f53SCornelia Huck 169db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_ILS 0x80 170db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_MIDAW 0x40 171db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_ORBX 0x01 172db1c8f53SCornelia Huck #define ORB_CTRL1_MASK_INVALID 0x3e 173db1c8f53SCornelia Huck 174a327c921SCornelia Huck /* channel command word (type 0) */ 175a327c921SCornelia Huck typedef struct CCW0 { 176a327c921SCornelia Huck uint8_t cmd_code; 177a327c921SCornelia Huck uint8_t cda0; 178a327c921SCornelia Huck uint16_t cda1; 179a327c921SCornelia Huck uint8_t flags; 180a327c921SCornelia Huck uint8_t reserved; 181a327c921SCornelia Huck uint16_t count; 182cb89b349SThomas Huth } CCW0; 183cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(CCW0) != 8, "size of CCW0 is wrong"); 184a327c921SCornelia Huck 185db1c8f53SCornelia Huck /* channel command word (type 1) */ 186db1c8f53SCornelia Huck typedef struct CCW1 { 187db1c8f53SCornelia Huck uint8_t cmd_code; 188db1c8f53SCornelia Huck uint8_t flags; 189db1c8f53SCornelia Huck uint16_t count; 190db1c8f53SCornelia Huck uint32_t cda; 191cb89b349SThomas Huth } CCW1; 192cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(CCW1) != 8, "size of CCW1 is wrong"); 193db1c8f53SCornelia Huck 194db1c8f53SCornelia Huck #define CCW_FLAG_DC 0x80 195db1c8f53SCornelia Huck #define CCW_FLAG_CC 0x40 196db1c8f53SCornelia Huck #define CCW_FLAG_SLI 0x20 197db1c8f53SCornelia Huck #define CCW_FLAG_SKIP 0x10 198db1c8f53SCornelia Huck #define CCW_FLAG_PCI 0x08 199db1c8f53SCornelia Huck #define CCW_FLAG_IDA 0x04 200db1c8f53SCornelia Huck #define CCW_FLAG_SUSPEND 0x02 2014e19b57bSCornelia Huck #define CCW_FLAG_MIDA 0x01 202db1c8f53SCornelia Huck 203db1c8f53SCornelia Huck #define CCW_CMD_NOOP 0x03 204db1c8f53SCornelia Huck #define CCW_CMD_BASIC_SENSE 0x04 205db1c8f53SCornelia Huck #define CCW_CMD_TIC 0x08 206db1c8f53SCornelia Huck #define CCW_CMD_SENSE_ID 0xe4 207db1c8f53SCornelia Huck 208db1c8f53SCornelia Huck typedef struct CRW { 209db1c8f53SCornelia Huck uint16_t flags; 210db1c8f53SCornelia Huck uint16_t rsid; 211cb89b349SThomas Huth } CRW; 212cb89b349SThomas Huth QEMU_BUILD_BUG_MSG(sizeof(CRW) != 4, "size of CRW is wrong"); 213db1c8f53SCornelia Huck 214db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_S 0x4000 215db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_R 0x2000 216db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_C 0x1000 217db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_RSC 0x0f00 218db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_A 0x0080 219db1c8f53SCornelia Huck #define CRW_FLAGS_MASK_ERC 0x003f 220db1c8f53SCornelia Huck 221808e668bSDong Jia Shi #define CRW_ERC_EVENT 0x00 /* event information pending */ 222808e668bSDong Jia Shi #define CRW_ERC_AVAIL 0x01 /* available */ 223808e668bSDong Jia Shi #define CRW_ERC_INIT 0x02 /* initialized */ 224808e668bSDong Jia Shi #define CRW_ERC_TERROR 0x03 /* temporary error */ 225808e668bSDong Jia Shi #define CRW_ERC_IPI 0x04 /* installed parm initialized */ 226808e668bSDong Jia Shi #define CRW_ERC_TERM 0x05 /* terminal */ 227808e668bSDong Jia Shi #define CRW_ERC_PERRN 0x06 /* perm. error, facility not init */ 228808e668bSDong Jia Shi #define CRW_ERC_PERRI 0x07 /* perm. error, facility init */ 229808e668bSDong Jia Shi #define CRW_ERC_PMOD 0x08 /* installed parameters modified */ 230808e668bSDong Jia Shi #define CRW_ERC_IPR 0x0A /* installed parameters restored */ 231db1c8f53SCornelia Huck 232db1c8f53SCornelia Huck #define CRW_RSC_SUBCH 0x3 233db1c8f53SCornelia Huck #define CRW_RSC_CHP 0x4 2348cba80c3SFrank Blaschka #define CRW_RSC_CSS 0xb 235db1c8f53SCornelia Huck 23650c8d9bfSCornelia Huck /* I/O interruption code */ 23750c8d9bfSCornelia Huck typedef struct IOIntCode { 23850c8d9bfSCornelia Huck uint32_t subsys_id; 23950c8d9bfSCornelia Huck uint32_t intparm; 24050c8d9bfSCornelia Huck uint32_t interrupt_id; 24150c8d9bfSCornelia Huck } QEMU_PACKED IOIntCode; 24250c8d9bfSCornelia Huck 243db1c8f53SCornelia Huck /* schid disintegration */ 244db1c8f53SCornelia Huck #define IOINST_SCHID_ONE(_schid) ((_schid & 0x00010000) >> 16) 245db1c8f53SCornelia Huck #define IOINST_SCHID_M(_schid) ((_schid & 0x00080000) >> 19) 246db1c8f53SCornelia Huck #define IOINST_SCHID_CSSID(_schid) ((_schid & 0xff000000) >> 24) 247db1c8f53SCornelia Huck #define IOINST_SCHID_SSID(_schid) ((_schid & 0x00060000) >> 17) 248db1c8f53SCornelia Huck #define IOINST_SCHID_NR(_schid) (_schid & 0x0000ffff) 249db1c8f53SCornelia Huck 250ae52e585SAurelien Jarno #define IO_INT_WORD_ISC(_int_word) ((_int_word & 0x38000000) >> 27) 25191b0a8f3SCornelia Huck #define ISC_TO_ISC_BITS(_isc) ((0x80 >> _isc) << 24) 25291b0a8f3SCornelia Huck 2537e749462SCornelia Huck #define IO_INT_WORD_AI 0x80000000 2547e749462SCornelia Huck 255db1c8f53SCornelia Huck int ioinst_disassemble_sch_ident(uint32_t value, int *m, int *cssid, int *ssid, 256db1c8f53SCornelia Huck int *schid); 2577b18aad5SCornelia Huck 258db1c8f53SCornelia Huck #endif 259