1df1fe5bbSCornelia Huck /* 2df1fe5bbSCornelia Huck * Channel subsystem structures and definitions. 3df1fe5bbSCornelia Huck * 4df1fe5bbSCornelia Huck * Copyright 2012 IBM Corp. 5df1fe5bbSCornelia Huck * Author(s): Cornelia Huck <cornelia.huck@de.ibm.com> 6df1fe5bbSCornelia Huck * 7df1fe5bbSCornelia Huck * This work is licensed under the terms of the GNU GPL, version 2 or (at 8df1fe5bbSCornelia Huck * your option) any later version. See the COPYING file in the top-level 9df1fe5bbSCornelia Huck * directory. 10df1fe5bbSCornelia Huck */ 11df1fe5bbSCornelia Huck 12df1fe5bbSCornelia Huck #ifndef CSS_H 13df1fe5bbSCornelia Huck #define CSS_H 14df1fe5bbSCornelia Huck 15a28d8391SYi Min Zhao #include "hw/s390x/adapter.h" 16a28d8391SYi Min Zhao #include "hw/s390x/s390_flic.h" 17bd3f16acSPaolo Bonzini #include "hw/s390x/ioinst.h" 18f16bbb9bSDavid Hildenbrand #include "sysemu/kvm.h" 19ec150c7eSMarkus Armbruster #include "target/s390x/cpu-qom.h" 20df1fe5bbSCornelia Huck 21df1fe5bbSCornelia Huck /* Channel subsystem constants. */ 22cf249935SSascha Silbe #define MAX_DEVNO 65535 23df1fe5bbSCornelia Huck #define MAX_SCHID 65535 24df1fe5bbSCornelia Huck #define MAX_SSID 3 25882b3b97SCornelia Huck #define MAX_CSSID 255 26df1fe5bbSCornelia Huck #define MAX_CHPID 255 27df1fe5bbSCornelia Huck 28dde522bbSFei Li #define MAX_ISC 7 29dde522bbSFei Li 30df1fe5bbSCornelia Huck #define MAX_CIWS 62 31df1fe5bbSCornelia Huck 32cf249935SSascha Silbe #define VIRTUAL_CSSID 0xfe 336c15e9bfSJing Liu #define VIRTIO_CCW_CHPID 0 /* used by convention */ 34cf249935SSascha Silbe 35df1fe5bbSCornelia Huck typedef struct CIW { 36df1fe5bbSCornelia Huck uint8_t type; 37df1fe5bbSCornelia Huck uint8_t command; 38df1fe5bbSCornelia Huck uint16_t count; 39df1fe5bbSCornelia Huck } QEMU_PACKED CIW; 40df1fe5bbSCornelia Huck 41df1fe5bbSCornelia Huck typedef struct SenseId { 42df1fe5bbSCornelia Huck /* common part */ 43df1fe5bbSCornelia Huck uint8_t reserved; /* always 0x'FF' */ 44df1fe5bbSCornelia Huck uint16_t cu_type; /* control unit type */ 45df1fe5bbSCornelia Huck uint8_t cu_model; /* control unit model */ 46df1fe5bbSCornelia Huck uint16_t dev_type; /* device type */ 47df1fe5bbSCornelia Huck uint8_t dev_model; /* device model */ 48df1fe5bbSCornelia Huck uint8_t unused; /* padding byte */ 49df1fe5bbSCornelia Huck /* extended part */ 50df1fe5bbSCornelia Huck CIW ciw[MAX_CIWS]; /* variable # of CIWs */ 51729315ebSThomas Huth } SenseId; /* Note: No QEMU_PACKED due to unaligned members */ 52df1fe5bbSCornelia Huck 53df1fe5bbSCornelia Huck /* Channel measurements, from linux/drivers/s390/cio/cmf.c. */ 54df1fe5bbSCornelia Huck typedef struct CMB { 55df1fe5bbSCornelia Huck uint16_t ssch_rsch_count; 56df1fe5bbSCornelia Huck uint16_t sample_count; 57df1fe5bbSCornelia Huck uint32_t device_connect_time; 58df1fe5bbSCornelia Huck uint32_t function_pending_time; 59df1fe5bbSCornelia Huck uint32_t device_disconnect_time; 60df1fe5bbSCornelia Huck uint32_t control_unit_queuing_time; 61df1fe5bbSCornelia Huck uint32_t device_active_only_time; 62df1fe5bbSCornelia Huck uint32_t reserved[2]; 63df1fe5bbSCornelia Huck } QEMU_PACKED CMB; 64df1fe5bbSCornelia Huck 65df1fe5bbSCornelia Huck typedef struct CMBE { 66df1fe5bbSCornelia Huck uint32_t ssch_rsch_count; 67df1fe5bbSCornelia Huck uint32_t sample_count; 68df1fe5bbSCornelia Huck uint32_t device_connect_time; 69df1fe5bbSCornelia Huck uint32_t function_pending_time; 70df1fe5bbSCornelia Huck uint32_t device_disconnect_time; 71df1fe5bbSCornelia Huck uint32_t control_unit_queuing_time; 72df1fe5bbSCornelia Huck uint32_t device_active_only_time; 73df1fe5bbSCornelia Huck uint32_t device_busy_time; 74df1fe5bbSCornelia Huck uint32_t initial_command_response_time; 75df1fe5bbSCornelia Huck uint32_t reserved[7]; 76df1fe5bbSCornelia Huck } QEMU_PACKED CMBE; 77df1fe5bbSCornelia Huck 7857065a70SHalil Pasic typedef enum CcwDataStreamOp { 7957065a70SHalil Pasic CDS_OP_R = 0, /* read, false when used as is_write */ 8057065a70SHalil Pasic CDS_OP_W = 1, /* write, true when used as is_write */ 8157065a70SHalil Pasic CDS_OP_A = 2 /* advance, should not be used as is_write */ 8257065a70SHalil Pasic } CcwDataStreamOp; 8357065a70SHalil Pasic 8457065a70SHalil Pasic /* normal usage is via SuchchDev.cds instead of instantiating */ 8557065a70SHalil Pasic typedef struct CcwDataStream { 8657065a70SHalil Pasic #define CDS_F_IDA 0x01 8757065a70SHalil Pasic #define CDS_F_MIDA 0x02 8857065a70SHalil Pasic #define CDS_F_I2K 0x04 8957065a70SHalil Pasic #define CDS_F_C64 0x08 9062a2554eSHalil Pasic #define CDS_F_FMT 0x10 /* CCW format-1 */ 9157065a70SHalil Pasic #define CDS_F_STREAM_BROKEN 0x80 9257065a70SHalil Pasic uint8_t flags; 9357065a70SHalil Pasic uint8_t at_idaw; 9457065a70SHalil Pasic uint16_t at_byte; 9557065a70SHalil Pasic uint16_t count; 9657065a70SHalil Pasic uint32_t cda_orig; 9757065a70SHalil Pasic int (*op_handler)(struct CcwDataStream *cds, void *buff, int len, 9857065a70SHalil Pasic CcwDataStreamOp op); 9957065a70SHalil Pasic hwaddr cda; 10085fa94e1SCornelia Huck bool do_skip; 10157065a70SHalil Pasic } CcwDataStream; 10257065a70SHalil Pasic 103e443ef9fSHalil Pasic /* 104e443ef9fSHalil Pasic * IO instructions conclude according to this. Currently we have only 105e443ef9fSHalil Pasic * cc codes. Valid values are 0, 1, 2, 3 and the generic semantic for 106e443ef9fSHalil Pasic * IO instructions is described briefly. For more details consult the PoP. 107e443ef9fSHalil Pasic */ 108e443ef9fSHalil Pasic typedef enum IOInstEnding { 109e443ef9fSHalil Pasic /* produced expected result */ 110e443ef9fSHalil Pasic IOINST_CC_EXPECTED = 0, 111e443ef9fSHalil Pasic /* status conditions were present or produced alternate result */ 112e443ef9fSHalil Pasic IOINST_CC_STATUS_PRESENT = 1, 113e443ef9fSHalil Pasic /* inst. ineffective because busy with previously initiated function */ 114e443ef9fSHalil Pasic IOINST_CC_BUSY = 2, 115e443ef9fSHalil Pasic /* inst. ineffective because not operational */ 116e443ef9fSHalil Pasic IOINST_CC_NOT_OPERATIONAL = 3 117e443ef9fSHalil Pasic } IOInstEnding; 118e443ef9fSHalil Pasic 119bd3f16acSPaolo Bonzini typedef struct SubchDev SubchDev; 120df1fe5bbSCornelia Huck struct SubchDev { 121df1fe5bbSCornelia Huck /* channel-subsystem related things: */ 122cb89b349SThomas Huth SCHIB curr_status; /* Needs alignment and thus must come first */ 123cb89b349SThomas Huth ORB orb; 124df1fe5bbSCornelia Huck uint8_t cssid; 125df1fe5bbSCornelia Huck uint8_t ssid; 126df1fe5bbSCornelia Huck uint16_t schid; 127df1fe5bbSCornelia Huck uint16_t devno; 128df1fe5bbSCornelia Huck uint8_t sense_data[32]; 129df1fe5bbSCornelia Huck hwaddr channel_prog; 130df1fe5bbSCornelia Huck CCW1 last_cmd; 131df1fe5bbSCornelia Huck bool last_cmd_valid; 132a327c921SCornelia Huck bool ccw_fmt_1; 1337e749462SCornelia Huck bool thinint_active; 134e8601dd5SCornelia Huck uint8_t ccw_no_data_cnt; 135cba42d61SMichael Tokarev uint16_t migrated_schid; /* used for mismatch detection */ 13657065a70SHalil Pasic CcwDataStream cds; 137df1fe5bbSCornelia Huck /* transport-provided data: */ 138df1fe5bbSCornelia Huck int (*ccw_cb) (SubchDev *, CCW1); 13962ac4a52SThomas Huth void (*disable_cb)(SubchDev *); 14066dc50f7SHalil Pasic IOInstEnding (*do_subchannel_work) (SubchDev *); 1410599a046SEric Farman void (*irb_cb)(SubchDev *, IRB *); 142df1fe5bbSCornelia Huck SenseId id; 143df1fe5bbSCornelia Huck void *driver_data; 144c626710fSEric Farman ESW esw; 145df1fe5bbSCornelia Huck }; 146df1fe5bbSCornelia Huck 14766dc50f7SHalil Pasic static inline void sch_gen_unit_exception(SubchDev *sch) 14866dc50f7SHalil Pasic { 14989c6722dSCornelia Huck sch->curr_status.scsw.ctrl &= ~(SCSW_ACTL_DEVICE_ACTIVE | 15089c6722dSCornelia Huck SCSW_ACTL_SUBCH_ACTIVE); 15166dc50f7SHalil Pasic sch->curr_status.scsw.ctrl |= SCSW_STCTL_PRIMARY | 15266dc50f7SHalil Pasic SCSW_STCTL_SECONDARY | 15366dc50f7SHalil Pasic SCSW_STCTL_ALERT | 15466dc50f7SHalil Pasic SCSW_STCTL_STATUS_PEND; 15566dc50f7SHalil Pasic sch->curr_status.scsw.cpa = sch->channel_prog + 8; 15666dc50f7SHalil Pasic sch->curr_status.scsw.dstat = SCSW_DSTAT_UNIT_EXCEP; 15766dc50f7SHalil Pasic } 15866dc50f7SHalil Pasic 159517ff12cSHalil Pasic extern const VMStateDescription vmstate_subch_dev; 160517ff12cSHalil Pasic 1618f3cf012SXiao Feng Ren /* 1628f3cf012SXiao Feng Ren * Identify a device within the channel subsystem. 1638f3cf012SXiao Feng Ren * Note that this can be used to identify either the subchannel or 1648f3cf012SXiao Feng Ren * the attached I/O device, as there's always one I/O device per 1658f3cf012SXiao Feng Ren * subchannel. 1668f3cf012SXiao Feng Ren */ 1678f3cf012SXiao Feng Ren typedef struct CssDevId { 1688f3cf012SXiao Feng Ren uint8_t cssid; 1698f3cf012SXiao Feng Ren uint8_t ssid; 1708f3cf012SXiao Feng Ren uint16_t devid; 1718f3cf012SXiao Feng Ren bool valid; 1728f3cf012SXiao Feng Ren } CssDevId; 1738f3cf012SXiao Feng Ren 1741b6b7d10SFam Zheng extern const PropertyInfo css_devid_propinfo; 1758f3cf012SXiao Feng Ren 1768f3cf012SXiao Feng Ren #define DEFINE_PROP_CSS_DEV_ID(_n, _s, _f) \ 1778f3cf012SXiao Feng Ren DEFINE_PROP(_n, _s, _f, css_devid_propinfo, CssDevId) 1788f3cf012SXiao Feng Ren 179a28d8391SYi Min Zhao typedef struct IndAddr { 180a28d8391SYi Min Zhao hwaddr addr; 181a28d8391SYi Min Zhao uint64_t map; 182a28d8391SYi Min Zhao unsigned long refcnt; 183517ff12cSHalil Pasic int32_t len; 184a28d8391SYi Min Zhao QTAILQ_ENTRY(IndAddr) sibling; 185a28d8391SYi Min Zhao } IndAddr; 186a28d8391SYi Min Zhao 187517ff12cSHalil Pasic extern const VMStateDescription vmstate_ind_addr; 188517ff12cSHalil Pasic 189517ff12cSHalil Pasic #define VMSTATE_PTR_TO_IND_ADDR(_f, _s) \ 190517ff12cSHalil Pasic VMSTATE_STRUCT(_f, _s, 1, vmstate_ind_addr, IndAddr*) 191517ff12cSHalil Pasic 192a28d8391SYi Min Zhao IndAddr *get_indicator(hwaddr ind_addr, int len); 193a28d8391SYi Min Zhao void release_indicator(AdapterInfo *adapter, IndAddr *indicator); 194a28d8391SYi Min Zhao int map_indicator(AdapterInfo *adapter, IndAddr *indicator); 195a28d8391SYi Min Zhao 196df1fe5bbSCornelia Huck typedef SubchDev *(*css_subch_cb_func)(uint8_t m, uint8_t cssid, uint8_t ssid, 197df1fe5bbSCornelia Huck uint16_t schid); 198df1fe5bbSCornelia Huck int css_create_css_image(uint8_t cssid, bool default_image); 199df1fe5bbSCornelia Huck bool css_devno_used(uint8_t cssid, uint8_t ssid, uint16_t devno); 200df1fe5bbSCornelia Huck void css_subch_assign(uint8_t cssid, uint8_t ssid, uint16_t schid, 201df1fe5bbSCornelia Huck uint16_t devno, SubchDev *sch); 202df1fe5bbSCornelia Huck void css_sch_build_virtual_schib(SubchDev *sch, uint8_t chpid, uint8_t type); 2038f3cf012SXiao Feng Ren int css_sch_build_schib(SubchDev *sch, CssDevId *dev_id); 2046c15e9bfSJing Liu unsigned int css_find_free_chpid(uint8_t cssid); 205b4436a0bSCornelia Huck uint16_t css_build_subchannel_id(SubchDev *sch); 2068ca2b376SXiao Feng Ren void copy_scsw_to_guest(SCSW *dest, const SCSW *src); 207c626710fSEric Farman void copy_esw_to_guest(ESW *dest, const ESW *src); 2088ca2b376SXiao Feng Ren void css_inject_io_interrupt(SubchDev *sch); 209df1fe5bbSCornelia Huck void css_reset(void); 210df1fe5bbSCornelia Huck void css_reset_sch(SubchDev *sch); 211f6dde1b0SEric Farman void css_crw_add_to_queue(CRW crw); 2125c8d6f00SDong Jia Shi void css_queue_crw(uint8_t rsc, uint8_t erc, int solicited, 2135c8d6f00SDong Jia Shi int chain, uint16_t rsid); 214df1fe5bbSCornelia Huck void css_generate_sch_crws(uint8_t cssid, uint8_t ssid, uint16_t schid, 215df1fe5bbSCornelia Huck int hotplugged, int add); 216df1fe5bbSCornelia Huck void css_generate_chp_crws(uint8_t cssid, uint8_t chpid); 2178cba80c3SFrank Blaschka void css_generate_css_crws(uint8_t cssid); 218c81b4f89SSong Shan Gong void css_clear_sei_pending(void); 21966dc50f7SHalil Pasic IOInstEnding s390_ccw_cmd_request(SubchDev *sch); 22066dc50f7SHalil Pasic IOInstEnding do_subchannel_work_virtual(SubchDev *sub); 22166dc50f7SHalil Pasic IOInstEnding do_subchannel_work_passthrough(SubchDev *sub); 222c626710fSEric Farman void build_irb_passthrough(SubchDev *sch, IRB *irb); 2230599a046SEric Farman void build_irb_virtual(SubchDev *sch, IRB *irb); 22403cf077aSCornelia Huck 2258fadea24SCornelia Huck int s390_ccw_halt(SubchDev *sch); 2268fadea24SCornelia Huck int s390_ccw_clear(SubchDev *sch); 22746ea3841SFarhan Ali IOInstEnding s390_ccw_store(SubchDev *sch); 2288fadea24SCornelia Huck 2295b00bef2SFei Li typedef enum { 2305b00bef2SFei Li CSS_IO_ADAPTER_VIRTIO = 0, 2315b00bef2SFei Li CSS_IO_ADAPTER_PCI = 1, 2325b00bef2SFei Li CSS_IO_ADAPTER_TYPE_NUMS, 2335b00bef2SFei Li } CssIoAdapterType; 2345b00bef2SFei Li 23525a08b8dSYi Min Zhao void css_adapter_interrupt(CssIoAdapterType type, uint8_t isc); 236*6233759aSPhilippe Mathieu-Daudé int css_do_sic(S390CPU *cpu, uint8_t isc, uint16_t mode); 237dde522bbSFei Li uint32_t css_get_adapter_id(CssIoAdapterType type, uint8_t isc); 238dde522bbSFei Li void css_register_io_adapters(CssIoAdapterType type, bool swap, bool maskable, 2391497c160SFei Li uint8_t flags, Error **errp); 2401497c160SFei Li 241bd3f16acSPaolo Bonzini #ifndef CONFIG_USER_ONLY 242bd3f16acSPaolo Bonzini SubchDev *css_find_subch(uint8_t m, uint8_t cssid, uint8_t ssid, 243bd3f16acSPaolo Bonzini uint16_t schid); 244bd3f16acSPaolo Bonzini bool css_subch_visible(SubchDev *sch); 245bd3f16acSPaolo Bonzini void css_conditional_io_interrupt(SubchDev *sch); 24646ea3841SFarhan Ali IOInstEnding css_do_stsch(SubchDev *sch, SCHIB *schib); 247bd3f16acSPaolo Bonzini bool css_schid_final(int m, uint8_t cssid, uint8_t ssid, uint16_t schid); 2486bb6f194SHalil Pasic IOInstEnding css_do_msch(SubchDev *sch, const SCHIB *schib); 24996376408SHalil Pasic IOInstEnding css_do_xsch(SubchDev *sch); 25077331442SHalil Pasic IOInstEnding css_do_csch(SubchDev *sch); 251ae9f1be3SHalil Pasic IOInstEnding css_do_hsch(SubchDev *sch); 25266dc50f7SHalil Pasic IOInstEnding css_do_ssch(SubchDev *sch, ORB *orb); 253bd3f16acSPaolo Bonzini int css_do_tsch_get_irb(SubchDev *sch, IRB *irb, int *irb_len); 254bd3f16acSPaolo Bonzini void css_do_tsch_update_subch(SubchDev *sch); 255bd3f16acSPaolo Bonzini int css_do_stcrw(CRW *crw); 256bd3f16acSPaolo Bonzini void css_undo_stcrw(CRW *crw); 257bd3f16acSPaolo Bonzini int css_collect_chp_desc(int m, uint8_t cssid, uint8_t f_chpid, uint8_t l_chpid, 258bd3f16acSPaolo Bonzini int rfmt, void *buf); 259bd3f16acSPaolo Bonzini void css_do_schm(uint8_t mbk, int update, int dct, uint64_t mbo); 260bd3f16acSPaolo Bonzini int css_enable_mcsse(void); 261bd3f16acSPaolo Bonzini int css_enable_mss(void); 26266dc50f7SHalil Pasic IOInstEnding css_do_rsch(SubchDev *sch); 263bd3f16acSPaolo Bonzini int css_do_rchp(uint8_t cssid, uint8_t chpid); 264bd3f16acSPaolo Bonzini bool css_present(uint8_t cssid); 265bd3f16acSPaolo Bonzini #endif 266bd3f16acSPaolo Bonzini 2671b6b7d10SFam Zheng extern const PropertyInfo css_devid_ro_propinfo; 268c35fc6aaSDong Jia Shi 269c35fc6aaSDong Jia Shi #define DEFINE_PROP_CSS_DEV_ID_RO(_n, _s, _f) \ 270c35fc6aaSDong Jia Shi DEFINE_PROP(_n, _s, _f, css_devid_ro_propinfo, CssDevId) 271c35fc6aaSDong Jia Shi 272cf249935SSascha Silbe /** 273cf249935SSascha Silbe * Create a subchannel for the given bus id. 274cf249935SSascha Silbe * 27536699ab4SCornelia Huck * If @p bus_id is valid, verify that it is not already in use, and find a 27636699ab4SCornelia Huck * free devno for it. 27799577c49SHalil Pasic * If @p bus_id is not valid find a free subchannel id and device number 27899577c49SHalil Pasic * across all subchannel sets and all css images starting from the default 27999577c49SHalil Pasic * css image. 280817d4a6bSDong Jia Shi * 281817d4a6bSDong Jia Shi * If either of the former actions succeed, allocate a subchannel structure, 282817d4a6bSDong Jia Shi * initialise it with the bus id, subchannel id and device number, register 283817d4a6bSDong Jia Shi * it with the CSS and return it. Otherwise return NULL. 284cf249935SSascha Silbe * 285cf249935SSascha Silbe * The caller becomes owner of the returned subchannel structure and 286cf249935SSascha Silbe * is responsible for unregistering and freeing it. 287cf249935SSascha Silbe */ 28836699ab4SCornelia Huck SubchDev *css_create_sch(CssDevId bus_id, Error **errp); 289e996583eSHalil Pasic 290e996583eSHalil Pasic /** Turn on css migration */ 291e996583eSHalil Pasic void css_register_vmstate(void); 292e996583eSHalil Pasic 29357065a70SHalil Pasic 29457065a70SHalil Pasic void ccw_dstream_init(CcwDataStream *cds, CCW1 const *ccw, ORB const *orb); 29557065a70SHalil Pasic 29657065a70SHalil Pasic static inline void ccw_dstream_rewind(CcwDataStream *cds) 29757065a70SHalil Pasic { 29857065a70SHalil Pasic cds->at_byte = 0; 29957065a70SHalil Pasic cds->at_idaw = 0; 30057065a70SHalil Pasic cds->cda = cds->cda_orig; 30157065a70SHalil Pasic } 30257065a70SHalil Pasic 30357065a70SHalil Pasic static inline bool ccw_dstream_good(CcwDataStream *cds) 30457065a70SHalil Pasic { 30557065a70SHalil Pasic return !(cds->flags & CDS_F_STREAM_BROKEN); 30657065a70SHalil Pasic } 30757065a70SHalil Pasic 30857065a70SHalil Pasic static inline uint16_t ccw_dstream_residual_count(CcwDataStream *cds) 30957065a70SHalil Pasic { 31057065a70SHalil Pasic return cds->count - cds->at_byte; 31157065a70SHalil Pasic } 31257065a70SHalil Pasic 31357065a70SHalil Pasic static inline uint16_t ccw_dstream_avail(CcwDataStream *cds) 31457065a70SHalil Pasic { 31557065a70SHalil Pasic return ccw_dstream_good(cds) ? ccw_dstream_residual_count(cds) : 0; 31657065a70SHalil Pasic } 31757065a70SHalil Pasic 31857065a70SHalil Pasic static inline int ccw_dstream_advance(CcwDataStream *cds, int len) 31957065a70SHalil Pasic { 32057065a70SHalil Pasic return cds->op_handler(cds, NULL, len, CDS_OP_A); 32157065a70SHalil Pasic } 32257065a70SHalil Pasic 32357065a70SHalil Pasic static inline int ccw_dstream_write_buf(CcwDataStream *cds, void *buff, int len) 32457065a70SHalil Pasic { 32557065a70SHalil Pasic return cds->op_handler(cds, buff, len, CDS_OP_W); 32657065a70SHalil Pasic } 32757065a70SHalil Pasic 32857065a70SHalil Pasic static inline int ccw_dstream_read_buf(CcwDataStream *cds, void *buff, int len) 32957065a70SHalil Pasic { 33057065a70SHalil Pasic return cds->op_handler(cds, buff, len, CDS_OP_R); 33157065a70SHalil Pasic } 33257065a70SHalil Pasic 33357065a70SHalil Pasic #define ccw_dstream_read(cds, v) ccw_dstream_read_buf((cds), &(v), sizeof(v)) 33457065a70SHalil Pasic #define ccw_dstream_write(cds, v) ccw_dstream_write_buf((cds), &(v), sizeof(v)) 33557065a70SHalil Pasic 336df1fe5bbSCornelia Huck #endif 337