1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * SiFive U series machine interface 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 5a7240d1eSMichael Clark * 6a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 7a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 8a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 9a7240d1eSMichael Clark * 10a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 11a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13a7240d1eSMichael Clark * more details. 14a7240d1eSMichael Clark * 15a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 16a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 17a7240d1eSMichael Clark */ 18a7240d1eSMichael Clark 19a7240d1eSMichael Clark #ifndef HW_SIFIVE_U_H 20a7240d1eSMichael Clark #define HW_SIFIVE_U_H 21a7240d1eSMichael Clark 225a7f76a3SAlistair Francis #include "hw/net/cadence_gem.h" 235a7f76a3SAlistair Francis 242308092bSAlistair Francis #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc" 252308092bSAlistair Francis #define RISCV_U_SOC(obj) \ 262308092bSAlistair Francis OBJECT_CHECK(SiFiveUSoCState, (obj), TYPE_RISCV_U_SOC) 272308092bSAlistair Francis 282308092bSAlistair Francis typedef struct SiFiveUSoCState { 292308092bSAlistair Francis /*< private >*/ 302308092bSAlistair Francis SysBusDevice parent_obj; 312308092bSAlistair Francis 322308092bSAlistair Francis /*< public >*/ 332308092bSAlistair Francis RISCVHartArrayState cpus; 342308092bSAlistair Francis DeviceState *plic; 355a7f76a3SAlistair Francis CadenceGEMState gem; 362308092bSAlistair Francis } SiFiveUSoCState; 372308092bSAlistair Francis 38a7240d1eSMichael Clark typedef struct SiFiveUState { 39a7240d1eSMichael Clark /*< private >*/ 40a7240d1eSMichael Clark SysBusDevice parent_obj; 41a7240d1eSMichael Clark 42a7240d1eSMichael Clark /*< public >*/ 432308092bSAlistair Francis SiFiveUSoCState soc; 44a7240d1eSMichael Clark void *fdt; 45a7240d1eSMichael Clark int fdt_size; 46a7240d1eSMichael Clark } SiFiveUState; 47a7240d1eSMichael Clark 48a7240d1eSMichael Clark enum { 49a7240d1eSMichael Clark SIFIVE_U_DEBUG, 50a7240d1eSMichael Clark SIFIVE_U_MROM, 51a7240d1eSMichael Clark SIFIVE_U_CLINT, 52a7240d1eSMichael Clark SIFIVE_U_PLIC, 53a7240d1eSMichael Clark SIFIVE_U_UART0, 54a7240d1eSMichael Clark SIFIVE_U_UART1, 555a7f76a3SAlistair Francis SIFIVE_U_DRAM, 565a7f76a3SAlistair Francis SIFIVE_U_GEM 57a7240d1eSMichael Clark }; 58a7240d1eSMichael Clark 59a7240d1eSMichael Clark enum { 60a7240d1eSMichael Clark SIFIVE_U_UART0_IRQ = 3, 615a7f76a3SAlistair Francis SIFIVE_U_UART1_IRQ = 4, 625a7f76a3SAlistair Francis SIFIVE_U_GEM_IRQ = 0x35 63a7240d1eSMichael Clark }; 64a7240d1eSMichael Clark 652a8756edSMichael Clark enum { 66*fe93582cSAnup Patel SIFIVE_U_CLOCK_FREQ = 1000000000, 67*fe93582cSAnup Patel SIFIVE_U_GEM_CLOCK_FREQ = 125000000 682a8756edSMichael Clark }; 692a8756edSMichael Clark 70a7240d1eSMichael Clark #define SIFIVE_U_PLIC_HART_CONFIG "MS" 71a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_SOURCES 127 72a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_PRIORITIES 7 73a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PRIORITY_BASE 0x0 74a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PENDING_BASE 0x1000 75a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_BASE 0x2000 76a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_STRIDE 0x80 77a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_BASE 0x200000 78a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_STRIDE 0x1000 79a7240d1eSMichael Clark 80a7240d1eSMichael Clark #if defined(TARGET_RISCV32) 81a7240d1eSMichael Clark #define SIFIVE_U_CPU TYPE_RISCV_CPU_SIFIVE_U34 82a7240d1eSMichael Clark #elif defined(TARGET_RISCV64) 83a7240d1eSMichael Clark #define SIFIVE_U_CPU TYPE_RISCV_CPU_SIFIVE_U54 84a7240d1eSMichael Clark #endif 85a7240d1eSMichael Clark 86a7240d1eSMichael Clark #endif 87