1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * SiFive U series machine interface 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 5a7240d1eSMichael Clark * 6a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 7a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 8a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 9a7240d1eSMichael Clark * 10a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 11a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13a7240d1eSMichael Clark * more details. 14a7240d1eSMichael Clark * 15a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 16a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 17a7240d1eSMichael Clark */ 18a7240d1eSMichael Clark 19a7240d1eSMichael Clark #ifndef HW_SIFIVE_U_H 20a7240d1eSMichael Clark #define HW_SIFIVE_U_H 21a7240d1eSMichael Clark 225a7f76a3SAlistair Francis #include "hw/net/cadence_gem.h" 23*ec150c7eSMarkus Armbruster #include "hw/riscv/riscv_hart.h" 245a7f76a3SAlistair Francis 252308092bSAlistair Francis #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc" 262308092bSAlistair Francis #define RISCV_U_SOC(obj) \ 272308092bSAlistair Francis OBJECT_CHECK(SiFiveUSoCState, (obj), TYPE_RISCV_U_SOC) 282308092bSAlistair Francis 292308092bSAlistair Francis typedef struct SiFiveUSoCState { 302308092bSAlistair Francis /*< private >*/ 312308092bSAlistair Francis SysBusDevice parent_obj; 322308092bSAlistair Francis 332308092bSAlistair Francis /*< public >*/ 342308092bSAlistair Francis RISCVHartArrayState cpus; 352308092bSAlistair Francis DeviceState *plic; 365a7f76a3SAlistair Francis CadenceGEMState gem; 372308092bSAlistair Francis } SiFiveUSoCState; 382308092bSAlistair Francis 39a7240d1eSMichael Clark typedef struct SiFiveUState { 40a7240d1eSMichael Clark /*< private >*/ 41a7240d1eSMichael Clark SysBusDevice parent_obj; 42a7240d1eSMichael Clark 43a7240d1eSMichael Clark /*< public >*/ 442308092bSAlistair Francis SiFiveUSoCState soc; 45a7240d1eSMichael Clark void *fdt; 46a7240d1eSMichael Clark int fdt_size; 47a7240d1eSMichael Clark } SiFiveUState; 48a7240d1eSMichael Clark 49a7240d1eSMichael Clark enum { 50a7240d1eSMichael Clark SIFIVE_U_DEBUG, 51a7240d1eSMichael Clark SIFIVE_U_MROM, 52a7240d1eSMichael Clark SIFIVE_U_CLINT, 53a7240d1eSMichael Clark SIFIVE_U_PLIC, 54a7240d1eSMichael Clark SIFIVE_U_UART0, 55a7240d1eSMichael Clark SIFIVE_U_UART1, 565a7f76a3SAlistair Francis SIFIVE_U_DRAM, 575a7f76a3SAlistair Francis SIFIVE_U_GEM 58a7240d1eSMichael Clark }; 59a7240d1eSMichael Clark 60a7240d1eSMichael Clark enum { 61a7240d1eSMichael Clark SIFIVE_U_UART0_IRQ = 3, 625a7f76a3SAlistair Francis SIFIVE_U_UART1_IRQ = 4, 635a7f76a3SAlistair Francis SIFIVE_U_GEM_IRQ = 0x35 64a7240d1eSMichael Clark }; 65a7240d1eSMichael Clark 662a8756edSMichael Clark enum { 67fe93582cSAnup Patel SIFIVE_U_CLOCK_FREQ = 1000000000, 68fe93582cSAnup Patel SIFIVE_U_GEM_CLOCK_FREQ = 125000000 692a8756edSMichael Clark }; 702a8756edSMichael Clark 71a7240d1eSMichael Clark #define SIFIVE_U_PLIC_HART_CONFIG "MS" 720feb4a71SAlistair Francis #define SIFIVE_U_PLIC_NUM_SOURCES 54 73a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_PRIORITIES 7 740feb4a71SAlistair Francis #define SIFIVE_U_PLIC_PRIORITY_BASE 0x04 75a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PENDING_BASE 0x1000 76a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_BASE 0x2000 77a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_STRIDE 0x80 78a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_BASE 0x200000 79a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_STRIDE 0x1000 80a7240d1eSMichael Clark 81a7240d1eSMichael Clark #if defined(TARGET_RISCV32) 82a7240d1eSMichael Clark #define SIFIVE_U_CPU TYPE_RISCV_CPU_SIFIVE_U34 83a7240d1eSMichael Clark #elif defined(TARGET_RISCV64) 84a7240d1eSMichael Clark #define SIFIVE_U_CPU TYPE_RISCV_CPU_SIFIVE_U54 85a7240d1eSMichael Clark #endif 86a7240d1eSMichael Clark 87a7240d1eSMichael Clark #endif 88