1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * SiFive U series machine interface 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 5a7240d1eSMichael Clark * 6a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 7a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 8a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 9a7240d1eSMichael Clark * 10a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 11a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13a7240d1eSMichael Clark * more details. 14a7240d1eSMichael Clark * 15a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 16a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 17a7240d1eSMichael Clark */ 18a7240d1eSMichael Clark 19a7240d1eSMichael Clark #ifndef HW_SIFIVE_U_H 20a7240d1eSMichael Clark #define HW_SIFIVE_U_H 21a7240d1eSMichael Clark 22834e027aSBin Meng #include "hw/dma/sifive_pdma.h" 235a7f76a3SAlistair Francis #include "hw/net/cadence_gem.h" 24ec150c7eSMarkus Armbruster #include "hw/riscv/riscv_hart.h" 2520f41c86SBin Meng #include "hw/riscv/sifive_cpu.h" 264921a0ceSBin Meng #include "hw/gpio/sifive_gpio.h" 270fa9e329SBin Meng #include "hw/misc/sifive_u_otp.h" 289fe640a5SBin Meng #include "hw/misc/sifive_u_prci.h" 29145b2991SBin Meng #include "hw/ssi/sifive_spi.h" 305a7f76a3SAlistair Francis 312308092bSAlistair Francis #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc" 322308092bSAlistair Francis #define RISCV_U_SOC(obj) \ 332308092bSAlistair Francis OBJECT_CHECK(SiFiveUSoCState, (obj), TYPE_RISCV_U_SOC) 342308092bSAlistair Francis 352308092bSAlistair Francis typedef struct SiFiveUSoCState { 362308092bSAlistair Francis /*< private >*/ 37589b1be0SMarkus Armbruster DeviceState parent_obj; 382308092bSAlistair Francis 392308092bSAlistair Francis /*< public >*/ 40ecdfe393SBin Meng CPUClusterState e_cluster; 41ecdfe393SBin Meng CPUClusterState u_cluster; 42ecdfe393SBin Meng RISCVHartArrayState e_cpus; 43ecdfe393SBin Meng RISCVHartArrayState u_cpus; 442308092bSAlistair Francis DeviceState *plic; 45af14c840SBin Meng SiFiveUPRCIState prci; 468a88b9f5SBin Meng SIFIVEGPIOState gpio; 475461c4feSBin Meng SiFiveUOTPState otp; 48834e027aSBin Meng SiFivePDMAState dma; 49145b2991SBin Meng SiFiveSPIState spi0; 50722f1352SBin Meng SiFiveSPIState spi2; 515a7f76a3SAlistair Francis CadenceGEMState gem; 52fda5b000SAlistair Francis 53fda5b000SAlistair Francis uint32_t serial; 54099be035SAlistair Francis char *cpu_type; 552308092bSAlistair Francis } SiFiveUSoCState; 562308092bSAlistair Francis 57687caef1SAlistair Francis #define TYPE_RISCV_U_MACHINE MACHINE_TYPE_NAME("sifive_u") 58687caef1SAlistair Francis #define RISCV_U_MACHINE(obj) \ 59687caef1SAlistair Francis OBJECT_CHECK(SiFiveUState, (obj), TYPE_RISCV_U_MACHINE) 60687caef1SAlistair Francis 61a7240d1eSMichael Clark typedef struct SiFiveUState { 62a7240d1eSMichael Clark /*< private >*/ 63687caef1SAlistair Francis MachineState parent_obj; 64a7240d1eSMichael Clark 65a7240d1eSMichael Clark /*< public >*/ 662308092bSAlistair Francis SiFiveUSoCState soc; 67687caef1SAlistair Francis 68a7240d1eSMichael Clark void *fdt; 69a7240d1eSMichael Clark int fdt_size; 70fc41ae23SAlistair Francis 71fc41ae23SAlistair Francis bool start_in_flash; 72cfa32630SBin Meng uint32_t msel; 733ca109c3SBin Meng uint32_t serial; 74a7240d1eSMichael Clark } SiFiveUState; 75a7240d1eSMichael Clark 76a7240d1eSMichael Clark enum { 7713b8c354SEduardo Habkost SIFIVE_U_DEV_DEBUG, 7813b8c354SEduardo Habkost SIFIVE_U_DEV_MROM, 7913b8c354SEduardo Habkost SIFIVE_U_DEV_CLINT, 8013b8c354SEduardo Habkost SIFIVE_U_DEV_L2CC, 8113b8c354SEduardo Habkost SIFIVE_U_DEV_PDMA, 8213b8c354SEduardo Habkost SIFIVE_U_DEV_L2LIM, 8313b8c354SEduardo Habkost SIFIVE_U_DEV_PLIC, 8413b8c354SEduardo Habkost SIFIVE_U_DEV_PRCI, 8513b8c354SEduardo Habkost SIFIVE_U_DEV_UART0, 8613b8c354SEduardo Habkost SIFIVE_U_DEV_UART1, 8713b8c354SEduardo Habkost SIFIVE_U_DEV_GPIO, 88145b2991SBin Meng SIFIVE_U_DEV_QSPI0, 89722f1352SBin Meng SIFIVE_U_DEV_QSPI2, 9013b8c354SEduardo Habkost SIFIVE_U_DEV_OTP, 9113b8c354SEduardo Habkost SIFIVE_U_DEV_DMC, 9213b8c354SEduardo Habkost SIFIVE_U_DEV_FLASH0, 9313b8c354SEduardo Habkost SIFIVE_U_DEV_DRAM, 9413b8c354SEduardo Habkost SIFIVE_U_DEV_GEM, 9513b8c354SEduardo Habkost SIFIVE_U_DEV_GEM_MGMT 96a7240d1eSMichael Clark }; 97a7240d1eSMichael Clark 98a7240d1eSMichael Clark enum { 996eaf9cf5SBin Meng SIFIVE_U_L2CC_IRQ0 = 1, 1006eaf9cf5SBin Meng SIFIVE_U_L2CC_IRQ1 = 2, 1016eaf9cf5SBin Meng SIFIVE_U_L2CC_IRQ2 = 3, 1024b55bc2bSBin Meng SIFIVE_U_UART0_IRQ = 4, 1034b55bc2bSBin Meng SIFIVE_U_UART1_IRQ = 5, 104722f1352SBin Meng SIFIVE_U_QSPI2_IRQ = 6, 1058a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ0 = 7, 1068a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ1 = 8, 1078a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ2 = 9, 1088a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ3 = 10, 1098a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ4 = 11, 1108a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ5 = 12, 1118a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ6 = 13, 1128a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ7 = 14, 1138a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ8 = 15, 1148a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ9 = 16, 1158a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ10 = 17, 1168a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ11 = 18, 1178a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ12 = 19, 1188a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ13 = 20, 1198a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ14 = 21, 1208a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ15 = 22, 121834e027aSBin Meng SIFIVE_U_PDMA_IRQ0 = 23, 122834e027aSBin Meng SIFIVE_U_PDMA_IRQ1 = 24, 123834e027aSBin Meng SIFIVE_U_PDMA_IRQ2 = 25, 124834e027aSBin Meng SIFIVE_U_PDMA_IRQ3 = 26, 125834e027aSBin Meng SIFIVE_U_PDMA_IRQ4 = 27, 126834e027aSBin Meng SIFIVE_U_PDMA_IRQ5 = 28, 127834e027aSBin Meng SIFIVE_U_PDMA_IRQ6 = 29, 128834e027aSBin Meng SIFIVE_U_PDMA_IRQ7 = 30, 129145b2991SBin Meng SIFIVE_U_QSPI0_IRQ = 51, 130*8e3c8868SBin Meng SIFIVE_U_GEM_IRQ = 53 131a7240d1eSMichael Clark }; 132a7240d1eSMichael Clark 1332a8756edSMichael Clark enum { 134e1724d09SBin Meng SIFIVE_U_HFCLK_FREQ = 33333333, 13581e94379SBin Meng SIFIVE_U_RTCCLK_FREQ = 1000000 1362a8756edSMichael Clark }; 1372a8756edSMichael Clark 13817aad9f2SBin Meng enum { 13917aad9f2SBin Meng MSEL_MEMMAP_QSPI0_FLASH = 1, 14017aad9f2SBin Meng MSEL_L2LIM_QSPI0_FLASH = 6, 14117aad9f2SBin Meng MSEL_L2LIM_QSPI2_SD = 11 14217aad9f2SBin Meng }; 14317aad9f2SBin Meng 144f3d47d58SBin Meng #define SIFIVE_U_MANAGEMENT_CPU_COUNT 1 145ecdfe393SBin Meng #define SIFIVE_U_COMPUTE_CPU_COUNT 4 146f3d47d58SBin Meng 147a7240d1eSMichael Clark #define SIFIVE_U_PLIC_HART_CONFIG "MS" 1480feb4a71SAlistair Francis #define SIFIVE_U_PLIC_NUM_SOURCES 54 149a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_PRIORITIES 7 1500feb4a71SAlistair Francis #define SIFIVE_U_PLIC_PRIORITY_BASE 0x04 151a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PENDING_BASE 0x1000 152a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_BASE 0x2000 153a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_STRIDE 0x80 154a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_BASE 0x200000 155a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_STRIDE 0x1000 156a7240d1eSMichael Clark 157a7240d1eSMichael Clark #endif 158