xref: /qemu/include/hw/riscv/sifive_u.h (revision 8a88b9f54f5fb2acecf73760903b1f58fb40d0cd)
1a7240d1eSMichael Clark /*
2a7240d1eSMichael Clark  * SiFive U series machine interface
3a7240d1eSMichael Clark  *
4a7240d1eSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
5a7240d1eSMichael Clark  *
6a7240d1eSMichael Clark  * This program is free software; you can redistribute it and/or modify it
7a7240d1eSMichael Clark  * under the terms and conditions of the GNU General Public License,
8a7240d1eSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
9a7240d1eSMichael Clark  *
10a7240d1eSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
11a7240d1eSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12a7240d1eSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13a7240d1eSMichael Clark  * more details.
14a7240d1eSMichael Clark  *
15a7240d1eSMichael Clark  * You should have received a copy of the GNU General Public License along with
16a7240d1eSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
17a7240d1eSMichael Clark  */
18a7240d1eSMichael Clark 
19a7240d1eSMichael Clark #ifndef HW_SIFIVE_U_H
20a7240d1eSMichael Clark #define HW_SIFIVE_U_H
21a7240d1eSMichael Clark 
225a7f76a3SAlistair Francis #include "hw/net/cadence_gem.h"
23ec150c7eSMarkus Armbruster #include "hw/riscv/riscv_hart.h"
2420f41c86SBin Meng #include "hw/riscv/sifive_cpu.h"
25*8a88b9f5SBin Meng #include "hw/riscv/sifive_gpio.h"
26af14c840SBin Meng #include "hw/riscv/sifive_u_prci.h"
275461c4feSBin Meng #include "hw/riscv/sifive_u_otp.h"
285a7f76a3SAlistair Francis 
292308092bSAlistair Francis #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc"
302308092bSAlistair Francis #define RISCV_U_SOC(obj) \
312308092bSAlistair Francis     OBJECT_CHECK(SiFiveUSoCState, (obj), TYPE_RISCV_U_SOC)
322308092bSAlistair Francis 
332308092bSAlistair Francis typedef struct SiFiveUSoCState {
342308092bSAlistair Francis     /*< private >*/
35589b1be0SMarkus Armbruster     DeviceState parent_obj;
362308092bSAlistair Francis 
372308092bSAlistair Francis     /*< public >*/
38ecdfe393SBin Meng     CPUClusterState e_cluster;
39ecdfe393SBin Meng     CPUClusterState u_cluster;
40ecdfe393SBin Meng     RISCVHartArrayState e_cpus;
41ecdfe393SBin Meng     RISCVHartArrayState u_cpus;
422308092bSAlistair Francis     DeviceState *plic;
43af14c840SBin Meng     SiFiveUPRCIState prci;
44*8a88b9f5SBin Meng     SIFIVEGPIOState gpio;
455461c4feSBin Meng     SiFiveUOTPState otp;
465a7f76a3SAlistair Francis     CadenceGEMState gem;
47fda5b000SAlistair Francis 
48fda5b000SAlistair Francis     uint32_t serial;
492308092bSAlistair Francis } SiFiveUSoCState;
502308092bSAlistair Francis 
51687caef1SAlistair Francis #define TYPE_RISCV_U_MACHINE MACHINE_TYPE_NAME("sifive_u")
52687caef1SAlistair Francis #define RISCV_U_MACHINE(obj) \
53687caef1SAlistair Francis     OBJECT_CHECK(SiFiveUState, (obj), TYPE_RISCV_U_MACHINE)
54687caef1SAlistair Francis 
55a7240d1eSMichael Clark typedef struct SiFiveUState {
56a7240d1eSMichael Clark     /*< private >*/
57687caef1SAlistair Francis     MachineState parent_obj;
58a7240d1eSMichael Clark 
59a7240d1eSMichael Clark     /*< public >*/
602308092bSAlistair Francis     SiFiveUSoCState soc;
61687caef1SAlistair Francis 
62a7240d1eSMichael Clark     void *fdt;
63a7240d1eSMichael Clark     int fdt_size;
64fc41ae23SAlistair Francis 
65fc41ae23SAlistair Francis     bool start_in_flash;
663ca109c3SBin Meng     uint32_t serial;
67a7240d1eSMichael Clark } SiFiveUState;
68a7240d1eSMichael Clark 
69a7240d1eSMichael Clark enum {
70a7240d1eSMichael Clark     SIFIVE_U_DEBUG,
71a7240d1eSMichael Clark     SIFIVE_U_MROM,
72a7240d1eSMichael Clark     SIFIVE_U_CLINT,
73a6902ef0SAlistair Francis     SIFIVE_U_L2LIM,
74a7240d1eSMichael Clark     SIFIVE_U_PLIC,
75af14c840SBin Meng     SIFIVE_U_PRCI,
76a7240d1eSMichael Clark     SIFIVE_U_UART0,
77a7240d1eSMichael Clark     SIFIVE_U_UART1,
78*8a88b9f5SBin Meng     SIFIVE_U_GPIO,
795461c4feSBin Meng     SIFIVE_U_OTP,
801b3a2308SAlistair Francis     SIFIVE_U_FLASH0,
815a7f76a3SAlistair Francis     SIFIVE_U_DRAM,
827b6bb66fSBin Meng     SIFIVE_U_GEM,
837b6bb66fSBin Meng     SIFIVE_U_GEM_MGMT
84a7240d1eSMichael Clark };
85a7240d1eSMichael Clark 
86a7240d1eSMichael Clark enum {
874b55bc2bSBin Meng     SIFIVE_U_UART0_IRQ = 4,
884b55bc2bSBin Meng     SIFIVE_U_UART1_IRQ = 5,
89*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ0 = 7,
90*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ1 = 8,
91*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ2 = 9,
92*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ3 = 10,
93*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ4 = 11,
94*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ5 = 12,
95*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ6 = 13,
96*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ7 = 14,
97*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ8 = 15,
98*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ9 = 16,
99*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ10 = 17,
100*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ11 = 18,
101*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ12 = 19,
102*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ13 = 20,
103*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ14 = 21,
104*8a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ15 = 22,
1055a7f76a3SAlistair Francis     SIFIVE_U_GEM_IRQ = 0x35
106a7240d1eSMichael Clark };
107a7240d1eSMichael Clark 
1082a8756edSMichael Clark enum {
109e1724d09SBin Meng     SIFIVE_U_HFCLK_FREQ = 33333333,
11081e94379SBin Meng     SIFIVE_U_RTCCLK_FREQ = 1000000
1112a8756edSMichael Clark };
1122a8756edSMichael Clark 
113f3d47d58SBin Meng #define SIFIVE_U_MANAGEMENT_CPU_COUNT   1
114ecdfe393SBin Meng #define SIFIVE_U_COMPUTE_CPU_COUNT      4
115f3d47d58SBin Meng 
116a7240d1eSMichael Clark #define SIFIVE_U_PLIC_HART_CONFIG "MS"
1170feb4a71SAlistair Francis #define SIFIVE_U_PLIC_NUM_SOURCES 54
118a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_PRIORITIES 7
1190feb4a71SAlistair Francis #define SIFIVE_U_PLIC_PRIORITY_BASE 0x04
120a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PENDING_BASE 0x1000
121a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_BASE 0x2000
122a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_STRIDE 0x80
123a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_BASE 0x200000
124a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_STRIDE 0x1000
125a7240d1eSMichael Clark 
126a7240d1eSMichael Clark #endif
127