xref: /qemu/include/hw/riscv/sifive_u.h (revision 7a5951f651ad5f158631a826070b24631e733763)
1a7240d1eSMichael Clark /*
2a7240d1eSMichael Clark  * SiFive U series machine interface
3a7240d1eSMichael Clark  *
4a7240d1eSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
5a7240d1eSMichael Clark  *
6a7240d1eSMichael Clark  * This program is free software; you can redistribute it and/or modify it
7a7240d1eSMichael Clark  * under the terms and conditions of the GNU General Public License,
8a7240d1eSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
9a7240d1eSMichael Clark  *
10a7240d1eSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
11a7240d1eSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12a7240d1eSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13a7240d1eSMichael Clark  * more details.
14a7240d1eSMichael Clark  *
15a7240d1eSMichael Clark  * You should have received a copy of the GNU General Public License along with
16a7240d1eSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
17a7240d1eSMichael Clark  */
18a7240d1eSMichael Clark 
19a7240d1eSMichael Clark #ifndef HW_SIFIVE_U_H
20a7240d1eSMichael Clark #define HW_SIFIVE_U_H
21a7240d1eSMichael Clark 
22*7a5951f6SMarkus Armbruster #include "hw/boards.h"
23*7a5951f6SMarkus Armbruster #include "hw/cpu/cluster.h"
24834e027aSBin Meng #include "hw/dma/sifive_pdma.h"
255a7f76a3SAlistair Francis #include "hw/net/cadence_gem.h"
26ec150c7eSMarkus Armbruster #include "hw/riscv/riscv_hart.h"
2720f41c86SBin Meng #include "hw/riscv/sifive_cpu.h"
284921a0ceSBin Meng #include "hw/gpio/sifive_gpio.h"
290fa9e329SBin Meng #include "hw/misc/sifive_u_otp.h"
309fe640a5SBin Meng #include "hw/misc/sifive_u_prci.h"
31145b2991SBin Meng #include "hw/ssi/sifive_spi.h"
32ea6eaa06SAlistair Francis #include "hw/timer/sifive_pwm.h"
335a7f76a3SAlistair Francis 
342308092bSAlistair Francis #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc"
352308092bSAlistair Francis #define RISCV_U_SOC(obj) \
362308092bSAlistair Francis     OBJECT_CHECK(SiFiveUSoCState, (obj), TYPE_RISCV_U_SOC)
372308092bSAlistair Francis 
382308092bSAlistair Francis typedef struct SiFiveUSoCState {
392308092bSAlistair Francis     /*< private >*/
40589b1be0SMarkus Armbruster     DeviceState parent_obj;
412308092bSAlistair Francis 
422308092bSAlistair Francis     /*< public >*/
43ecdfe393SBin Meng     CPUClusterState e_cluster;
44ecdfe393SBin Meng     CPUClusterState u_cluster;
45ecdfe393SBin Meng     RISCVHartArrayState e_cpus;
46ecdfe393SBin Meng     RISCVHartArrayState u_cpus;
472308092bSAlistair Francis     DeviceState *plic;
48af14c840SBin Meng     SiFiveUPRCIState prci;
498a88b9f5SBin Meng     SIFIVEGPIOState gpio;
505461c4feSBin Meng     SiFiveUOTPState otp;
51834e027aSBin Meng     SiFivePDMAState dma;
52145b2991SBin Meng     SiFiveSPIState spi0;
53722f1352SBin Meng     SiFiveSPIState spi2;
545a7f76a3SAlistair Francis     CadenceGEMState gem;
55ea6eaa06SAlistair Francis     SiFivePwmState pwm[2];
56fda5b000SAlistair Francis 
57fda5b000SAlistair Francis     uint32_t serial;
58099be035SAlistair Francis     char *cpu_type;
592308092bSAlistair Francis } SiFiveUSoCState;
602308092bSAlistair Francis 
61687caef1SAlistair Francis #define TYPE_RISCV_U_MACHINE MACHINE_TYPE_NAME("sifive_u")
62687caef1SAlistair Francis #define RISCV_U_MACHINE(obj) \
63687caef1SAlistair Francis     OBJECT_CHECK(SiFiveUState, (obj), TYPE_RISCV_U_MACHINE)
64687caef1SAlistair Francis 
65a7240d1eSMichael Clark typedef struct SiFiveUState {
66a7240d1eSMichael Clark     /*< private >*/
67687caef1SAlistair Francis     MachineState parent_obj;
68a7240d1eSMichael Clark 
69a7240d1eSMichael Clark     /*< public >*/
702308092bSAlistair Francis     SiFiveUSoCState soc;
71687caef1SAlistair Francis 
72a7240d1eSMichael Clark     void *fdt;
73a7240d1eSMichael Clark     int fdt_size;
74fc41ae23SAlistair Francis 
75fc41ae23SAlistair Francis     bool start_in_flash;
76cfa32630SBin Meng     uint32_t msel;
773ca109c3SBin Meng     uint32_t serial;
78a7240d1eSMichael Clark } SiFiveUState;
79a7240d1eSMichael Clark 
80a7240d1eSMichael Clark enum {
8113b8c354SEduardo Habkost     SIFIVE_U_DEV_DEBUG,
8213b8c354SEduardo Habkost     SIFIVE_U_DEV_MROM,
8313b8c354SEduardo Habkost     SIFIVE_U_DEV_CLINT,
8413b8c354SEduardo Habkost     SIFIVE_U_DEV_L2CC,
8513b8c354SEduardo Habkost     SIFIVE_U_DEV_PDMA,
8613b8c354SEduardo Habkost     SIFIVE_U_DEV_L2LIM,
8713b8c354SEduardo Habkost     SIFIVE_U_DEV_PLIC,
8813b8c354SEduardo Habkost     SIFIVE_U_DEV_PRCI,
8913b8c354SEduardo Habkost     SIFIVE_U_DEV_UART0,
9013b8c354SEduardo Habkost     SIFIVE_U_DEV_UART1,
9113b8c354SEduardo Habkost     SIFIVE_U_DEV_GPIO,
92145b2991SBin Meng     SIFIVE_U_DEV_QSPI0,
93722f1352SBin Meng     SIFIVE_U_DEV_QSPI2,
9413b8c354SEduardo Habkost     SIFIVE_U_DEV_OTP,
9513b8c354SEduardo Habkost     SIFIVE_U_DEV_DMC,
9613b8c354SEduardo Habkost     SIFIVE_U_DEV_FLASH0,
9713b8c354SEduardo Habkost     SIFIVE_U_DEV_DRAM,
9813b8c354SEduardo Habkost     SIFIVE_U_DEV_GEM,
99ea6eaa06SAlistair Francis     SIFIVE_U_DEV_GEM_MGMT,
100ea6eaa06SAlistair Francis     SIFIVE_U_DEV_PWM0,
101ea6eaa06SAlistair Francis     SIFIVE_U_DEV_PWM1
102a7240d1eSMichael Clark };
103a7240d1eSMichael Clark 
104a7240d1eSMichael Clark enum {
1056eaf9cf5SBin Meng     SIFIVE_U_L2CC_IRQ0 = 1,
1066eaf9cf5SBin Meng     SIFIVE_U_L2CC_IRQ1 = 2,
1076eaf9cf5SBin Meng     SIFIVE_U_L2CC_IRQ2 = 3,
1084b55bc2bSBin Meng     SIFIVE_U_UART0_IRQ = 4,
1094b55bc2bSBin Meng     SIFIVE_U_UART1_IRQ = 5,
110722f1352SBin Meng     SIFIVE_U_QSPI2_IRQ = 6,
1118a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ0 = 7,
1128a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ1 = 8,
1138a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ2 = 9,
1148a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ3 = 10,
1158a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ4 = 11,
1168a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ5 = 12,
1178a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ6 = 13,
1188a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ7 = 14,
1198a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ8 = 15,
1208a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ9 = 16,
1218a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ10 = 17,
1228a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ11 = 18,
1238a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ12 = 19,
1248a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ13 = 20,
1258a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ14 = 21,
1268a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ15 = 22,
127834e027aSBin Meng     SIFIVE_U_PDMA_IRQ0 = 23,
128834e027aSBin Meng     SIFIVE_U_PDMA_IRQ1 = 24,
129834e027aSBin Meng     SIFIVE_U_PDMA_IRQ2 = 25,
130834e027aSBin Meng     SIFIVE_U_PDMA_IRQ3 = 26,
131834e027aSBin Meng     SIFIVE_U_PDMA_IRQ4 = 27,
132834e027aSBin Meng     SIFIVE_U_PDMA_IRQ5 = 28,
133834e027aSBin Meng     SIFIVE_U_PDMA_IRQ6 = 29,
134834e027aSBin Meng     SIFIVE_U_PDMA_IRQ7 = 30,
135ea6eaa06SAlistair Francis     SIFIVE_U_PWM0_IRQ0 = 42,
136ea6eaa06SAlistair Francis     SIFIVE_U_PWM0_IRQ1 = 43,
137ea6eaa06SAlistair Francis     SIFIVE_U_PWM0_IRQ2 = 44,
138ea6eaa06SAlistair Francis     SIFIVE_U_PWM0_IRQ3 = 45,
139ea6eaa06SAlistair Francis     SIFIVE_U_PWM1_IRQ0 = 46,
140ea6eaa06SAlistair Francis     SIFIVE_U_PWM1_IRQ1 = 47,
141ea6eaa06SAlistair Francis     SIFIVE_U_PWM1_IRQ2 = 48,
142ea6eaa06SAlistair Francis     SIFIVE_U_PWM1_IRQ3 = 49,
143145b2991SBin Meng     SIFIVE_U_QSPI0_IRQ = 51,
1448e3c8868SBin Meng     SIFIVE_U_GEM_IRQ = 53
145a7240d1eSMichael Clark };
146a7240d1eSMichael Clark 
1472a8756edSMichael Clark enum {
148e1724d09SBin Meng     SIFIVE_U_HFCLK_FREQ = 33333333,
14981e94379SBin Meng     SIFIVE_U_RTCCLK_FREQ = 1000000
1502a8756edSMichael Clark };
1512a8756edSMichael Clark 
15217aad9f2SBin Meng enum {
15317aad9f2SBin Meng     MSEL_MEMMAP_QSPI0_FLASH = 1,
15417aad9f2SBin Meng     MSEL_L2LIM_QSPI0_FLASH = 6,
15517aad9f2SBin Meng     MSEL_L2LIM_QSPI2_SD = 11
15617aad9f2SBin Meng };
15717aad9f2SBin Meng 
158f3d47d58SBin Meng #define SIFIVE_U_MANAGEMENT_CPU_COUNT   1
159ecdfe393SBin Meng #define SIFIVE_U_COMPUTE_CPU_COUNT      4
160f3d47d58SBin Meng 
1610feb4a71SAlistair Francis #define SIFIVE_U_PLIC_NUM_SOURCES 54
162a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_PRIORITIES 7
1635decd2c5SBin Meng #define SIFIVE_U_PLIC_PRIORITY_BASE 0x00
164a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PENDING_BASE 0x1000
165a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_BASE 0x2000
166a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_STRIDE 0x80
167a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_BASE 0x200000
168a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_STRIDE 0x1000
169a7240d1eSMichael Clark 
170a7240d1eSMichael Clark #endif
171