xref: /qemu/include/hw/riscv/sifive_u.h (revision 687caef13d084b829156c7784a62d4c07316ae47)
1a7240d1eSMichael Clark /*
2a7240d1eSMichael Clark  * SiFive U series machine interface
3a7240d1eSMichael Clark  *
4a7240d1eSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
5a7240d1eSMichael Clark  *
6a7240d1eSMichael Clark  * This program is free software; you can redistribute it and/or modify it
7a7240d1eSMichael Clark  * under the terms and conditions of the GNU General Public License,
8a7240d1eSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
9a7240d1eSMichael Clark  *
10a7240d1eSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
11a7240d1eSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12a7240d1eSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13a7240d1eSMichael Clark  * more details.
14a7240d1eSMichael Clark  *
15a7240d1eSMichael Clark  * You should have received a copy of the GNU General Public License along with
16a7240d1eSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
17a7240d1eSMichael Clark  */
18a7240d1eSMichael Clark 
19a7240d1eSMichael Clark #ifndef HW_SIFIVE_U_H
20a7240d1eSMichael Clark #define HW_SIFIVE_U_H
21a7240d1eSMichael Clark 
225a7f76a3SAlistair Francis #include "hw/net/cadence_gem.h"
23ec150c7eSMarkus Armbruster #include "hw/riscv/riscv_hart.h"
2420f41c86SBin Meng #include "hw/riscv/sifive_cpu.h"
25af14c840SBin Meng #include "hw/riscv/sifive_u_prci.h"
265461c4feSBin Meng #include "hw/riscv/sifive_u_otp.h"
275a7f76a3SAlistair Francis 
282308092bSAlistair Francis #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc"
292308092bSAlistair Francis #define RISCV_U_SOC(obj) \
302308092bSAlistair Francis     OBJECT_CHECK(SiFiveUSoCState, (obj), TYPE_RISCV_U_SOC)
312308092bSAlistair Francis 
322308092bSAlistair Francis typedef struct SiFiveUSoCState {
332308092bSAlistair Francis     /*< private >*/
342308092bSAlistair Francis     SysBusDevice parent_obj;
352308092bSAlistair Francis 
362308092bSAlistair Francis     /*< public >*/
37ecdfe393SBin Meng     CPUClusterState e_cluster;
38ecdfe393SBin Meng     CPUClusterState u_cluster;
39ecdfe393SBin Meng     RISCVHartArrayState e_cpus;
40ecdfe393SBin Meng     RISCVHartArrayState u_cpus;
412308092bSAlistair Francis     DeviceState *plic;
42af14c840SBin Meng     SiFiveUPRCIState prci;
435461c4feSBin Meng     SiFiveUOTPState otp;
445a7f76a3SAlistair Francis     CadenceGEMState gem;
452308092bSAlistair Francis } SiFiveUSoCState;
462308092bSAlistair Francis 
47*687caef1SAlistair Francis #define TYPE_RISCV_U_MACHINE MACHINE_TYPE_NAME("sifive_u")
48*687caef1SAlistair Francis #define RISCV_U_MACHINE(obj) \
49*687caef1SAlistair Francis     OBJECT_CHECK(SiFiveUState, (obj), TYPE_RISCV_U_MACHINE)
50*687caef1SAlistair Francis 
51a7240d1eSMichael Clark typedef struct SiFiveUState {
52a7240d1eSMichael Clark     /*< private >*/
53*687caef1SAlistair Francis     MachineState parent_obj;
54a7240d1eSMichael Clark 
55a7240d1eSMichael Clark     /*< public >*/
562308092bSAlistair Francis     SiFiveUSoCState soc;
57*687caef1SAlistair Francis 
58a7240d1eSMichael Clark     void *fdt;
59a7240d1eSMichael Clark     int fdt_size;
60a7240d1eSMichael Clark } SiFiveUState;
61a7240d1eSMichael Clark 
62a7240d1eSMichael Clark enum {
63a7240d1eSMichael Clark     SIFIVE_U_DEBUG,
64a7240d1eSMichael Clark     SIFIVE_U_MROM,
65a7240d1eSMichael Clark     SIFIVE_U_CLINT,
66a6902ef0SAlistair Francis     SIFIVE_U_L2LIM,
67a7240d1eSMichael Clark     SIFIVE_U_PLIC,
68af14c840SBin Meng     SIFIVE_U_PRCI,
69a7240d1eSMichael Clark     SIFIVE_U_UART0,
70a7240d1eSMichael Clark     SIFIVE_U_UART1,
715461c4feSBin Meng     SIFIVE_U_OTP,
721b3a2308SAlistair Francis     SIFIVE_U_FLASH0,
735a7f76a3SAlistair Francis     SIFIVE_U_DRAM,
747b6bb66fSBin Meng     SIFIVE_U_GEM,
757b6bb66fSBin Meng     SIFIVE_U_GEM_MGMT
76a7240d1eSMichael Clark };
77a7240d1eSMichael Clark 
78a7240d1eSMichael Clark enum {
794b55bc2bSBin Meng     SIFIVE_U_UART0_IRQ = 4,
804b55bc2bSBin Meng     SIFIVE_U_UART1_IRQ = 5,
815a7f76a3SAlistair Francis     SIFIVE_U_GEM_IRQ = 0x35
82a7240d1eSMichael Clark };
83a7240d1eSMichael Clark 
842a8756edSMichael Clark enum {
85e1724d09SBin Meng     SIFIVE_U_HFCLK_FREQ = 33333333,
8681e94379SBin Meng     SIFIVE_U_RTCCLK_FREQ = 1000000
872a8756edSMichael Clark };
882a8756edSMichael Clark 
89f3d47d58SBin Meng #define SIFIVE_U_MANAGEMENT_CPU_COUNT   1
90ecdfe393SBin Meng #define SIFIVE_U_COMPUTE_CPU_COUNT      4
91f3d47d58SBin Meng 
92a7240d1eSMichael Clark #define SIFIVE_U_PLIC_HART_CONFIG "MS"
930feb4a71SAlistair Francis #define SIFIVE_U_PLIC_NUM_SOURCES 54
94a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_PRIORITIES 7
950feb4a71SAlistair Francis #define SIFIVE_U_PLIC_PRIORITY_BASE 0x04
96a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PENDING_BASE 0x1000
97a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_BASE 0x2000
98a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_STRIDE 0x80
99a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_BASE 0x200000
100a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_STRIDE 0x1000
101a7240d1eSMichael Clark 
102a7240d1eSMichael Clark #endif
103