xref: /qemu/include/hw/riscv/sifive_u.h (revision 2a8756ed7d64f8fed6ad50fb062f7118e47c856c)
1a7240d1eSMichael Clark /*
2a7240d1eSMichael Clark  * SiFive U series machine interface
3a7240d1eSMichael Clark  *
4a7240d1eSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
5a7240d1eSMichael Clark  *
6a7240d1eSMichael Clark  * This program is free software; you can redistribute it and/or modify it
7a7240d1eSMichael Clark  * under the terms and conditions of the GNU General Public License,
8a7240d1eSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
9a7240d1eSMichael Clark  *
10a7240d1eSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
11a7240d1eSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12a7240d1eSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13a7240d1eSMichael Clark  * more details.
14a7240d1eSMichael Clark  *
15a7240d1eSMichael Clark  * You should have received a copy of the GNU General Public License along with
16a7240d1eSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
17a7240d1eSMichael Clark  */
18a7240d1eSMichael Clark 
19a7240d1eSMichael Clark #ifndef HW_SIFIVE_U_H
20a7240d1eSMichael Clark #define HW_SIFIVE_U_H
21a7240d1eSMichael Clark 
22a7240d1eSMichael Clark #define TYPE_SIFIVE_U "riscv.sifive_u"
23a7240d1eSMichael Clark 
24a7240d1eSMichael Clark #define SIFIVE_U(obj) \
25a7240d1eSMichael Clark     OBJECT_CHECK(SiFiveUState, (obj), TYPE_SIFIVE_U)
26a7240d1eSMichael Clark 
27a7240d1eSMichael Clark typedef struct SiFiveUState {
28a7240d1eSMichael Clark     /*< private >*/
29a7240d1eSMichael Clark     SysBusDevice parent_obj;
30a7240d1eSMichael Clark 
31a7240d1eSMichael Clark     /*< public >*/
32a7240d1eSMichael Clark     RISCVHartArrayState soc;
33a7240d1eSMichael Clark     DeviceState *plic;
34a7240d1eSMichael Clark     void *fdt;
35a7240d1eSMichael Clark     int fdt_size;
36a7240d1eSMichael Clark } SiFiveUState;
37a7240d1eSMichael Clark 
38a7240d1eSMichael Clark enum {
39a7240d1eSMichael Clark     SIFIVE_U_DEBUG,
40a7240d1eSMichael Clark     SIFIVE_U_MROM,
41a7240d1eSMichael Clark     SIFIVE_U_CLINT,
42a7240d1eSMichael Clark     SIFIVE_U_PLIC,
43a7240d1eSMichael Clark     SIFIVE_U_UART0,
44a7240d1eSMichael Clark     SIFIVE_U_UART1,
45a7240d1eSMichael Clark     SIFIVE_U_DRAM
46a7240d1eSMichael Clark };
47a7240d1eSMichael Clark 
48a7240d1eSMichael Clark enum {
49a7240d1eSMichael Clark     SIFIVE_U_UART0_IRQ = 3,
50a7240d1eSMichael Clark     SIFIVE_U_UART1_IRQ = 4
51a7240d1eSMichael Clark };
52a7240d1eSMichael Clark 
53*2a8756edSMichael Clark enum {
54*2a8756edSMichael Clark     SIFIVE_U_CLOCK_FREQ = 1000000000
55*2a8756edSMichael Clark };
56*2a8756edSMichael Clark 
57a7240d1eSMichael Clark #define SIFIVE_U_PLIC_HART_CONFIG "MS"
58a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_SOURCES 127
59a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_PRIORITIES 7
60a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PRIORITY_BASE 0x0
61a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PENDING_BASE 0x1000
62a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_BASE 0x2000
63a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_STRIDE 0x80
64a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_BASE 0x200000
65a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_STRIDE 0x1000
66a7240d1eSMichael Clark 
67a7240d1eSMichael Clark #if defined(TARGET_RISCV32)
68a7240d1eSMichael Clark #define SIFIVE_U_CPU TYPE_RISCV_CPU_SIFIVE_U34
69a7240d1eSMichael Clark #elif defined(TARGET_RISCV64)
70a7240d1eSMichael Clark #define SIFIVE_U_CPU TYPE_RISCV_CPU_SIFIVE_U54
71a7240d1eSMichael Clark #endif
72a7240d1eSMichael Clark 
73a7240d1eSMichael Clark #endif
74