xref: /qemu/include/hw/riscv/sifive_u.h (revision 099be0358ee2cfb1cadf80d14297511215885219)
1a7240d1eSMichael Clark /*
2a7240d1eSMichael Clark  * SiFive U series machine interface
3a7240d1eSMichael Clark  *
4a7240d1eSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
5a7240d1eSMichael Clark  *
6a7240d1eSMichael Clark  * This program is free software; you can redistribute it and/or modify it
7a7240d1eSMichael Clark  * under the terms and conditions of the GNU General Public License,
8a7240d1eSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
9a7240d1eSMichael Clark  *
10a7240d1eSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
11a7240d1eSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12a7240d1eSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
13a7240d1eSMichael Clark  * more details.
14a7240d1eSMichael Clark  *
15a7240d1eSMichael Clark  * You should have received a copy of the GNU General Public License along with
16a7240d1eSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
17a7240d1eSMichael Clark  */
18a7240d1eSMichael Clark 
19a7240d1eSMichael Clark #ifndef HW_SIFIVE_U_H
20a7240d1eSMichael Clark #define HW_SIFIVE_U_H
21a7240d1eSMichael Clark 
22834e027aSBin Meng #include "hw/dma/sifive_pdma.h"
235a7f76a3SAlistair Francis #include "hw/net/cadence_gem.h"
24ec150c7eSMarkus Armbruster #include "hw/riscv/riscv_hart.h"
2520f41c86SBin Meng #include "hw/riscv/sifive_cpu.h"
264921a0ceSBin Meng #include "hw/gpio/sifive_gpio.h"
270fa9e329SBin Meng #include "hw/misc/sifive_u_otp.h"
289fe640a5SBin Meng #include "hw/misc/sifive_u_prci.h"
295a7f76a3SAlistair Francis 
302308092bSAlistair Francis #define TYPE_RISCV_U_SOC "riscv.sifive.u.soc"
312308092bSAlistair Francis #define RISCV_U_SOC(obj) \
322308092bSAlistair Francis     OBJECT_CHECK(SiFiveUSoCState, (obj), TYPE_RISCV_U_SOC)
332308092bSAlistair Francis 
342308092bSAlistair Francis typedef struct SiFiveUSoCState {
352308092bSAlistair Francis     /*< private >*/
36589b1be0SMarkus Armbruster     DeviceState parent_obj;
372308092bSAlistair Francis 
382308092bSAlistair Francis     /*< public >*/
39ecdfe393SBin Meng     CPUClusterState e_cluster;
40ecdfe393SBin Meng     CPUClusterState u_cluster;
41ecdfe393SBin Meng     RISCVHartArrayState e_cpus;
42ecdfe393SBin Meng     RISCVHartArrayState u_cpus;
432308092bSAlistair Francis     DeviceState *plic;
44af14c840SBin Meng     SiFiveUPRCIState prci;
458a88b9f5SBin Meng     SIFIVEGPIOState gpio;
465461c4feSBin Meng     SiFiveUOTPState otp;
47834e027aSBin Meng     SiFivePDMAState dma;
485a7f76a3SAlistair Francis     CadenceGEMState gem;
49fda5b000SAlistair Francis 
50fda5b000SAlistair Francis     uint32_t serial;
51*099be035SAlistair Francis     char *cpu_type;
522308092bSAlistair Francis } SiFiveUSoCState;
532308092bSAlistair Francis 
54687caef1SAlistair Francis #define TYPE_RISCV_U_MACHINE MACHINE_TYPE_NAME("sifive_u")
55687caef1SAlistair Francis #define RISCV_U_MACHINE(obj) \
56687caef1SAlistair Francis     OBJECT_CHECK(SiFiveUState, (obj), TYPE_RISCV_U_MACHINE)
57687caef1SAlistair Francis 
58a7240d1eSMichael Clark typedef struct SiFiveUState {
59a7240d1eSMichael Clark     /*< private >*/
60687caef1SAlistair Francis     MachineState parent_obj;
61a7240d1eSMichael Clark 
62a7240d1eSMichael Clark     /*< public >*/
632308092bSAlistair Francis     SiFiveUSoCState soc;
64687caef1SAlistair Francis 
65a7240d1eSMichael Clark     void *fdt;
66a7240d1eSMichael Clark     int fdt_size;
67fc41ae23SAlistair Francis 
68fc41ae23SAlistair Francis     bool start_in_flash;
69cfa32630SBin Meng     uint32_t msel;
703ca109c3SBin Meng     uint32_t serial;
71a7240d1eSMichael Clark } SiFiveUState;
72a7240d1eSMichael Clark 
73a7240d1eSMichael Clark enum {
7413b8c354SEduardo Habkost     SIFIVE_U_DEV_DEBUG,
7513b8c354SEduardo Habkost     SIFIVE_U_DEV_MROM,
7613b8c354SEduardo Habkost     SIFIVE_U_DEV_CLINT,
7713b8c354SEduardo Habkost     SIFIVE_U_DEV_L2CC,
7813b8c354SEduardo Habkost     SIFIVE_U_DEV_PDMA,
7913b8c354SEduardo Habkost     SIFIVE_U_DEV_L2LIM,
8013b8c354SEduardo Habkost     SIFIVE_U_DEV_PLIC,
8113b8c354SEduardo Habkost     SIFIVE_U_DEV_PRCI,
8213b8c354SEduardo Habkost     SIFIVE_U_DEV_UART0,
8313b8c354SEduardo Habkost     SIFIVE_U_DEV_UART1,
8413b8c354SEduardo Habkost     SIFIVE_U_DEV_GPIO,
8513b8c354SEduardo Habkost     SIFIVE_U_DEV_OTP,
8613b8c354SEduardo Habkost     SIFIVE_U_DEV_DMC,
8713b8c354SEduardo Habkost     SIFIVE_U_DEV_FLASH0,
8813b8c354SEduardo Habkost     SIFIVE_U_DEV_DRAM,
8913b8c354SEduardo Habkost     SIFIVE_U_DEV_GEM,
9013b8c354SEduardo Habkost     SIFIVE_U_DEV_GEM_MGMT
91a7240d1eSMichael Clark };
92a7240d1eSMichael Clark 
93a7240d1eSMichael Clark enum {
946eaf9cf5SBin Meng     SIFIVE_U_L2CC_IRQ0 = 1,
956eaf9cf5SBin Meng     SIFIVE_U_L2CC_IRQ1 = 2,
966eaf9cf5SBin Meng     SIFIVE_U_L2CC_IRQ2 = 3,
974b55bc2bSBin Meng     SIFIVE_U_UART0_IRQ = 4,
984b55bc2bSBin Meng     SIFIVE_U_UART1_IRQ = 5,
998a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ0 = 7,
1008a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ1 = 8,
1018a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ2 = 9,
1028a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ3 = 10,
1038a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ4 = 11,
1048a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ5 = 12,
1058a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ6 = 13,
1068a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ7 = 14,
1078a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ8 = 15,
1088a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ9 = 16,
1098a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ10 = 17,
1108a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ11 = 18,
1118a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ12 = 19,
1128a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ13 = 20,
1138a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ14 = 21,
1148a88b9f5SBin Meng     SIFIVE_U_GPIO_IRQ15 = 22,
115834e027aSBin Meng     SIFIVE_U_PDMA_IRQ0 = 23,
116834e027aSBin Meng     SIFIVE_U_PDMA_IRQ1 = 24,
117834e027aSBin Meng     SIFIVE_U_PDMA_IRQ2 = 25,
118834e027aSBin Meng     SIFIVE_U_PDMA_IRQ3 = 26,
119834e027aSBin Meng     SIFIVE_U_PDMA_IRQ4 = 27,
120834e027aSBin Meng     SIFIVE_U_PDMA_IRQ5 = 28,
121834e027aSBin Meng     SIFIVE_U_PDMA_IRQ6 = 29,
122834e027aSBin Meng     SIFIVE_U_PDMA_IRQ7 = 30,
1235a7f76a3SAlistair Francis     SIFIVE_U_GEM_IRQ = 0x35
124a7240d1eSMichael Clark };
125a7240d1eSMichael Clark 
1262a8756edSMichael Clark enum {
127e1724d09SBin Meng     SIFIVE_U_HFCLK_FREQ = 33333333,
12881e94379SBin Meng     SIFIVE_U_RTCCLK_FREQ = 1000000
1292a8756edSMichael Clark };
1302a8756edSMichael Clark 
13117aad9f2SBin Meng enum {
13217aad9f2SBin Meng     MSEL_MEMMAP_QSPI0_FLASH = 1,
13317aad9f2SBin Meng     MSEL_L2LIM_QSPI0_FLASH = 6,
13417aad9f2SBin Meng     MSEL_L2LIM_QSPI2_SD = 11
13517aad9f2SBin Meng };
13617aad9f2SBin Meng 
137f3d47d58SBin Meng #define SIFIVE_U_MANAGEMENT_CPU_COUNT   1
138ecdfe393SBin Meng #define SIFIVE_U_COMPUTE_CPU_COUNT      4
139f3d47d58SBin Meng 
140a7240d1eSMichael Clark #define SIFIVE_U_PLIC_HART_CONFIG "MS"
1410feb4a71SAlistair Francis #define SIFIVE_U_PLIC_NUM_SOURCES 54
142a7240d1eSMichael Clark #define SIFIVE_U_PLIC_NUM_PRIORITIES 7
1430feb4a71SAlistair Francis #define SIFIVE_U_PLIC_PRIORITY_BASE 0x04
144a7240d1eSMichael Clark #define SIFIVE_U_PLIC_PENDING_BASE 0x1000
145a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_BASE 0x2000
146a7240d1eSMichael Clark #define SIFIVE_U_PLIC_ENABLE_STRIDE 0x80
147a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_BASE 0x200000
148a7240d1eSMichael Clark #define SIFIVE_U_PLIC_CONTEXT_STRIDE 0x1000
149a7240d1eSMichael Clark 
150a7240d1eSMichael Clark #endif
151