xref: /qemu/include/hw/ppc/xics.h (revision db1015e92e04835c9eb50c29625fe566d1202dbd)
1b5cec4c5SDavid Gibson /*
2b5cec4c5SDavid Gibson  * QEMU PowerPC pSeries Logical Partition (aka sPAPR) hardware System Emulator
3b5cec4c5SDavid Gibson  *
4b5cec4c5SDavid Gibson  * PAPR Virtualized Interrupt System, aka ICS/ICP aka xics
5b5cec4c5SDavid Gibson  *
6b5cec4c5SDavid Gibson  * Copyright (c) 2010,2011 David Gibson, IBM Corporation.
7b5cec4c5SDavid Gibson  *
8b5cec4c5SDavid Gibson  * Permission is hereby granted, free of charge, to any person obtaining a copy
9b5cec4c5SDavid Gibson  * of this software and associated documentation files (the "Software"), to deal
10b5cec4c5SDavid Gibson  * in the Software without restriction, including without limitation the rights
11b5cec4c5SDavid Gibson  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
12b5cec4c5SDavid Gibson  * copies of the Software, and to permit persons to whom the Software is
13b5cec4c5SDavid Gibson  * furnished to do so, subject to the following conditions:
14b5cec4c5SDavid Gibson  *
15b5cec4c5SDavid Gibson  * The above copyright notice and this permission notice shall be included in
16b5cec4c5SDavid Gibson  * all copies or substantial portions of the Software.
17b5cec4c5SDavid Gibson  *
18b5cec4c5SDavid Gibson  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19b5cec4c5SDavid Gibson  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20b5cec4c5SDavid Gibson  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21b5cec4c5SDavid Gibson  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
22b5cec4c5SDavid Gibson  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
23b5cec4c5SDavid Gibson  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
24b5cec4c5SDavid Gibson  * THE SOFTWARE.
25b5cec4c5SDavid Gibson  *
26b5cec4c5SDavid Gibson  */
272a6a4076SMarkus Armbruster 
282a6a4076SMarkus Armbruster #ifndef XICS_H
292a6a4076SMarkus Armbruster #define XICS_H
30b5cec4c5SDavid Gibson 
31d4842052SMarkus Armbruster #include "exec/memory.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-core.h"
33*db1015e9SEduardo Habkost #include "qom/object.h"
34c04d6cfaSAnthony Liguori 
35b5cec4c5SDavid Gibson #define XICS_IPI        0x2
36c04d6cfaSAnthony Liguori #define XICS_BUID       0x1
37c04d6cfaSAnthony Liguori #define XICS_IRQ_BASE   (XICS_BUID << 12)
38b5cec4c5SDavid Gibson 
39c04d6cfaSAnthony Liguori /*
40c04d6cfaSAnthony Liguori  * We currently only support one BUID which is our interrupt base
41c04d6cfaSAnthony Liguori  * (the kernel implementation supports more but we don't exploit
42c04d6cfaSAnthony Liguori  *  that yet)
43c04d6cfaSAnthony Liguori  */
44d1b5682dSAlexey Kardashevskiy typedef struct ICPStateClass ICPStateClass;
45c04d6cfaSAnthony Liguori typedef struct ICPState ICPState;
4699285aaeSCédric Le Goater typedef struct PnvICPState PnvICPState;
47d1b5682dSAlexey Kardashevskiy typedef struct ICSStateClass ICSStateClass;
48c04d6cfaSAnthony Liguori typedef struct ICSState ICSState;
49c04d6cfaSAnthony Liguori typedef struct ICSIRQState ICSIRQState;
502cd908d0SCédric Le Goater typedef struct XICSFabric XICSFabric;
51b5cec4c5SDavid Gibson 
52c04d6cfaSAnthony Liguori #define TYPE_ICP "icp"
53c04d6cfaSAnthony Liguori #define ICP(obj) OBJECT_CHECK(ICPState, (obj), TYPE_ICP)
54c04d6cfaSAnthony Liguori 
5599285aaeSCédric Le Goater #define TYPE_PNV_ICP "pnv-icp"
5699285aaeSCédric Le Goater #define PNV_ICP(obj) OBJECT_CHECK(PnvICPState, (obj), TYPE_PNV_ICP)
5799285aaeSCédric Le Goater 
58d1b5682dSAlexey Kardashevskiy #define ICP_CLASS(klass) \
59d1b5682dSAlexey Kardashevskiy      OBJECT_CLASS_CHECK(ICPStateClass, (klass), TYPE_ICP)
60d1b5682dSAlexey Kardashevskiy #define ICP_GET_CLASS(obj) \
61d1b5682dSAlexey Kardashevskiy      OBJECT_GET_CLASS(ICPStateClass, (obj), TYPE_ICP)
62d1b5682dSAlexey Kardashevskiy 
63d1b5682dSAlexey Kardashevskiy struct ICPStateClass {
64d1b5682dSAlexey Kardashevskiy     DeviceClass parent_class;
65d1b5682dSAlexey Kardashevskiy 
66a028dd42SCédric Le Goater     DeviceRealize parent_realize;
67d1b5682dSAlexey Kardashevskiy };
68d1b5682dSAlexey Kardashevskiy 
69c04d6cfaSAnthony Liguori struct ICPState {
70c04d6cfaSAnthony Liguori     /*< private >*/
71c04d6cfaSAnthony Liguori     DeviceState parent_obj;
72c04d6cfaSAnthony Liguori     /*< public >*/
7311ad93f6SDavid Gibson     CPUState *cs;
74cc706a53SBenjamin Herrenschmidt     ICSState *xirr_owner;
75c04d6cfaSAnthony Liguori     uint32_t xirr;
76c04d6cfaSAnthony Liguori     uint8_t pending_priority;
77c04d6cfaSAnthony Liguori     uint8_t mfrr;
78c04d6cfaSAnthony Liguori     qemu_irq output;
79d49c603bSCédric Le Goater 
802cd908d0SCédric Le Goater     XICSFabric *xics;
81c04d6cfaSAnthony Liguori };
82c04d6cfaSAnthony Liguori 
83ad265631SGreg Kurz #define ICP_PROP_XICS "xics"
849ed65663SGreg Kurz #define ICP_PROP_CPU "cpu"
85ad265631SGreg Kurz 
8699285aaeSCédric Le Goater struct PnvICPState {
8799285aaeSCédric Le Goater     ICPState parent_obj;
8899285aaeSCédric Le Goater 
8999285aaeSCédric Le Goater     MemoryRegion mmio;
9099285aaeSCédric Le Goater     uint32_t links[3];
9199285aaeSCédric Le Goater };
9299285aaeSCédric Le Goater 
93642e9271SDavid Gibson #define TYPE_ICS "ics"
94642e9271SDavid Gibson #define ICS(obj) OBJECT_CHECK(ICSState, (obj), TYPE_ICS)
95c04d6cfaSAnthony Liguori 
96642e9271SDavid Gibson #define ICS_CLASS(klass) \
97642e9271SDavid Gibson      OBJECT_CLASS_CHECK(ICSStateClass, (klass), TYPE_ICS)
98642e9271SDavid Gibson #define ICS_GET_CLASS(obj) \
99642e9271SDavid Gibson      OBJECT_GET_CLASS(ICSStateClass, (obj), TYPE_ICS)
100d1b5682dSAlexey Kardashevskiy 
101d1b5682dSAlexey Kardashevskiy struct ICSStateClass {
102d1b5682dSAlexey Kardashevskiy     DeviceClass parent_class;
103d1b5682dSAlexey Kardashevskiy 
1040a647b76SCédric Le Goater     DeviceRealize parent_realize;
1059ae1329eSCédric Le Goater     DeviceReset parent_reset;
1069ae1329eSCédric Le Goater 
1079ae1329eSCédric Le Goater     void (*reject)(ICSState *s, uint32_t irq);
1089ae1329eSCédric Le Goater     void (*resend)(ICSState *s);
109d1b5682dSAlexey Kardashevskiy };
110d1b5682dSAlexey Kardashevskiy 
111c04d6cfaSAnthony Liguori struct ICSState {
112c04d6cfaSAnthony Liguori     /*< private >*/
113c04d6cfaSAnthony Liguori     DeviceState parent_obj;
114c04d6cfaSAnthony Liguori     /*< public >*/
115c04d6cfaSAnthony Liguori     uint32_t nr_irqs;
116c04d6cfaSAnthony Liguori     uint32_t offset;
117c04d6cfaSAnthony Liguori     ICSIRQState *irqs;
118b4f27d71SCédric Le Goater     XICSFabric *xics;
119c04d6cfaSAnthony Liguori };
120c04d6cfaSAnthony Liguori 
121ad265631SGreg Kurz #define ICS_PROP_XICS "xics"
122ad265631SGreg Kurz 
1239c7027baSBenjamin Herrenschmidt static inline bool ics_valid_irq(ICSState *ics, uint32_t nr)
1249c7027baSBenjamin Herrenschmidt {
12572c1e5a6SCédric Le Goater     return (nr >= ics->offset) && (nr < (ics->offset + ics->nr_irqs));
1269c7027baSBenjamin Herrenschmidt }
1279c7027baSBenjamin Herrenschmidt 
128c04d6cfaSAnthony Liguori struct ICSIRQState {
129c04d6cfaSAnthony Liguori     uint32_t server;
130c04d6cfaSAnthony Liguori     uint8_t priority;
131c04d6cfaSAnthony Liguori     uint8_t saved_priority;
132c04d6cfaSAnthony Liguori #define XICS_STATUS_ASSERTED           0x1
133c04d6cfaSAnthony Liguori #define XICS_STATUS_SENT               0x2
134c04d6cfaSAnthony Liguori #define XICS_STATUS_REJECTED           0x4
135c04d6cfaSAnthony Liguori #define XICS_STATUS_MASKED_PENDING     0x8
136229e16fdSSam Bobroff #define XICS_STATUS_PRESENTED          0x10
137229e16fdSSam Bobroff #define XICS_STATUS_QUEUED             0x20
138c04d6cfaSAnthony Liguori     uint8_t status;
1394af88944SAlexey Kardashevskiy /* (flags & XICS_FLAGS_IRQ_MASK) == 0 means the interrupt is not allocated */
1404af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_LSI             0x1
1414af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MSI             0x2
1424af88944SAlexey Kardashevskiy #define XICS_FLAGS_IRQ_MASK            0x3
1434af88944SAlexey Kardashevskiy     uint8_t flags;
144c04d6cfaSAnthony Liguori };
145c04d6cfaSAnthony Liguori 
14651b18005SCédric Le Goater #define TYPE_XICS_FABRIC "xics-fabric"
14751b18005SCédric Le Goater #define XICS_FABRIC(obj)                                     \
14800ed3da9SDavid Gibson     INTERFACE_CHECK(XICSFabric, (obj), TYPE_XICS_FABRIC)
149*db1015e9SEduardo Habkost typedef struct XICSFabricClass XICSFabricClass;
15051b18005SCédric Le Goater #define XICS_FABRIC_CLASS(klass)                                     \
15151b18005SCédric Le Goater     OBJECT_CLASS_CHECK(XICSFabricClass, (klass), TYPE_XICS_FABRIC)
15251b18005SCédric Le Goater #define XICS_FABRIC_GET_CLASS(obj)                                   \
15351b18005SCédric Le Goater     OBJECT_GET_CLASS(XICSFabricClass, (obj), TYPE_XICS_FABRIC)
15451b18005SCédric Le Goater 
155*db1015e9SEduardo Habkost struct XICSFabricClass {
15651b18005SCédric Le Goater     InterfaceClass parent;
15751b18005SCédric Le Goater     ICSState *(*ics_get)(XICSFabric *xi, int irq);
15851b18005SCédric Le Goater     void (*ics_resend)(XICSFabric *xi);
159b2fc59aaSCédric Le Goater     ICPState *(*icp_get)(XICSFabric *xi, int server);
160*db1015e9SEduardo Habkost };
16151b18005SCédric Le Goater 
162b4f27d71SCédric Le Goater ICPState *xics_icp_get(XICSFabric *xi, int server);
163b5cec4c5SDavid Gibson 
1649c7027baSBenjamin Herrenschmidt /* Internal XICS interfaces */
165e3403258SCédric Le Goater void icp_set_cppr(ICPState *icp, uint8_t cppr);
166e3403258SCédric Le Goater void icp_set_mfrr(ICPState *icp, uint8_t mfrr);
1679c7027baSBenjamin Herrenschmidt uint32_t icp_accept(ICPState *ss);
1681cbd2220SBenjamin Herrenschmidt uint32_t icp_ipoll(ICPState *ss, uint32_t *mfrr);
169e3403258SCédric Le Goater void icp_eoi(ICPState *icp, uint32_t xirr);
1709ae1329eSCédric Le Goater void icp_irq(ICSState *ics, int server, int nr, uint8_t priority);
171d49e8a9bSCédric Le Goater void icp_reset(ICPState *icp);
1729c7027baSBenjamin Herrenschmidt 
17328976c99SDavid Gibson void ics_write_xive(ICSState *ics, int nr, int server,
1749c7027baSBenjamin Herrenschmidt                     uint8_t priority, uint8_t saved_priority);
17528976c99SDavid Gibson void ics_set_irq(void *opaque, int srcno, int val);
1769c7027baSBenjamin Herrenschmidt 
1774a99d405SCédric Le Goater static inline bool ics_irq_free(ICSState *ics, uint32_t srcno)
1784a99d405SCédric Le Goater {
1794a99d405SCédric Le Goater     return !(ics->irqs[srcno].flags & XICS_FLAGS_IRQ_MASK);
1804a99d405SCédric Le Goater }
1814a99d405SCédric Le Goater 
1829c7027baSBenjamin Herrenschmidt void ics_set_irq_type(ICSState *ics, int srcno, bool lsi);
1836449da45SCédric Le Goater void icp_pic_print_info(ICPState *icp, Monitor *mon);
1846449da45SCédric Le Goater void ics_pic_print_info(ICSState *ics, Monitor *mon);
1859c7027baSBenjamin Herrenschmidt 
1867844e12bSCédric Le Goater void ics_resend(ICSState *ics);
187b2fc59aaSCédric Le Goater void icp_resend(ICPState *ss);
1889c7027baSBenjamin Herrenschmidt 
1894f7a47beSCédric Le Goater Object *icp_create(Object *cpu, const char *type, XICSFabric *xi,
1904f7a47beSCédric Le Goater                    Error **errp);
1910990ce6aSGreg Kurz void icp_destroy(ICPState *icp);
1924f7a47beSCédric Le Goater 
1930e5c7fadSGreg Kurz /* KVM */
1940e5c7fadSGreg Kurz void icp_get_kvm_state(ICPState *icp);
195330a21e3SGreg Kurz int icp_set_kvm_state(ICPState *icp, Error **errp);
1960e5c7fadSGreg Kurz void icp_synchronize_state(ICPState *icp);
1978e6e6efeSGreg Kurz void icp_kvm_realize(DeviceState *dev, Error **errp);
1980e5c7fadSGreg Kurz 
199d80b2ccfSGreg Kurz void ics_get_kvm_state(ICSState *ics);
200330a21e3SGreg Kurz int ics_set_kvm_state_one(ICSState *ics, int srcno, Error **errp);
201330a21e3SGreg Kurz int ics_set_kvm_state(ICSState *ics, Error **errp);
202d80b2ccfSGreg Kurz void ics_synchronize_state(ICSState *ics);
203557b4567SGreg Kurz void ics_kvm_set_irq(ICSState *ics, int srcno, int val);
204d80b2ccfSGreg Kurz 
2052a6a4076SMarkus Armbruster #endif /* XICS_H */
206